57871462 |
1 | /* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * |
7e605697 |
2 | * linkage_arm.s for PCSX * |
0bbd1454 |
3 | * Copyright (C) 2009-2011 Ari64 * |
b1f89e6f |
4 | * Copyright (C) 2010-2013 GraÅžvydas "notaz" Ignotas * |
57871462 |
5 | * * |
6 | * This program is free software; you can redistribute it and/or modify * |
7 | * it under the terms of the GNU General Public License as published by * |
8 | * the Free Software Foundation; either version 2 of the License, or * |
9 | * (at your option) any later version. * |
10 | * * |
11 | * This program is distributed in the hope that it will be useful, * |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of * |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * |
14 | * GNU General Public License for more details. * |
15 | * * |
16 | * You should have received a copy of the GNU General Public License * |
17 | * along with this program; if not, write to the * |
18 | * Free Software Foundation, Inc., * |
19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. * |
20 | * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * */ |
b021ee75 |
21 | |
665f33e1 |
22 | #include "arm_features.h" |
d148d265 |
23 | #include "new_dynarec_config.h" |
b1f89e6f |
24 | #include "linkage_offsets.h" |
25 | |
26 | |
27 | #ifdef __MACH__ |
28 | #define dynarec_local ESYM(dynarec_local) |
104df9d3 |
29 | #define ndrc_add_jump_out ESYM(ndrc_add_jump_out) |
398d6924 |
30 | #define ndrc_try_restore_block ESYM(ndrc_try_restore_block) |
104df9d3 |
31 | #define ndrc_get_addr_ht ESYM(ndrc_get_addr_ht) |
32 | #define ndrc_get_addr_ht_param ESYM(ndrc_get_addr_ht_param) |
9b495f6e |
33 | #define ndrc_write_invalidate_one ESYM(ndrc_write_invalidate_one) |
b1f89e6f |
34 | #define gen_interupt ESYM(gen_interupt) |
81dbbf4c |
35 | #define gteCheckStallRaw ESYM(gteCheckStallRaw) |
d1150cd6 |
36 | #define psxException ESYM(psxException) |
b1f89e6f |
37 | #endif |
f95a77f7 |
38 | |
57871462 |
39 | .bss |
40 | .align 4 |
b1f89e6f |
41 | .global dynarec_local |
57871462 |
42 | .type dynarec_local, %object |
b1f89e6f |
43 | .size dynarec_local, LO_dynarec_local_size |
57871462 |
44 | dynarec_local: |
b1f89e6f |
45 | .space LO_dynarec_local_size |
46 | |
47 | #define DRC_VAR_(name, vname, size_) \ |
48 | vname = dynarec_local + LO_##name; \ |
49 | .global vname; \ |
50 | .type vname, %object; \ |
51 | .size vname, size_ |
52 | |
53 | #define DRC_VAR(name, size_) \ |
54 | DRC_VAR_(name, ESYM(name), size_) |
55 | |
56 | DRC_VAR(next_interupt, 4) |
57 | DRC_VAR(cycle_count, 4) |
58 | DRC_VAR(last_count, 4) |
59 | DRC_VAR(pending_exception, 4) |
60 | DRC_VAR(stop, 4) |
687b4580 |
61 | DRC_VAR(branch_target, 4) |
b1f89e6f |
62 | DRC_VAR(address, 4) |
7f94b097 |
63 | DRC_VAR(hack_addr, 4) |
b1f89e6f |
64 | DRC_VAR(psxRegs, LO_psxRegs_end - LO_psxRegs) |
f95a77f7 |
65 | |
66 | /* psxRegs */ |
7c3a5182 |
67 | @DRC_VAR(reg, 128) |
b1f89e6f |
68 | DRC_VAR(lo, 4) |
69 | DRC_VAR(hi, 4) |
70 | DRC_VAR(reg_cop0, 128) |
71 | DRC_VAR(reg_cop2d, 128) |
72 | DRC_VAR(reg_cop2c, 128) |
73 | DRC_VAR(pcaddr, 4) |
74 | @DRC_VAR(code, 4) |
75 | @DRC_VAR(cycle, 4) |
76 | @DRC_VAR(interrupt, 4) |
77 | @DRC_VAR(intCycle, 256) |
78 | |
79 | DRC_VAR(rcnts, 7*4*4) |
687b4580 |
80 | DRC_VAR(inv_code_start, 4) |
81 | DRC_VAR(inv_code_end, 4) |
b1f89e6f |
82 | DRC_VAR(mem_rtab, 4) |
83 | DRC_VAR(mem_wtab, 4) |
84 | DRC_VAR(psxH_ptr, 4) |
85 | DRC_VAR(zeromem_ptr, 4) |
687b4580 |
86 | DRC_VAR(invc_ptr, 4) |
c6d5790c |
87 | DRC_VAR(scratch_buf_ptr, 4) |
37387d8b |
88 | DRC_VAR(ram_offset, 4) |
b1f89e6f |
89 | DRC_VAR(mini_ht, 256) |
63cb0298 |
90 | |
57871462 |
91 | |
b861c0a9 |
92 | .syntax unified |
93 | .text |
94 | .align 2 |
95 | |
665f33e1 |
96 | #ifndef HAVE_ARMV5 |
97 | .macro blx rd |
98 | mov lr, pc |
99 | bx \rd |
100 | .endm |
101 | #endif |
102 | |
c67af2ac |
103 | .macro load_varadr reg var |
0e4ad319 |
104 | #if defined(HAVE_ARMV7) && defined(TEXRELS_FORBIDDEN) |
1f4e070a |
105 | movw \reg, #:lower16:(\var-(1678f+8)) |
106 | movt \reg, #:upper16:(\var-(1678f+8)) |
b861c0a9 |
107 | 1678: |
108 | add \reg, pc |
0e4ad319 |
109 | #elif defined(HAVE_ARMV7) && !defined(__PIC__) |
110 | movw \reg, #:lower16:\var |
111 | movt \reg, #:upper16:\var |
c67af2ac |
112 | #else |
274c4243 |
113 | ldr \reg, =\var |
c67af2ac |
114 | #endif |
274c4243 |
115 | .endm |
116 | |
b861c0a9 |
117 | .macro load_varadr_ext reg var |
0e4ad319 |
118 | #if defined(HAVE_ARMV7) && defined(TEXRELS_FORBIDDEN) |
1f4e070a |
119 | movw \reg, #:lower16:(ptr_\var-(1678f+8)) |
120 | movt \reg, #:upper16:(ptr_\var-(1678f+8)) |
b861c0a9 |
121 | 1678: |
122 | ldr \reg, [pc, \reg] |
123 | #else |
124 | load_varadr \reg \var |
125 | #endif |
126 | .endm |
127 | |
b1be1eee |
128 | .macro mov_16 reg imm |
8f2bb0cb |
129 | #ifdef HAVE_ARMV7 |
b1be1eee |
130 | movw \reg, #\imm |
c67af2ac |
131 | #else |
b1be1eee |
132 | mov \reg, #(\imm & 0x00ff) |
133 | orr \reg, #(\imm & 0xff00) |
c67af2ac |
134 | #endif |
b1be1eee |
135 | .endm |
136 | |
137 | .macro mov_24 reg imm |
8f2bb0cb |
138 | #ifdef HAVE_ARMV7 |
b1be1eee |
139 | movw \reg, #(\imm & 0xffff) |
140 | movt \reg, #(\imm >> 16) |
c67af2ac |
141 | #else |
b1be1eee |
142 | mov \reg, #(\imm & 0x0000ff) |
143 | orr \reg, #(\imm & 0x00ff00) |
144 | orr \reg, #(\imm & 0xff0000) |
c67af2ac |
145 | #endif |
b1be1eee |
146 | .endm |
147 | |
104df9d3 |
148 | FUNCTION(dyna_linker): |
149 | /* r0 = virtual target address */ |
150 | /* r1 = pointer to an instruction to patch */ |
d148d265 |
151 | #ifndef NO_WRITE_EXEC |
104df9d3 |
152 | ldr r7, [r1] |
153 | mov r4, r0 |
154 | add r6, r7, #2 |
155 | mov r5, r1 |
156 | lsl r6, r6, #8 |
157 | /* must not compile - that might expire the caller block */ |
158 | mov r1, #0 |
159 | bl ndrc_get_addr_ht_param |
160 | |
161 | movs r8, r0 |
162 | beq 0f |
163 | add r6, r5, r6, asr #6 /* old target */ |
398d6924 |
164 | teq r0, r6 |
165 | moveq pc, r0 /* Stale i-cache */ |
398d6924 |
166 | mov r0, r4 |
76f71c27 |
167 | mov r1, r6 |
104df9d3 |
168 | bl ndrc_add_jump_out |
169 | |
76f71c27 |
170 | sub r2, r8, r5 |
57871462 |
171 | and r1, r7, #0xff000000 |
172 | lsl r2, r2, #6 |
173 | sub r1, r1, #2 |
174 | add r1, r1, r2, lsr #8 |
175 | str r1, [r5] |
76f71c27 |
176 | mov pc, r8 |
104df9d3 |
177 | 0: |
398d6924 |
178 | mov r0, r4 |
d148d265 |
179 | #else |
180 | /* XXX: should be able to do better than this... */ |
d148d265 |
181 | #endif |
104df9d3 |
182 | bl ndrc_get_addr_ht |
57871462 |
183 | mov pc, r0 |
4bdc30ab |
184 | .size dyna_linker, .-dyna_linker |
7139f3c8 |
185 | |
57871462 |
186 | .align 2 |
5c6457c3 |
187 | FUNCTION(jump_vaddr_r1): |
57871462 |
188 | mov r0, r1 |
104df9d3 |
189 | b jump_vaddr_r0 |
57871462 |
190 | .size jump_vaddr_r1, .-jump_vaddr_r1 |
5c6457c3 |
191 | FUNCTION(jump_vaddr_r2): |
57871462 |
192 | mov r0, r2 |
104df9d3 |
193 | b jump_vaddr_r0 |
57871462 |
194 | .size jump_vaddr_r2, .-jump_vaddr_r2 |
5c6457c3 |
195 | FUNCTION(jump_vaddr_r3): |
57871462 |
196 | mov r0, r3 |
104df9d3 |
197 | b jump_vaddr_r0 |
57871462 |
198 | .size jump_vaddr_r3, .-jump_vaddr_r3 |
5c6457c3 |
199 | FUNCTION(jump_vaddr_r4): |
57871462 |
200 | mov r0, r4 |
104df9d3 |
201 | b jump_vaddr_r0 |
57871462 |
202 | .size jump_vaddr_r4, .-jump_vaddr_r4 |
5c6457c3 |
203 | FUNCTION(jump_vaddr_r5): |
57871462 |
204 | mov r0, r5 |
104df9d3 |
205 | b jump_vaddr_r0 |
57871462 |
206 | .size jump_vaddr_r5, .-jump_vaddr_r5 |
5c6457c3 |
207 | FUNCTION(jump_vaddr_r6): |
57871462 |
208 | mov r0, r6 |
104df9d3 |
209 | b jump_vaddr_r0 |
57871462 |
210 | .size jump_vaddr_r6, .-jump_vaddr_r6 |
5c6457c3 |
211 | FUNCTION(jump_vaddr_r8): |
57871462 |
212 | mov r0, r8 |
104df9d3 |
213 | b jump_vaddr_r0 |
57871462 |
214 | .size jump_vaddr_r8, .-jump_vaddr_r8 |
5c6457c3 |
215 | FUNCTION(jump_vaddr_r9): |
57871462 |
216 | mov r0, r9 |
104df9d3 |
217 | b jump_vaddr_r0 |
57871462 |
218 | .size jump_vaddr_r9, .-jump_vaddr_r9 |
5c6457c3 |
219 | FUNCTION(jump_vaddr_r10): |
57871462 |
220 | mov r0, r10 |
104df9d3 |
221 | b jump_vaddr_r0 |
57871462 |
222 | .size jump_vaddr_r10, .-jump_vaddr_r10 |
5c6457c3 |
223 | FUNCTION(jump_vaddr_r12): |
57871462 |
224 | mov r0, r12 |
104df9d3 |
225 | b jump_vaddr_r0 |
57871462 |
226 | .size jump_vaddr_r12, .-jump_vaddr_r12 |
5c6457c3 |
227 | FUNCTION(jump_vaddr_r7): |
57871462 |
228 | add r0, r7, #0 |
229 | .size jump_vaddr_r7, .-jump_vaddr_r7 |
104df9d3 |
230 | FUNCTION(jump_vaddr_r0): |
231 | bl ndrc_get_addr_ht |
57871462 |
232 | mov pc, r0 |
104df9d3 |
233 | .size jump_vaddr_r0, .-jump_vaddr_r0 |
7139f3c8 |
234 | |
57871462 |
235 | .align 2 |
5c6457c3 |
236 | FUNCTION(cc_interrupt): |
b1f89e6f |
237 | ldr r0, [fp, #LO_last_count] |
57871462 |
238 | mov r1, #0 |
57871462 |
239 | add r10, r0, r10 |
b1f89e6f |
240 | str r1, [fp, #LO_pending_exception] |
b1f89e6f |
241 | str r10, [fp, #LO_cycle] /* PCSX cycles */ |
57871462 |
242 | mov r10, lr |
398d6924 |
243 | |
de6dbc52 |
244 | add r0, fp, #LO_reg_cop0 /* CP0 */ |
57871462 |
245 | bl gen_interupt |
246 | mov lr, r10 |
b1f89e6f |
247 | ldr r10, [fp, #LO_cycle] |
248 | ldr r0, [fp, #LO_next_interupt] |
249 | ldr r1, [fp, #LO_pending_exception] |
250 | ldr r2, [fp, #LO_stop] |
251 | str r0, [fp, #LO_last_count] |
57871462 |
252 | sub r10, r10, r0 |
253 | tst r2, r2 |
b861c0a9 |
254 | ldmfdne sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, pc} |
57871462 |
255 | tst r1, r1 |
256 | moveq pc, lr |
b1f89e6f |
257 | ldr r0, [fp, #LO_pcaddr] |
104df9d3 |
258 | bl ndrc_get_addr_ht |
57871462 |
259 | mov pc, r0 |
57871462 |
260 | .size cc_interrupt, .-cc_interrupt |
7139f3c8 |
261 | |
57871462 |
262 | .align 2 |
277718fa |
263 | FUNCTION(jump_addrerror_ds): /* R3000E_AdEL / R3000E_AdES in r0 */ |
264 | str r1, [fp, #(LO_psxRegs + (34+8)*4)] /* BadVaddr */ |
265 | mov r1, #1 |
266 | b call_psxException |
267 | FUNCTION(jump_addrerror): |
268 | str r1, [fp, #(LO_psxRegs + (34+8)*4)] /* BadVaddr */ |
269 | mov r1, #0 |
270 | b call_psxException |
a5cd72d0 |
271 | FUNCTION(jump_overflow_ds): |
272 | mov r0, #(12<<2) /* R3000E_Ov */ |
273 | mov r1, #1 |
274 | b call_psxException |
275 | FUNCTION(jump_overflow): |
276 | mov r0, #(12<<2) |
277 | mov r1, #0 |
278 | b call_psxException |
d1150cd6 |
279 | FUNCTION(jump_break_ds): |
a5cd72d0 |
280 | mov r0, #(9<<2) /* R3000E_Bp */ |
d1150cd6 |
281 | mov r1, #1 |
282 | b call_psxException |
283 | FUNCTION(jump_break): |
a5cd72d0 |
284 | mov r0, #(9<<2) |
d1150cd6 |
285 | mov r1, #0 |
286 | b call_psxException |
287 | FUNCTION(jump_syscall_ds): |
a5cd72d0 |
288 | mov r0, #(8<<2) /* R3000E_Syscall */ |
bc7c5acb |
289 | mov r1, #2 |
d1150cd6 |
290 | b call_psxException |
5c6457c3 |
291 | FUNCTION(jump_syscall): |
a5cd72d0 |
292 | mov r0, #(8<<2) |
d1150cd6 |
293 | mov r1, #0 |
294 | |
295 | call_psxException: |
296 | ldr r3, [fp, #LO_last_count] |
297 | str r2, [fp, #LO_pcaddr] |
298 | add r10, r3, r10 |
6d75addf |
299 | str r10, [fp, #LO_cycle] /* PCSX cycles */ |
de6dbc52 |
300 | add r2, fp, #LO_reg_cop0 /* CP0 */ |
d1150cd6 |
301 | bl psxException |
7139f3c8 |
302 | |
b1f89e6f |
303 | /* note: psxException might do recursive recompiler call from it's HLE code, |
7139f3c8 |
304 | * so be ready for this */ |
3968e69e |
305 | FUNCTION(jump_to_new_pc): |
dc4fa8bc |
306 | ldr r2, [fp, #LO_stop] |
b1f89e6f |
307 | ldr r1, [fp, #LO_next_interupt] |
308 | ldr r10, [fp, #LO_cycle] |
309 | ldr r0, [fp, #LO_pcaddr] |
dc4fa8bc |
310 | tst r2, r2 |
b1f89e6f |
311 | str r1, [fp, #LO_last_count] |
dc4fa8bc |
312 | sub r10, r10, r1 |
313 | bne new_dyna_leave |
104df9d3 |
314 | bl ndrc_get_addr_ht |
7139f3c8 |
315 | mov pc, r0 |
3968e69e |
316 | .size jump_to_new_pc, .-jump_to_new_pc |
0d16cda2 |
317 | |
7139f3c8 |
318 | .align 2 |
5c6457c3 |
319 | FUNCTION(new_dyna_leave): |
b1f89e6f |
320 | ldr r0, [fp, #LO_last_count] |
7139f3c8 |
321 | add r12, fp, #28 |
322 | add r10, r0, r10 |
b1f89e6f |
323 | str r10, [fp, #LO_cycle] |
b021ee75 |
324 | ldmfd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, pc} |
7139f3c8 |
325 | .size new_dyna_leave, .-new_dyna_leave |
326 | |
0bbd1454 |
327 | .align 2 |
5c6457c3 |
328 | FUNCTION(invalidate_addr_r0): |
5df0e313 |
329 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
0bbd1454 |
330 | b invalidate_addr_call |
331 | .size invalidate_addr_r0, .-invalidate_addr_r0 |
332 | .align 2 |
5c6457c3 |
333 | FUNCTION(invalidate_addr_r1): |
5df0e313 |
334 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
335 | mov r0, r1 |
0bbd1454 |
336 | b invalidate_addr_call |
337 | .size invalidate_addr_r1, .-invalidate_addr_r1 |
338 | .align 2 |
5c6457c3 |
339 | FUNCTION(invalidate_addr_r2): |
5df0e313 |
340 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
341 | mov r0, r2 |
0bbd1454 |
342 | b invalidate_addr_call |
343 | .size invalidate_addr_r2, .-invalidate_addr_r2 |
344 | .align 2 |
5c6457c3 |
345 | FUNCTION(invalidate_addr_r3): |
5df0e313 |
346 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
347 | mov r0, r3 |
0bbd1454 |
348 | b invalidate_addr_call |
349 | .size invalidate_addr_r3, .-invalidate_addr_r3 |
350 | .align 2 |
5c6457c3 |
351 | FUNCTION(invalidate_addr_r4): |
5df0e313 |
352 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
353 | mov r0, r4 |
0bbd1454 |
354 | b invalidate_addr_call |
355 | .size invalidate_addr_r4, .-invalidate_addr_r4 |
356 | .align 2 |
5c6457c3 |
357 | FUNCTION(invalidate_addr_r5): |
5df0e313 |
358 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
359 | mov r0, r5 |
0bbd1454 |
360 | b invalidate_addr_call |
361 | .size invalidate_addr_r5, .-invalidate_addr_r5 |
362 | .align 2 |
5c6457c3 |
363 | FUNCTION(invalidate_addr_r6): |
5df0e313 |
364 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
365 | mov r0, r6 |
0bbd1454 |
366 | b invalidate_addr_call |
367 | .size invalidate_addr_r6, .-invalidate_addr_r6 |
368 | .align 2 |
5c6457c3 |
369 | FUNCTION(invalidate_addr_r7): |
5df0e313 |
370 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
371 | mov r0, r7 |
0bbd1454 |
372 | b invalidate_addr_call |
373 | .size invalidate_addr_r7, .-invalidate_addr_r7 |
374 | .align 2 |
5c6457c3 |
375 | FUNCTION(invalidate_addr_r8): |
5df0e313 |
376 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
377 | mov r0, r8 |
0bbd1454 |
378 | b invalidate_addr_call |
379 | .size invalidate_addr_r8, .-invalidate_addr_r8 |
380 | .align 2 |
5c6457c3 |
381 | FUNCTION(invalidate_addr_r9): |
5df0e313 |
382 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
383 | mov r0, r9 |
0bbd1454 |
384 | b invalidate_addr_call |
385 | .size invalidate_addr_r9, .-invalidate_addr_r9 |
386 | .align 2 |
5c6457c3 |
387 | FUNCTION(invalidate_addr_r10): |
5df0e313 |
388 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
389 | mov r0, r10 |
0bbd1454 |
390 | b invalidate_addr_call |
391 | .size invalidate_addr_r10, .-invalidate_addr_r10 |
392 | .align 2 |
5c6457c3 |
393 | FUNCTION(invalidate_addr_r12): |
5df0e313 |
394 | stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr} |
9be4ba64 |
395 | mov r0, r12 |
0bbd1454 |
396 | .size invalidate_addr_r12, .-invalidate_addr_r12 |
397 | .align 2 |
b1f89e6f |
398 | invalidate_addr_call: |
399 | ldr r12, [fp, #LO_inv_code_start] |
400 | ldr lr, [fp, #LO_inv_code_end] |
9be4ba64 |
401 | cmp r0, r12 |
402 | cmpcs lr, r0 |
9b495f6e |
403 | blcc ndrc_write_invalidate_one |
5df0e313 |
404 | ldmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, pc} |
0bbd1454 |
405 | .size invalidate_addr_call, .-invalidate_addr_call |
406 | |
57871462 |
407 | .align 2 |
5c6457c3 |
408 | FUNCTION(new_dyna_start): |
b021ee75 |
409 | /* ip is stored to conform EABI alignment */ |
410 | stmfd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, lr} |
be516ebe |
411 | mov fp, r0 /* dynarec_local */ |
b1f89e6f |
412 | ldr r0, [fp, #LO_pcaddr] |
104df9d3 |
413 | bl ndrc_get_addr_ht |
b1f89e6f |
414 | ldr r1, [fp, #LO_next_interupt] |
415 | ldr r10, [fp, #LO_cycle] |
416 | str r1, [fp, #LO_last_count] |
7139f3c8 |
417 | sub r10, r10, r1 |
418 | mov pc, r0 |
57871462 |
419 | .size new_dyna_start, .-new_dyna_start |
7139f3c8 |
420 | |
7e605697 |
421 | /* --------------------------------------- */ |
7139f3c8 |
422 | |
7e605697 |
423 | .align 2 |
c6c3b1b3 |
424 | |
425 | .macro pcsx_read_mem readop tab_shift |
426 | /* r0 = address, r1 = handler_tab, r2 = cycles */ |
427 | lsl r3, r0, #20 |
428 | lsr r3, #(20+\tab_shift) |
b1f89e6f |
429 | ldr r12, [fp, #LO_last_count] |
c6c3b1b3 |
430 | ldr r1, [r1, r3, lsl #2] |
431 | add r2, r2, r12 |
432 | lsls r1, #1 |
433 | .if \tab_shift == 1 |
434 | lsl r3, #1 |
435 | \readop r0, [r1, r3] |
436 | .else |
437 | \readop r0, [r1, r3, lsl #\tab_shift] |
438 | .endif |
439 | movcc pc, lr |
b1f89e6f |
440 | str r2, [fp, #LO_cycle] |
c6c3b1b3 |
441 | bx r1 |
442 | .endm |
443 | |
5c6457c3 |
444 | FUNCTION(jump_handler_read8): |
c6c3b1b3 |
445 | add r1, #0x1000/4*4 + 0x1000/2*4 @ shift to r8 part |
b861c0a9 |
446 | pcsx_read_mem ldrbcc, 0 |
c6c3b1b3 |
447 | |
5c6457c3 |
448 | FUNCTION(jump_handler_read16): |
c6c3b1b3 |
449 | add r1, #0x1000/4*4 @ shift to r16 part |
10858959 |
450 | pcsx_read_mem ldrhcc, 1 |
c6c3b1b3 |
451 | |
5c6457c3 |
452 | FUNCTION(jump_handler_read32): |
c6c3b1b3 |
453 | pcsx_read_mem ldrcc, 2 |
454 | |
b96d3df7 |
455 | |
9b9af0d1 |
456 | .macro memhandler_post |
457 | ldr r0, [fp, #LO_next_interupt] |
458 | ldr r2, [fp, #LO_cycle] @ memhandlers can modify cc, like dma |
459 | str r0, [fp, #LO_last_count] |
460 | sub r0, r2, r0 |
461 | .endm |
462 | |
b96d3df7 |
463 | .macro pcsx_write_mem wrtop tab_shift |
464 | /* r0 = address, r1 = data, r2 = cycles, r3 = handler_tab */ |
465 | lsl r12,r0, #20 |
466 | lsr r12, #(20+\tab_shift) |
467 | ldr r3, [r3, r12, lsl #2] |
b1f89e6f |
468 | str r0, [fp, #LO_address] @ some handlers still need it.. |
b96d3df7 |
469 | lsls r3, #1 |
9b9af0d1 |
470 | mov r0, r2 @ cycle return in case of direct store |
b96d3df7 |
471 | .if \tab_shift == 1 |
472 | lsl r12, #1 |
473 | \wrtop r1, [r3, r12] |
474 | .else |
475 | \wrtop r1, [r3, r12, lsl #\tab_shift] |
476 | .endif |
477 | movcc pc, lr |
b1f89e6f |
478 | ldr r12, [fp, #LO_last_count] |
b96d3df7 |
479 | mov r0, r1 |
480 | add r2, r2, r12 |
b1f89e6f |
481 | str r2, [fp, #LO_cycle] |
9b9af0d1 |
482 | |
483 | str lr, [fp, #LO_saved_lr] |
b96d3df7 |
484 | blx r3 |
9b9af0d1 |
485 | ldr lr, [fp, #LO_saved_lr] |
b96d3df7 |
486 | |
9b9af0d1 |
487 | memhandler_post |
687b4580 |
488 | bx lr |
b96d3df7 |
489 | .endm |
490 | |
5c6457c3 |
491 | FUNCTION(jump_handler_write8): |
b96d3df7 |
492 | add r3, #0x1000/4*4 + 0x1000/2*4 @ shift to r8 part |
b861c0a9 |
493 | pcsx_write_mem strbcc, 0 |
b96d3df7 |
494 | |
5c6457c3 |
495 | FUNCTION(jump_handler_write16): |
b96d3df7 |
496 | add r3, #0x1000/4*4 @ shift to r16 part |
b861c0a9 |
497 | pcsx_write_mem strhcc, 1 |
b96d3df7 |
498 | |
5c6457c3 |
499 | FUNCTION(jump_handler_write32): |
b96d3df7 |
500 | pcsx_write_mem strcc, 2 |
501 | |
5c6457c3 |
502 | FUNCTION(jump_handler_write_h): |
b96d3df7 |
503 | /* r0 = address, r1 = data, r2 = cycles, r3 = handler */ |
b1f89e6f |
504 | ldr r12, [fp, #LO_last_count] |
505 | str r0, [fp, #LO_address] @ some handlers still need it.. |
b96d3df7 |
506 | add r2, r2, r12 |
507 | mov r0, r1 |
b1f89e6f |
508 | str r2, [fp, #LO_cycle] |
9b9af0d1 |
509 | |
510 | str lr, [fp, #LO_saved_lr] |
b96d3df7 |
511 | blx r3 |
9b9af0d1 |
512 | ldr lr, [fp, #LO_saved_lr] |
b96d3df7 |
513 | |
9b9af0d1 |
514 | memhandler_post |
687b4580 |
515 | bx lr |
b96d3df7 |
516 | |
5c6457c3 |
517 | FUNCTION(jump_handle_swl): |
b96d3df7 |
518 | /* r0 = address, r1 = data, r2 = cycles */ |
b1f89e6f |
519 | ldr r3, [fp, #LO_mem_wtab] |
b96d3df7 |
520 | mov r12,r0,lsr #12 |
521 | ldr r3, [r3, r12, lsl #2] |
522 | lsls r3, #1 |
de6dbc52 |
523 | bcs jump_handle_swx_interp |
b96d3df7 |
524 | add r3, r0, r3 |
525 | mov r0, r2 |
526 | tst r3, #2 |
527 | beq 101f |
528 | tst r3, #1 |
529 | beq 2f |
530 | 3: |
531 | str r1, [r3, #-3] |
532 | bx lr |
533 | 2: |
534 | lsr r2, r1, #8 |
535 | lsr r1, #24 |
536 | strh r2, [r3, #-2] |
537 | strb r1, [r3] |
538 | bx lr |
539 | 101: |
540 | tst r3, #1 |
541 | lsrne r1, #16 @ 1 |
542 | lsreq r12, r1, #24 @ 0 |
b861c0a9 |
543 | strhne r1, [r3, #-1] |
544 | strbeq r12, [r3] |
b96d3df7 |
545 | bx lr |
b96d3df7 |
546 | |
5c6457c3 |
547 | FUNCTION(jump_handle_swr): |
b96d3df7 |
548 | /* r0 = address, r1 = data, r2 = cycles */ |
b1f89e6f |
549 | ldr r3, [fp, #LO_mem_wtab] |
b96d3df7 |
550 | mov r12,r0,lsr #12 |
551 | ldr r3, [r3, r12, lsl #2] |
552 | lsls r3, #1 |
de6dbc52 |
553 | bcs jump_handle_swx_interp |
b96d3df7 |
554 | add r3, r0, r3 |
555 | and r12,r3, #3 |
556 | mov r0, r2 |
557 | cmp r12,#2 |
b861c0a9 |
558 | strbgt r1, [r3] @ 3 |
559 | strheq r1, [r3] @ 2 |
b96d3df7 |
560 | cmp r12,#1 |
561 | strlt r1, [r3] @ 0 |
562 | bxne lr |
563 | lsr r2, r1, #8 @ 1 |
564 | strb r1, [r3] |
565 | strh r2, [r3, #1] |
566 | bx lr |
b96d3df7 |
567 | |
de6dbc52 |
568 | jump_handle_swx_interp: /* almost never happens */ |
569 | ldr r3, [fp, #LO_last_count] |
570 | add r0, fp, #LO_psxRegs |
571 | add r2, r3, r2 |
572 | str r2, [fp, #LO_cycle] /* PCSX cycles */ |
573 | bl execI |
574 | b jump_to_new_pc |
b96d3df7 |
575 | |
b1be1eee |
576 | .macro rcntx_read_mode0 num |
577 | /* r0 = address, r2 = cycles */ |
b1f89e6f |
578 | ldr r3, [fp, #LO_rcnts+6*4+7*4*\num] @ cycleStart |
b1be1eee |
579 | mov r0, r2, lsl #16 |
b861c0a9 |
580 | sub r0, r0, r3, lsl #16 |
b1be1eee |
581 | lsr r0, #16 |
582 | bx lr |
583 | .endm |
584 | |
5c6457c3 |
585 | FUNCTION(rcnt0_read_count_m0): |
b1be1eee |
586 | rcntx_read_mode0 0 |
587 | |
5c6457c3 |
588 | FUNCTION(rcnt1_read_count_m0): |
b1be1eee |
589 | rcntx_read_mode0 1 |
590 | |
5c6457c3 |
591 | FUNCTION(rcnt2_read_count_m0): |
b1be1eee |
592 | rcntx_read_mode0 2 |
593 | |
5c6457c3 |
594 | FUNCTION(rcnt0_read_count_m1): |
b1be1eee |
595 | /* r0 = address, r2 = cycles */ |
b1f89e6f |
596 | ldr r3, [fp, #LO_rcnts+6*4+7*4*0] @ cycleStart |
b1be1eee |
597 | mov_16 r1, 0x3334 |
598 | sub r2, r2, r3 |
599 | mul r0, r1, r2 @ /= 5 |
600 | lsr r0, #16 |
601 | bx lr |
602 | |
5c6457c3 |
603 | FUNCTION(rcnt1_read_count_m1): |
b1be1eee |
604 | /* r0 = address, r2 = cycles */ |
b1f89e6f |
605 | ldr r3, [fp, #LO_rcnts+6*4+7*4*1] |
b1be1eee |
606 | mov_24 r1, 0x1e6cde |
607 | sub r2, r2, r3 |
608 | umull r3, r0, r1, r2 @ ~ /= hsync_cycles, max ~0x1e6cdd |
609 | bx lr |
610 | |
5c6457c3 |
611 | FUNCTION(rcnt2_read_count_m1): |
b1be1eee |
612 | /* r0 = address, r2 = cycles */ |
b1f89e6f |
613 | ldr r3, [fp, #LO_rcnts+6*4+7*4*2] |
b1be1eee |
614 | mov r0, r2, lsl #16-3 |
b861c0a9 |
615 | sub r0, r0, r3, lsl #16-3 |
b1be1eee |
616 | lsr r0, #16 @ /= 8 |
617 | bx lr |
618 | |
81dbbf4c |
619 | FUNCTION(call_gteStall): |
620 | /* r0 = op_cycles, r1 = cycles */ |
621 | ldr r2, [fp, #LO_last_count] |
622 | str lr, [fp, #LO_saved_lr] |
623 | add r1, r1, r2 |
624 | str r1, [fp, #LO_cycle] |
625 | add r1, fp, #LO_psxRegs |
626 | bl gteCheckStallRaw |
627 | ldr lr, [fp, #LO_saved_lr] |
628 | add r10, r10, r0 |
629 | bx lr |
630 | |
cdc2da64 |
631 | #ifdef HAVE_ARMV6 |
632 | |
633 | FUNCTION(get_reg): |
634 | ldr r12, [r0] |
635 | and r1, r1, #0xff |
636 | ldr r2, [r0, #4] |
637 | orr r1, r1, r1, lsl #8 |
638 | ldr r3, [r0, #8] |
639 | orr r1, r1, r1, lsl #16 @ searched char in every byte |
640 | ldrb r0, [r0, #12] @ last byte |
641 | eor r12, r12, r1 |
642 | eor r2, r2, r1 |
643 | eor r3, r3, r1 |
644 | cmp r0, r1, lsr #24 |
645 | mov r0, #12 |
646 | mvn r1, #0 @ r1=~0 |
647 | bxeq lr |
648 | orr r3, r3, #0xff000000 @ EXCLUDE_REG |
649 | uadd8 r0, r12, r1 @ add and set GE bits when not 0 (match) |
650 | mov r12, #0 |
651 | sel r0, r12, r1 @ 0 if no match, else ff in some byte |
652 | uadd8 r2, r2, r1 |
653 | sel r2, r12, r1 |
654 | uadd8 r3, r3, r1 |
655 | sel r3, r12, r1 |
656 | mov r12, #3 |
657 | clz r0, r0 @ 0, 8, 16, 24 or 32 |
658 | clz r2, r2 |
659 | clz r3, r3 |
660 | sub r0, r12, r0, lsr #3 @ 3, 2, 1, 0 or -1 |
661 | sub r2, r12, r2, lsr #3 |
662 | sub r3, r12, r3, lsr #3 |
663 | orr r2, r2, #4 |
664 | orr r3, r3, #8 |
665 | and r0, r0, r2 |
666 | and r0, r0, r3 |
667 | bx lr |
668 | |
669 | #endif /* HAVE_ARMV6 */ |
670 | |
7e605697 |
671 | @ vim:filetype=armasm |