cff531af |
1 | /*\r |
2 | * PicoDrive - Internal Header File\r |
3 | * (c) Copyright Dave, 2004\r |
4 | * (C) notaz, 2006-2010\r |
5 | *\r |
6 | * This work is licensed under the terms of MAME license.\r |
7 | * See COPYING file in the top-level directory.\r |
8 | */\r |
cc68a136 |
9 | \r |
eff55556 |
10 | #ifndef PICO_INTERNAL_INCLUDED\r |
11 | #define PICO_INTERNAL_INCLUDED\r |
cc68a136 |
12 | \r |
13 | #include <stdio.h>\r |
14 | #include <stdlib.h>\r |
15 | #include <string.h>\r |
efcba75f |
16 | #include "pico.h"\r |
f53f286a |
17 | #include "carthw/carthw.h"\r |
cc68a136 |
18 | \r |
89fa852d |
19 | //\r |
20 | #define USE_POLL_DETECT\r |
21 | \r |
eff55556 |
22 | #ifndef PICO_INTERNAL\r |
23 | #define PICO_INTERNAL\r |
24 | #endif\r |
25 | #ifndef PICO_INTERNAL_ASM\r |
26 | #define PICO_INTERNAL_ASM\r |
27 | #endif\r |
cc68a136 |
28 | \r |
70357ce5 |
29 | // to select core, define EMU_C68K, EMU_M68K or EMU_F68K in your makefile or project\r |
cc68a136 |
30 | \r |
31 | #ifdef __cplusplus\r |
32 | extern "C" {\r |
33 | #endif\r |
34 | \r |
35 | \r |
36 | // ----------------------- 68000 CPU -----------------------\r |
37 | #ifdef EMU_C68K\r |
d4d62665 |
38 | #include "../cpu/cyclone/Cyclone.h"\r |
3aa1e148 |
39 | extern struct Cyclone PicoCpuCM68k, PicoCpuCS68k;\r |
40 | #define SekCyclesLeftNoMCD PicoCpuCM68k.cycles // cycles left for this run\r |
7336a99a |
41 | #define SekCyclesLeft \\r |
602133e1 |
42 | (((PicoAHW&1) && (PicoOpt & POPT_EN_MCD_PSYNC)) ? (SekCycleAim-SekCycleCnt) : SekCyclesLeftNoMCD)\r |
7a1f6e45 |
43 | #define SekCyclesLeftS68k \\r |
602133e1 |
44 | ((PicoOpt & POPT_EN_MCD_PSYNC) ? (SekCycleAimS68k-SekCycleCntS68k) : PicoCpuCS68k.cycles)\r |
ef090115 |
45 | #define SekEndTimeslice(after) PicoCpuCM68k.cycles=after\r |
07ceafdb |
46 | #define SekEndTimesliceS68k(after) PicoCpuCS68k.cycles=after\r |
3aa1e148 |
47 | #define SekPc (PicoCpuCM68k.pc-PicoCpuCM68k.membase)\r |
48 | #define SekPcS68k (PicoCpuCS68k.pc-PicoCpuCS68k.membase)\r |
12da51c2 |
49 | #define SekDar(x) (x < 8 ? PicoCpuCM68k.d[x] : PicoCpuCM68k.a[x - 8])\r |
50 | #define SekDarS68k(x) (x < 8 ? PicoCpuCS68k.d[x] : PicoCpuCS68k.a[x - 8])\r |
5fadfb1c |
51 | #define SekSr CycloneGetSr(&PicoCpuCM68k)\r |
12da51c2 |
52 | #define SekSrS68k CycloneGetSr(&PicoCpuCS68k)\r |
3aa1e148 |
53 | #define SekSetStop(x) { PicoCpuCM68k.state_flags&=~1; if (x) { PicoCpuCM68k.state_flags|=1; PicoCpuCM68k.cycles=0; } }\r |
54 | #define SekSetStopS68k(x) { PicoCpuCS68k.state_flags&=~1; if (x) { PicoCpuCS68k.state_flags|=1; PicoCpuCS68k.cycles=0; } }\r |
ed4402a7 |
55 | #define SekIsStoppedM68k() (PicoCpuCM68k.state_flags&1)\r |
ca61ee42 |
56 | #define SekIsStoppedS68k() (PicoCpuCS68k.state_flags&1)\r |
03e4f2a3 |
57 | #define SekShouldInterrupt (PicoCpuCM68k.irq > (PicoCpuCM68k.srh&7))\r |
b542be46 |
58 | \r |
59 | #define SekInterrupt(i) PicoCpuCM68k.irq=i\r |
5fadfb1c |
60 | #define SekIrqLevel PicoCpuCM68k.irq\r |
b542be46 |
61 | \r |
03e4f2a3 |
62 | #ifdef EMU_M68K\r |
63 | #define EMU_CORE_DEBUG\r |
64 | #endif\r |
cc68a136 |
65 | #endif\r |
66 | \r |
70357ce5 |
67 | #ifdef EMU_F68K\r |
68 | #include "../cpu/fame/fame.h"\r |
b542be46 |
69 | extern M68K_CONTEXT PicoCpuFM68k, PicoCpuFS68k;\r |
3aa1e148 |
70 | #define SekCyclesLeftNoMCD PicoCpuFM68k.io_cycle_counter\r |
70357ce5 |
71 | #define SekCyclesLeft \\r |
602133e1 |
72 | (((PicoAHW&1) && (PicoOpt & POPT_EN_MCD_PSYNC)) ? (SekCycleAim-SekCycleCnt) : SekCyclesLeftNoMCD)\r |
70357ce5 |
73 | #define SekCyclesLeftS68k \\r |
602133e1 |
74 | ((PicoOpt & POPT_EN_MCD_PSYNC) ? (SekCycleAimS68k-SekCycleCntS68k) : PicoCpuFS68k.io_cycle_counter)\r |
ef090115 |
75 | #define SekEndTimeslice(after) PicoCpuFM68k.io_cycle_counter=after\r |
07ceafdb |
76 | #define SekEndTimesliceS68k(after) PicoCpuFS68k.io_cycle_counter=after\r |
03e4f2a3 |
77 | #define SekPc fm68k_get_pc(&PicoCpuFM68k)\r |
78 | #define SekPcS68k fm68k_get_pc(&PicoCpuFS68k)\r |
12da51c2 |
79 | #define SekDar(x) (x < 8 ? PicoCpuFM68k.dreg[x].D : PicoCpuFM68k.areg[x - 8].D)\r |
80 | #define SekDarS68k(x) (x < 8 ? PicoCpuFS68k.dreg[x].D : PicoCpuFS68k.areg[x - 8].D)\r |
5fadfb1c |
81 | #define SekSr PicoCpuFM68k.sr\r |
12da51c2 |
82 | #define SekSrS68k PicoCpuFS68k.sr\r |
70357ce5 |
83 | #define SekSetStop(x) { \\r |
03e4f2a3 |
84 | PicoCpuFM68k.execinfo &= ~FM68K_HALTED; \\r |
85 | if (x) { PicoCpuFM68k.execinfo |= FM68K_HALTED; PicoCpuFM68k.io_cycle_counter = 0; } \\r |
70357ce5 |
86 | }\r |
87 | #define SekSetStopS68k(x) { \\r |
03e4f2a3 |
88 | PicoCpuFS68k.execinfo &= ~FM68K_HALTED; \\r |
89 | if (x) { PicoCpuFS68k.execinfo |= FM68K_HALTED; PicoCpuFS68k.io_cycle_counter = 0; } \\r |
70357ce5 |
90 | }\r |
ed4402a7 |
91 | #define SekIsStoppedM68k() (PicoCpuFM68k.execinfo&FM68K_HALTED)\r |
ca61ee42 |
92 | #define SekIsStoppedS68k() (PicoCpuFS68k.execinfo&FM68K_HALTED)\r |
03e4f2a3 |
93 | #define SekShouldInterrupt fm68k_would_interrupt()\r |
b542be46 |
94 | \r |
95 | #define SekInterrupt(irq) PicoCpuFM68k.interrupts[0]=irq\r |
5fadfb1c |
96 | #define SekIrqLevel PicoCpuFM68k.interrupts[0]\r |
b542be46 |
97 | \r |
03e4f2a3 |
98 | #ifdef EMU_M68K\r |
99 | #define EMU_CORE_DEBUG\r |
100 | #endif\r |
cc68a136 |
101 | #endif\r |
102 | \r |
103 | #ifdef EMU_M68K\r |
104 | #include "../cpu/musashi/m68kcpu.h"\r |
3aa1e148 |
105 | extern m68ki_cpu_core PicoCpuMM68k, PicoCpuMS68k;\r |
cc68a136 |
106 | #ifndef SekCyclesLeft\r |
3aa1e148 |
107 | #define SekCyclesLeftNoMCD PicoCpuMM68k.cyc_remaining_cycles\r |
7336a99a |
108 | #define SekCyclesLeft \\r |
602133e1 |
109 | (((PicoAHW&1) && (PicoOpt & POPT_EN_MCD_PSYNC)) ? (SekCycleAim-SekCycleCnt) : SekCyclesLeftNoMCD)\r |
7a1f6e45 |
110 | #define SekCyclesLeftS68k \\r |
602133e1 |
111 | ((PicoOpt & POPT_EN_MCD_PSYNC) ? (SekCycleAimS68k-SekCycleCntS68k) : PicoCpuMS68k.cyc_remaining_cycles)\r |
ef090115 |
112 | #define SekEndTimeslice(after) SET_CYCLES(after)\r |
07ceafdb |
113 | #define SekEndTimesliceS68k(after) PicoCpuMS68k.cyc_remaining_cycles=after\r |
3aa1e148 |
114 | #define SekPc m68k_get_reg(&PicoCpuMM68k, M68K_REG_PC)\r |
115 | #define SekPcS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_PC)\r |
12da51c2 |
116 | #define SekDar(x) PicoCpuMM68k.dar[x]\r |
117 | #define SekDarS68k(x) PicoCpuMS68k.dar[x]\r |
118 | #define SekSr m68k_get_reg(&PicoCpuMM68k, M68K_REG_SR)\r |
119 | #define SekSrS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_SR)\r |
7a1f6e45 |
120 | #define SekSetStop(x) { \\r |
3aa1e148 |
121 | if(x) { SET_CYCLES(0); PicoCpuMM68k.stopped=STOP_LEVEL_STOP; } \\r |
122 | else PicoCpuMM68k.stopped=0; \\r |
7a1f6e45 |
123 | }\r |
124 | #define SekSetStopS68k(x) { \\r |
3aa1e148 |
125 | if(x) { SET_CYCLES(0); PicoCpuMS68k.stopped=STOP_LEVEL_STOP; } \\r |
126 | else PicoCpuMS68k.stopped=0; \\r |
7a1f6e45 |
127 | }\r |
ed4402a7 |
128 | #define SekIsStoppedM68k() (PicoCpuMM68k.stopped==STOP_LEVEL_STOP)\r |
ca61ee42 |
129 | #define SekIsStoppedS68k() (PicoCpuMS68k.stopped==STOP_LEVEL_STOP)\r |
03e4f2a3 |
130 | #define SekShouldInterrupt (CPU_INT_LEVEL > FLAG_INT_MASK)\r |
b542be46 |
131 | \r |
71de3cd9 |
132 | #define SekInterrupt(irq) { \\r |
b542be46 |
133 | void *oldcontext = m68ki_cpu_p; \\r |
134 | m68k_set_context(&PicoCpuMM68k); \\r |
135 | m68k_set_irq(irq); \\r |
136 | m68k_set_context(oldcontext); \\r |
137 | }\r |
5fadfb1c |
138 | #define SekIrqLevel (PicoCpuMM68k.int_level >> 8)\r |
b542be46 |
139 | \r |
cc68a136 |
140 | #endif\r |
ef090115 |
141 | #endif // EMU_M68K\r |
cc68a136 |
142 | \r |
143 | extern int SekCycleCnt; // cycles done in this frame\r |
144 | extern int SekCycleAim; // cycle aim\r |
145 | extern unsigned int SekCycleCntT; // total cycle counter, updated once per frame\r |
146 | \r |
b8cbd802 |
147 | #define SekCyclesReset() { \\r |
148 | SekCycleCntT+=SekCycleAim; \\r |
149 | SekCycleCnt-=SekCycleAim; \\r |
150 | SekCycleAim=0; \\r |
151 | }\r |
cc68a136 |
152 | #define SekCyclesBurn(c) SekCycleCnt+=c\r |
4b9c5888 |
153 | #define SekCyclesDone() (SekCycleAim-SekCyclesLeft) // number of cycles done in this frame (can be checked anywhere)\r |
cc68a136 |
154 | #define SekCyclesDoneT() (SekCycleCntT+SekCyclesDone()) // total nuber of cycles done for this rom\r |
19886062 |
155 | #define SekCyclesDoneT2() (SekCycleCntT + SekCycleCnt) // same as above but not from memhandlers\r |
cc68a136 |
156 | \r |
157 | #define SekEndRun(after) { \\r |
ef090115 |
158 | SekCycleCnt -= SekCyclesLeft - (after); \\r |
159 | if (SekCycleCnt < 0) SekCycleCnt = 0; \\r |
160 | SekEndTimeslice(after); \\r |
cc68a136 |
161 | }\r |
162 | \r |
07ceafdb |
163 | #define SekEndRunS68k(after) { \\r |
164 | SekCycleCntS68k -= SekCyclesLeftS68k - (after); \\r |
165 | if (SekCycleCntS68k < 0) SekCycleCntS68k = 0; \\r |
166 | SekEndTimesliceS68k(after); \\r |
167 | }\r |
168 | \r |
cc68a136 |
169 | extern int SekCycleCntS68k;\r |
170 | extern int SekCycleAimS68k;\r |
171 | \r |
bf5fbbb4 |
172 | #define SekCyclesResetS68k() { \\r |
173 | SekCycleCntS68k-=SekCycleAimS68k; \\r |
174 | SekCycleAimS68k=0; \\r |
175 | }\r |
7a1f6e45 |
176 | #define SekCyclesDoneS68k() (SekCycleAimS68k-SekCyclesLeftS68k)\r |
cc68a136 |
177 | \r |
03e4f2a3 |
178 | #ifdef EMU_CORE_DEBUG\r |
99464b62 |
179 | extern int dbg_irq_level;\r |
ef090115 |
180 | #undef SekEndTimeslice\r |
2d0b15bb |
181 | #undef SekCyclesBurn\r |
182 | #undef SekEndRun\r |
99464b62 |
183 | #undef SekInterrupt\r |
ef090115 |
184 | #define SekEndTimeslice(c)\r |
2270612a |
185 | #define SekCyclesBurn(c) c\r |
2d0b15bb |
186 | #define SekEndRun(c)\r |
99464b62 |
187 | #define SekInterrupt(irq) dbg_irq_level=irq\r |
2d0b15bb |
188 | #endif\r |
cc68a136 |
189 | \r |
b542be46 |
190 | // ----------------------- Z80 CPU -----------------------\r |
191 | \r |
b4db550e |
192 | #if defined(_USE_DRZ80)\r |
dca310c4 |
193 | #include "../cpu/DrZ80/drz80.h"\r |
b542be46 |
194 | \r |
195 | extern struct DrZ80 drZ80;\r |
196 | \r |
197 | #define z80_run(cycles) ((cycles) - DrZ80Run(&drZ80, cycles))\r |
198 | #define z80_run_nr(cycles) DrZ80Run(&drZ80, cycles)\r |
4936aac1 |
199 | #define z80_int() drZ80.Z80_IRQ = 1\r |
4b9c5888 |
200 | \r |
201 | #define z80_cyclesLeft drZ80.cycles\r |
19954be1 |
202 | #define z80_pc() (drZ80.Z80PC - drZ80.Z80PC_BASE)\r |
b542be46 |
203 | \r |
204 | #elif defined(_USE_CZ80)\r |
dca310c4 |
205 | #include "../cpu/cz80/cz80.h"\r |
b542be46 |
206 | \r |
207 | #define z80_run(cycles) Cz80_Exec(&CZ80, cycles)\r |
208 | #define z80_run_nr(cycles) Cz80_Exec(&CZ80, cycles)\r |
209 | #define z80_int() Cz80_Set_IRQ(&CZ80, 0, HOLD_LINE)\r |
4b9c5888 |
210 | \r |
211 | #define z80_cyclesLeft (CZ80.ICount - CZ80.ExtraCycles)\r |
19954be1 |
212 | #define z80_pc() Cz80_Get_Reg(&CZ80, CZ80_PC)\r |
b542be46 |
213 | \r |
214 | #else\r |
215 | \r |
216 | #define z80_run(cycles) (cycles)\r |
217 | #define z80_run_nr(cycles)\r |
218 | #define z80_int()\r |
b542be46 |
219 | \r |
220 | #endif\r |
221 | \r |
b4db550e |
222 | #define Z80_STATE_SIZE 0x60\r |
223 | \r |
4b9c5888 |
224 | extern int z80stopCycle; /* in 68k cycles */\r |
225 | extern int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r |
226 | extern int z80_cycle_aim;\r |
227 | extern int z80_scanline;\r |
228 | extern int z80_scanline_cycles; /* cycles done until z80_scanline */\r |
229 | \r |
230 | #define z80_resetCycles() \\r |
231 | z80_cycle_cnt = z80_cycle_aim = z80_scanline = z80_scanline_cycles = 0;\r |
232 | \r |
233 | #define z80_cyclesDone() \\r |
234 | (z80_cycle_aim - z80_cyclesLeft)\r |
235 | \r |
236 | #define cycles_68k_to_z80(x) ((x)*957 >> 11)\r |
237 | \r |
acd35d4c |
238 | // ----------------------- SH2 CPU -----------------------\r |
239 | \r |
41397701 |
240 | #include "cpu/sh2/sh2.h"\r |
acd35d4c |
241 | \r |
1d7a28a7 |
242 | extern SH2 sh2s[2];\r |
243 | #define msh2 sh2s[0]\r |
244 | #define ssh2 sh2s[1]\r |
245 | \r |
679af8a3 |
246 | #ifndef DRC_SH2\r |
19886062 |
247 | # define sh2_end_run(sh2, after_) do { \\r |
248 | if ((sh2)->icount > (after_)) { \\r |
c1931173 |
249 | (sh2)->cycles_timeslice -= (sh2)->icount - (after_); \\r |
19886062 |
250 | (sh2)->icount = after_; \\r |
a8fd6e37 |
251 | } \\r |
252 | } while (0)\r |
19886062 |
253 | # define sh2_cycles_left(sh2) (sh2)->icount\r |
8a847c12 |
254 | # define sh2_burn_cycles(sh2, n) (sh2)->icount -= n\r |
f81107f5 |
255 | # define sh2_pc(sh2) (sh2)->ppc\r |
679af8a3 |
256 | #else\r |
19886062 |
257 | # define sh2_end_run(sh2, after_) do { \\r |
258 | int left_ = (signed int)(sh2)->sr >> 12; \\r |
259 | if (left_ > (after_)) { \\r |
c1931173 |
260 | (sh2)->cycles_timeslice -= left_ - (after_); \\r |
f4c0720c |
261 | (sh2)->sr &= 0xfff; \\r |
19886062 |
262 | (sh2)->sr |= (after_) << 12; \\r |
a8fd6e37 |
263 | } \\r |
264 | } while (0)\r |
19886062 |
265 | # define sh2_cycles_left(sh2) ((signed int)(sh2)->sr >> 12)\r |
8a847c12 |
266 | # define sh2_burn_cycles(sh2, n) (sh2)->sr -= ((n) << 12)\r |
f81107f5 |
267 | # define sh2_pc(sh2) (sh2)->pc\r |
679af8a3 |
268 | #endif\r |
266c6afa |
269 | \r |
19886062 |
270 | #define sh2_cycles_done(sh2) ((int)(sh2)->cycles_timeslice - sh2_cycles_left(sh2))\r |
a7f82a77 |
271 | #define sh2_cycles_done_t(sh2) \\r |
272 | ((sh2)->m68krcycles_done * 3 + sh2_cycles_done(sh2))\r |
19886062 |
273 | #define sh2_cycles_done_m68k(sh2) \\r |
274 | ((sh2)->m68krcycles_done + (sh2_cycles_done(sh2) / 3))\r |
275 | \r |
4ea707e1 |
276 | #define sh2_reg(c, x) (c) ? ssh2.r[x] : msh2.r[x]\r |
277 | #define sh2_gbr(c) (c) ? ssh2.gbr : msh2.gbr\r |
278 | #define sh2_vbr(c) (c) ? ssh2.vbr : msh2.vbr\r |
6add7875 |
279 | #define sh2_sr(c) (((c) ? ssh2.sr : msh2.sr) & 0xfff)\r |
acd35d4c |
280 | \r |
83ff19ec |
281 | #define sh2_set_gbr(c, v) \\r |
282 | { if (c) ssh2.gbr = v; else msh2.gbr = v; }\r |
283 | #define sh2_set_vbr(c, v) \\r |
284 | { if (c) ssh2.vbr = v; else msh2.vbr = v; }\r |
285 | \r |
f8675e28 |
286 | #define elprintf_sh2(sh2, w, f, ...) \\r |
287 | elprintf(w,"%csh2 "f,(sh2)->is_slave?'s':'m',##__VA_ARGS__)\r |
288 | \r |
cc68a136 |
289 | // ---------------------------------------------------------\r |
290 | \r |
291 | // main oscillator clock which controls timing\r |
292 | #define OSC_NTSC 53693100\r |
b8cbd802 |
293 | #define OSC_PAL 53203424\r |
cc68a136 |
294 | \r |
295 | struct PicoVideo\r |
296 | {\r |
297 | unsigned char reg[0x20];\r |
b8cbd802 |
298 | unsigned int command; // 32-bit Command\r |
299 | unsigned char pending; // 1 if waiting for second half of 32-bit command\r |
300 | unsigned char type; // Command type (v/c/vsram read/write)\r |
301 | unsigned short addr; // Read/Write address\r |
302 | int status; // Status bits\r |
cc68a136 |
303 | unsigned char pending_ints; // pending interrupts: ??VH????\r |
b8cbd802 |
304 | signed char lwrite_cnt; // VDP write count during active display line\r |
9761a7d0 |
305 | unsigned short v_counter; // V-counter\r |
306 | unsigned char pad[0x10];\r |
cc68a136 |
307 | };\r |
308 | \r |
309 | struct PicoMisc\r |
310 | {\r |
311 | unsigned char rotate;\r |
312 | unsigned char z80Run;\r |
e5503e2f |
313 | unsigned char padTHPhase[2]; // 02 phase of gamepad TH switches\r |
2aa27095 |
314 | unsigned short scanline; // 04 0 to 261||311\r |
e5503e2f |
315 | char dirtyPal; // 06 Is the palette dirty (1 - change @ this frame, 2 - some time before)\r |
316 | unsigned char hardware; // 07 Hardware value for country\r |
317 | unsigned char pal; // 08 1=PAL 0=NTSC\r |
45f2f245 |
318 | unsigned char sram_reg; // 09 SRAM reg. See SRR_* below\r |
e5503e2f |
319 | unsigned short z80_bank68k; // 0a\r |
be2c4208 |
320 | unsigned short pad0;\r |
321 | unsigned char pad1;\r |
0ace9b9a |
322 | unsigned char z80_reset; // 0f z80 reset held\r |
e5503e2f |
323 | unsigned char padDelay[2]; // 10 gamepad phase time outs, so we count a delay\r |
1dceadae |
324 | unsigned short eeprom_addr; // EEPROM address register\r |
45f2f245 |
325 | unsigned char eeprom_cycle; // EEPROM cycle number\r |
1dceadae |
326 | unsigned char eeprom_slave; // EEPROM slave word for X24C02 and better SRAMs\r |
45f2f245 |
327 | unsigned char eeprom_status;\r |
be2c4208 |
328 | unsigned char pad2;\r |
053fd9b4 |
329 | unsigned short dma_xfers; // 18\r |
45f2f245 |
330 | unsigned char eeprom_wb[2]; // EEPROM latch/write buffer\r |
053fd9b4 |
331 | unsigned int frame_count; // 1c for movies and idle det\r |
cc68a136 |
332 | };\r |
333 | \r |
b4db550e |
334 | struct PicoMS\r |
335 | {\r |
336 | unsigned char carthw[0x10];\r |
337 | unsigned char io_ctl;\r |
338 | unsigned char pad[0x4f];\r |
339 | };\r |
340 | \r |
cc68a136 |
341 | // some assembly stuff depend on these, do not touch!\r |
342 | struct Pico\r |
343 | {\r |
344 | unsigned char ram[0x10000]; // 0x00000 scratch ram\r |
200772b7 |
345 | union { // vram is byteswapped for easier reads when drawing\r |
2ec9bec5 |
346 | unsigned short vram[0x8000]; // 0x10000\r |
347 | unsigned char vramb[0x4000]; // VRAM in SMS mode\r |
348 | };\r |
cc68a136 |
349 | unsigned char zram[0x2000]; // 0x20000 Z80 ram\r |
b4db550e |
350 | unsigned char ioports[0x10]; // XXX: fix asm and mv\r |
351 | unsigned char pad[0xf0]; // unused\r |
cc68a136 |
352 | unsigned short cram[0x40]; // 0x22100\r |
353 | unsigned short vsram[0x40]; // 0x22180\r |
354 | \r |
355 | unsigned char *rom; // 0x22200\r |
356 | unsigned int romsize; // 0x22204\r |
357 | \r |
358 | struct PicoMisc m;\r |
359 | struct PicoVideo video;\r |
b4db550e |
360 | struct PicoMS ms;\r |
cc68a136 |
361 | };\r |
362 | \r |
363 | // sram\r |
45f2f245 |
364 | #define SRR_MAPPED (1 << 0)\r |
365 | #define SRR_READONLY (1 << 1)\r |
366 | \r |
367 | #define SRF_ENABLED (1 << 0)\r |
368 | #define SRF_EEPROM (1 << 1)\r |
af37bca8 |
369 | \r |
cc68a136 |
370 | struct PicoSRAM\r |
371 | {\r |
4ff2d527 |
372 | unsigned char *data; // actual data\r |
373 | unsigned int start; // start address in 68k address space\r |
cc68a136 |
374 | unsigned int end;\r |
45f2f245 |
375 | unsigned char flags; // 0c: SRF_*\r |
1dceadae |
376 | unsigned char unused2;\r |
cc68a136 |
377 | unsigned char changed;\r |
45f2f245 |
378 | unsigned char eeprom_type; // eeprom type: 0: 7bit (24C01), 2: 2 addr words (X24C02+), 3: 3 addr words\r |
379 | unsigned char unused3;\r |
1dceadae |
380 | unsigned char eeprom_bit_cl; // bit number for cl\r |
381 | unsigned char eeprom_bit_in; // bit number for in\r |
382 | unsigned char eeprom_bit_out; // bit number for out\r |
45f2f245 |
383 | unsigned int size;\r |
cc68a136 |
384 | };\r |
385 | \r |
386 | // MCD\r |
387 | #include "cd/cd_sys.h"\r |
388 | #include "cd/LC89510.h"\r |
d1df8786 |
389 | #include "cd/gfx_cd.h"\r |
cc68a136 |
390 | \r |
4f265db7 |
391 | struct mcd_pcm\r |
392 | {\r |
393 | unsigned char control; // reg7\r |
394 | unsigned char enabled; // reg8\r |
395 | unsigned char cur_ch;\r |
396 | unsigned char bank;\r |
397 | int pad1;\r |
398 | \r |
4ff2d527 |
399 | struct pcm_chan // 08, size 0x10\r |
4f265db7 |
400 | {\r |
401 | unsigned char regs[8];\r |
4ff2d527 |
402 | unsigned int addr; // .08: played sample address\r |
4f265db7 |
403 | int pad;\r |
404 | } ch[8];\r |
405 | };\r |
406 | \r |
c459aefd |
407 | struct mcd_misc\r |
408 | {\r |
409 | unsigned short hint_vector;\r |
410 | unsigned char busreq;\r |
51a902ae |
411 | unsigned char s68k_pend_ints;\r |
ef090115 |
412 | unsigned int state_flags; // 04: emu state: reset_pending\r |
51a902ae |
413 | unsigned int counter75hz;\r |
c9e1affc |
414 | unsigned int pad0;\r |
4ff2d527 |
415 | int timer_int3; // 10\r |
4f265db7 |
416 | unsigned int timer_stopwatch;\r |
6cadc2da |
417 | unsigned char bcram_reg; // 18: battery-backed RAM cart register\r |
418 | unsigned char pad2;\r |
419 | unsigned short pad3;\r |
420 | int pad[9];\r |
c459aefd |
421 | };\r |
422 | \r |
cc68a136 |
423 | typedef struct\r |
424 | {\r |
4ff2d527 |
425 | unsigned char bios[0x20000]; // 000000: 128K\r |
426 | union { // 020000: 512K\r |
fa1e5e29 |
427 | unsigned char prg_ram[0x80000];\r |
cc68a136 |
428 | unsigned char prg_ram_b[4][0x20000];\r |
429 | };\r |
4ff2d527 |
430 | union { // 0a0000: 256K\r |
fa1e5e29 |
431 | struct {\r |
432 | unsigned char word_ram2M[0x40000];\r |
dca310c4 |
433 | unsigned char unused0[0x20000];\r |
fa1e5e29 |
434 | };\r |
435 | struct {\r |
dca310c4 |
436 | unsigned char unused1[0x20000];\r |
fa1e5e29 |
437 | unsigned char word_ram1M[2][0x20000];\r |
438 | };\r |
439 | };\r |
4ff2d527 |
440 | union { // 100000: 64K\r |
fa1e5e29 |
441 | unsigned char pcm_ram[0x10000];\r |
4f265db7 |
442 | unsigned char pcm_ram_b[0x10][0x1000];\r |
443 | };\r |
4ff2d527 |
444 | unsigned char s68k_regs[0x200]; // 110000: GA, not CPU regs\r |
445 | unsigned char bram[0x2000]; // 110200: 8K\r |
446 | struct mcd_misc m; // 112200: misc\r |
447 | struct mcd_pcm pcm; // 112240:\r |
75736070 |
448 | _scd_toc TOC; // not to be saved\r |
cc68a136 |
449 | CDD cdd;\r |
450 | CDC cdc;\r |
451 | _scd scd;\r |
d1df8786 |
452 | Rot_Comp rot_comp;\r |
cc68a136 |
453 | } mcd_state;\r |
454 | \r |
be2c4208 |
455 | // XXX: this will need to be reworked for cart+cd support.\r |
cc68a136 |
456 | #define Pico_mcd ((mcd_state *)Pico.rom)\r |
457 | \r |
be2c4208 |
458 | // 32X\r |
acd35d4c |
459 | #define P32XS_FM (1<<15)\r |
83ff19ec |
460 | #define P32XS_REN (1<< 7)\r |
461 | #define P32XS_nRES (1<< 1)\r |
462 | #define P32XS_ADEN (1<< 0)\r |
acd35d4c |
463 | #define P32XS2_ADEN (1<< 9)\r |
5e128c6d |
464 | #define P32XS_FULL (1<< 7) // DREQ FIFO full\r |
4ea707e1 |
465 | #define P32XS_68S (1<< 2)\r |
97d3f47f |
466 | #define P32XS_DMA (1<< 1)\r |
4ea707e1 |
467 | #define P32XS_RV (1<< 0)\r |
acd35d4c |
468 | \r |
5e128c6d |
469 | #define P32XV_nPAL (1<<15) // VDP\r |
acd35d4c |
470 | #define P32XV_PRI (1<< 7)\r |
4ea707e1 |
471 | #define P32XV_Mx (3<< 0) // display mode mask\r |
974fdb5b |
472 | \r |
e51e5983 |
473 | #define P32XV_SFT (1<< 0)\r |
474 | \r |
acd35d4c |
475 | #define P32XV_VBLK (1<<15)\r |
476 | #define P32XV_HBLK (1<<14)\r |
477 | #define P32XV_PEN (1<<13)\r |
478 | #define P32XV_nFEN (1<< 1)\r |
479 | #define P32XV_FS (1<< 0)\r |
974fdb5b |
480 | \r |
df63f1a6 |
481 | #define P32XP_RTP (1<<7) // PWM control\r |
482 | #define P32XP_FULL (1<<15) // PWM pulse\r |
db1d3564 |
483 | #define P32XP_EMPTY (1<<14)\r |
484 | \r |
19886062 |
485 | #define P32XF_68KCPOLL (1 << 0)\r |
486 | #define P32XF_68KVPOLL (1 << 1)\r |
4ea707e1 |
487 | \r |
488 | #define P32XI_VRES (1 << 14/2) // IRL/2\r |
489 | #define P32XI_VINT (1 << 12/2)\r |
490 | #define P32XI_HINT (1 << 10/2)\r |
491 | #define P32XI_CMD (1 << 8/2)\r |
492 | #define P32XI_PWM (1 << 6/2)\r |
493 | \r |
1d7a28a7 |
494 | // peripheral reg access\r |
495 | #define PREG8(regs,offs) ((unsigned char *)regs)[offs ^ 3]\r |
496 | \r |
7eaa3812 |
497 | #define DMAC_FIFO_LEN (4*2)\r |
db1d3564 |
498 | #define PWM_BUFF_LEN 1024 // in one channel samples\r |
266c6afa |
499 | \r |
f4bb5d6b |
500 | #define SH2_DRCBLK_RAM_SHIFT 1\r |
501 | #define SH2_DRCBLK_DA_SHIFT 1\r |
502 | \r |
f81107f5 |
503 | #define SH2_READ_SHIFT 25\r |
e05b81fc |
504 | #define SH2_WRITE_SHIFT 25\r |
505 | \r |
be2c4208 |
506 | struct Pico32x\r |
507 | {\r |
508 | unsigned short regs[0x20];\r |
5a681086 |
509 | unsigned short vdp_regs[0x10]; // 0x40\r |
510 | unsigned short sh2_regs[3]; // 0x60\r |
be2c4208 |
511 | unsigned char pending_fb;\r |
974fdb5b |
512 | unsigned char dirty_pal;\r |
266c6afa |
513 | unsigned int emu_flags;\r |
4ea707e1 |
514 | unsigned char sh2irq_mask[2];\r |
515 | unsigned char sh2irqi[2]; // individual\r |
516 | unsigned int sh2irqs; // common irqs\r |
517 | unsigned short dmac_fifo[DMAC_FIFO_LEN];\r |
7eaa3812 |
518 | unsigned int pad[4];\r |
df63f1a6 |
519 | unsigned int dmac0_fifo_ptr;\r |
4a1fb183 |
520 | unsigned short vdp_fbcr_fake;\r |
7eaa3812 |
521 | unsigned short pad2;\r |
a8fd6e37 |
522 | unsigned char comm_dirty_68k;\r |
523 | unsigned char comm_dirty_sh2;\r |
df63f1a6 |
524 | unsigned char pwm_irq_cnt;\r |
525 | unsigned char pad1;\r |
a7f82a77 |
526 | unsigned short pwm_p[2]; // pwm pos in fifo\r |
527 | unsigned int pwm_cycle_p; // pwm play cursor (32x cycles)\r |
528 | unsigned int reserved[6];\r |
974fdb5b |
529 | };\r |
530 | \r |
531 | struct Pico32xMem\r |
532 | {\r |
533 | unsigned char sdram[0x40000];\r |
f4bb5d6b |
534 | #ifdef DRC_SH2\r |
535 | unsigned short drcblk_ram[1 << (18 - SH2_DRCBLK_RAM_SHIFT)];\r |
536 | #endif\r |
b78efee2 |
537 | unsigned short dram[2][0x20000/2]; // AKA fb\r |
b4db550e |
538 | union {\r |
539 | unsigned char m68k_rom[0x100];\r |
540 | unsigned char m68k_rom_bank[0x10000]; // M68K_BANK_SIZE\r |
541 | };\r |
f4bb5d6b |
542 | #ifdef DRC_SH2\r |
543 | unsigned short drcblk_da[2][1 << (12 - SH2_DRCBLK_DA_SHIFT)];\r |
544 | #endif\r |
acd35d4c |
545 | unsigned char sh2_rom_m[0x800];\r |
546 | unsigned char sh2_rom_s[0x400];\r |
974fdb5b |
547 | unsigned short pal[0x100];\r |
5e128c6d |
548 | unsigned short pal_native[0x100]; // converted to native (for renderer)\r |
db1d3564 |
549 | signed short pwm[2*PWM_BUFF_LEN]; // PWM buffer for current frame\r |
a7f82a77 |
550 | signed short pwm_fifo[2][4]; // [0] - current, others - fifo entries\r |
be2c4208 |
551 | };\r |
d49b10c2 |
552 | \r |
c8d1e9b6 |
553 | // area.c\r |
fad24893 |
554 | extern void (*PicoLoadStateHook)(void);\r |
51a902ae |
555 | \r |
945c2fdc |
556 | typedef struct {\r |
557 | int chunk;\r |
558 | int size;\r |
559 | void *ptr;\r |
560 | } carthw_state_chunk;\r |
561 | extern carthw_state_chunk *carthw_chunks;\r |
562 | #define CHUNK_CARTHW 64\r |
563 | \r |
c8d1e9b6 |
564 | // cart.c\r |
b4db550e |
565 | extern int PicoCartResize(int newsize);\r |
566 | extern void Byteswap(void *dst, const void *src, int len);\r |
45f2f245 |
567 | extern void (*PicoCartMemSetup)(void);\r |
e807ac75 |
568 | extern void (*PicoCartUnloadHook)(void);\r |
1dceadae |
569 | \r |
c8d1e9b6 |
570 | // debug.c\r |
b5e5172d |
571 | int CM_compareRun(int cyc, int is_sub);\r |
03e4f2a3 |
572 | \r |
c8d1e9b6 |
573 | // draw.c\r |
eff55556 |
574 | PICO_INTERNAL void PicoFrameStart(void);\r |
b6d7ac70 |
575 | void PicoDrawSync(int to, int blank_last_line);\r |
200772b7 |
576 | void BackFill(int reg7, int sh);\r |
5a681086 |
577 | void FinalizeLine555(int sh, int line);\r |
f4750ee0 |
578 | extern int (*PicoScanBegin)(unsigned int num);\r |
579 | extern int (*PicoScanEnd)(unsigned int num);\r |
b6d7ac70 |
580 | extern int DrawScanline;\r |
f579f7b8 |
581 | #define MAX_LINE_SPRITES 29\r |
582 | extern unsigned char HighLnSpr[240][3 + MAX_LINE_SPRITES];\r |
5a681086 |
583 | extern void *DrawLineDestBase;\r |
584 | extern int DrawLineDestIncrement;\r |
cc68a136 |
585 | \r |
c8d1e9b6 |
586 | // draw2.c\r |
eff55556 |
587 | PICO_INTERNAL void PicoFrameFull();\r |
cc68a136 |
588 | \r |
200772b7 |
589 | // mode4.c\r |
590 | void PicoFrameStartMode4(void);\r |
591 | void PicoLineMode4(int line);\r |
592 | void PicoDoHighPal555M4(void);\r |
5a681086 |
593 | void PicoDrawSetOutputMode4(pdso_t which);\r |
200772b7 |
594 | \r |
c8d1e9b6 |
595 | // memory.c\r |
eff55556 |
596 | PICO_INTERNAL void PicoMemSetup(void);\r |
af37bca8 |
597 | unsigned int PicoRead8_io(unsigned int a);\r |
598 | unsigned int PicoRead16_io(unsigned int a);\r |
599 | void PicoWrite8_io(unsigned int a, unsigned int d);\r |
600 | void PicoWrite16_io(unsigned int a, unsigned int d);\r |
df63f1a6 |
601 | void p32x_dreq1_trigger(void);\r |
af37bca8 |
602 | \r |
603 | // pico/memory.c\r |
604 | PICO_INTERNAL void PicoMemSetupPico(void);\r |
cc68a136 |
605 | \r |
c8d1e9b6 |
606 | // cd/memory.c\r |
eff55556 |
607 | PICO_INTERNAL void PicoMemSetupCD(void);\r |
0ace9b9a |
608 | void PicoMemStateLoaded(void);\r |
cc68a136 |
609 | \r |
c8d1e9b6 |
610 | // pico.c\r |
cc68a136 |
611 | extern struct Pico Pico;\r |
612 | extern struct PicoSRAM SRam;\r |
5f9a0d16 |
613 | extern int PicoPadInt[2];\r |
cc68a136 |
614 | extern int emustatus;\r |
5e128c6d |
615 | extern int scanlines_total;\r |
f8ef8ff7 |
616 | extern void (*PicoResetHook)(void);\r |
b0677887 |
617 | extern void (*PicoLineHook)(void);\r |
1e6b5e39 |
618 | PICO_INTERNAL int CheckDMA(void);\r |
619 | PICO_INTERNAL void PicoDetectRegion(void);\r |
4b9c5888 |
620 | PICO_INTERNAL void PicoSyncZ80(int m68k_cycles_done);\r |
cc68a136 |
621 | \r |
c8d1e9b6 |
622 | // cd/pico.c\r |
2aa27095 |
623 | PICO_INTERNAL void PicoInitMCD(void);\r |
e5f426aa |
624 | PICO_INTERNAL void PicoExitMCD(void);\r |
1cb1584b |
625 | PICO_INTERNAL void PicoPowerMCD(void);\r |
2aa27095 |
626 | PICO_INTERNAL int PicoResetMCD(void);\r |
627 | PICO_INTERNAL void PicoFrameMCD(void);\r |
cc68a136 |
628 | \r |
c8d1e9b6 |
629 | // pico/pico.c\r |
2aa27095 |
630 | PICO_INTERNAL void PicoInitPico(void);\r |
ed367a3f |
631 | PICO_INTERNAL void PicoReratePico(void);\r |
9037e45d |
632 | \r |
c8d1e9b6 |
633 | // pico/xpcm.c\r |
ef4eb506 |
634 | PICO_INTERNAL void PicoPicoPCMUpdate(short *buffer, int length, int stereo);\r |
635 | PICO_INTERNAL void PicoPicoPCMReset(void);\r |
213c16ad |
636 | PICO_INTERNAL void PicoPicoPCMRerate(int xpcm_rate);\r |
ef4eb506 |
637 | \r |
c8d1e9b6 |
638 | // sek.c\r |
2aa27095 |
639 | PICO_INTERNAL void SekInit(void);\r |
640 | PICO_INTERNAL int SekReset(void);\r |
3aa1e148 |
641 | PICO_INTERNAL void SekState(int *data);\r |
eff55556 |
642 | PICO_INTERNAL void SekSetRealTAS(int use_real);\r |
b4db550e |
643 | PICO_INTERNAL void SekPackCpu(unsigned char *cpu, int is_sub);\r |
644 | PICO_INTERNAL void SekUnpackCpu(const unsigned char *cpu, int is_sub);\r |
5f9a0d16 |
645 | void SekStepM68k(void);\r |
053fd9b4 |
646 | void SekInitIdleDet(void);\r |
647 | void SekFinishIdleDet(void);\r |
12da51c2 |
648 | #if defined(CPU_CMP_R) || defined(CPU_CMP_W)\r |
649 | void SekTrace(int is_s68k);\r |
650 | #else\r |
651 | #define SekTrace(x)\r |
652 | #endif\r |
cc68a136 |
653 | \r |
c8d1e9b6 |
654 | // cd/sek.c\r |
2aa27095 |
655 | PICO_INTERNAL void SekInitS68k(void);\r |
656 | PICO_INTERNAL int SekResetS68k(void);\r |
657 | PICO_INTERNAL int SekInterruptS68k(int irq);\r |
cc68a136 |
658 | \r |
7a93adeb |
659 | // sound/sound.c\r |
c9e1affc |
660 | PICO_INTERNAL void cdda_start_play();\r |
661 | extern short cdda_out_buffer[2*1152];\r |
7a93adeb |
662 | extern int PsndLen_exc_cnt;\r |
663 | extern int PsndLen_exc_add;\r |
48dc74f2 |
664 | extern int timer_a_next_oflow, timer_a_step; // in z80 cycles\r |
665 | extern int timer_b_next_oflow, timer_b_step;\r |
43e6eaad |
666 | \r |
667 | void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new);\r |
d2721b08 |
668 | void ym2612_pack_state(void);\r |
453d2a6e |
669 | void ym2612_unpack_state(void);\r |
4b9c5888 |
670 | \r |
e53704e6 |
671 | #define TIMER_NO_OFLOW 0x70000000\r |
45a1ef71 |
672 | // tA = 72 * (1024 - NA) / M\r |
673 | #define TIMER_A_TICK_ZCYCLES 17203\r |
674 | // tB = 1152 * (256 - NA) / M\r |
675 | #define TIMER_B_TICK_ZCYCLES 262800 // 275251 broken, see Dai Makaimura\r |
e53704e6 |
676 | \r |
4b9c5888 |
677 | #define timers_cycle() \\r |
e53704e6 |
678 | if (timer_a_next_oflow > 0 && timer_a_next_oflow < TIMER_NO_OFLOW) \\r |
43e6eaad |
679 | timer_a_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r |
e53704e6 |
680 | if (timer_b_next_oflow > 0 && timer_b_next_oflow < TIMER_NO_OFLOW) \\r |
43e6eaad |
681 | timer_b_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r |
682 | ym2612_sync_timers(0, ym2612.OPN.ST.mode, ym2612.OPN.ST.mode);\r |
4b9c5888 |
683 | \r |
684 | #define timers_reset() \\r |
e53704e6 |
685 | timer_a_next_oflow = timer_b_next_oflow = TIMER_NO_OFLOW; \\r |
48dc74f2 |
686 | timer_a_step = TIMER_A_TICK_ZCYCLES * 1024; \\r |
687 | timer_b_step = TIMER_B_TICK_ZCYCLES * 256;\r |
43e6eaad |
688 | \r |
7a93adeb |
689 | \r |
c8d1e9b6 |
690 | // videoport.c\r |
eff55556 |
691 | PICO_INTERNAL_ASM void PicoVideoWrite(unsigned int a,unsigned short d);\r |
692 | PICO_INTERNAL_ASM unsigned int PicoVideoRead(unsigned int a);\r |
9761a7d0 |
693 | PICO_INTERNAL_ASM unsigned int PicoVideoRead8(unsigned int a);\r |
5de27868 |
694 | extern int (*PicoDmaHook)(unsigned int source, int len, unsigned short **srcp, unsigned short **limitp);\r |
cc68a136 |
695 | \r |
c8d1e9b6 |
696 | // misc.c\r |
eff55556 |
697 | PICO_INTERNAL_ASM void memcpy16(unsigned short *dest, unsigned short *src, int count);\r |
698 | PICO_INTERNAL_ASM void memcpy16bswap(unsigned short *dest, void *src, int count);\r |
699 | PICO_INTERNAL_ASM void memcpy32(int *dest, int *src, int count); // 32bit word count\r |
700 | PICO_INTERNAL_ASM void memset32(int *dest, int c, int count);\r |
cc68a136 |
701 | \r |
45f2f245 |
702 | // eeprom.c\r |
703 | void EEPROM_write8(unsigned int a, unsigned int d);\r |
704 | void EEPROM_write16(unsigned int d);\r |
705 | unsigned int EEPROM_read(void);\r |
706 | \r |
c8d1e9b6 |
707 | // z80 functionality wrappers\r |
708 | PICO_INTERNAL void z80_init(void);\r |
b4db550e |
709 | PICO_INTERNAL void z80_pack(void *data);\r |
710 | PICO_INTERNAL int z80_unpack(const void *data);\r |
c8d1e9b6 |
711 | PICO_INTERNAL void z80_reset(void);\r |
712 | PICO_INTERNAL void z80_exit(void);\r |
c8d1e9b6 |
713 | \r |
714 | // cd/misc.c\r |
eff55556 |
715 | PICO_INTERNAL_ASM void wram_2M_to_1M(unsigned char *m);\r |
716 | PICO_INTERNAL_ASM void wram_1M_to_2M(unsigned char *m);\r |
717 | \r |
718 | // cd/buffering.c\r |
719 | PICO_INTERNAL void PicoCDBufferRead(void *dest, int lba);\r |
720 | \r |
721 | // sound/sound.c\r |
9d917eea |
722 | PICO_INTERNAL void PsndReset(void);\r |
4b9c5888 |
723 | PICO_INTERNAL void PsndDoDAC(int line_to);\r |
9d917eea |
724 | PICO_INTERNAL void PsndClear(void);\r |
7b3f44c6 |
725 | PICO_INTERNAL void PsndGetSamples(int y);\r |
2ec9bec5 |
726 | PICO_INTERNAL void PsndGetSamplesMS(void);\r |
4b9c5888 |
727 | extern int PsndDacLine;\r |
cc68a136 |
728 | \r |
3e49ffd0 |
729 | // sms.c\r |
f3a57b2d |
730 | #ifndef NO_SMS\r |
3e49ffd0 |
731 | void PicoPowerMS(void);\r |
2ec9bec5 |
732 | void PicoResetMS(void);\r |
3e49ffd0 |
733 | void PicoMemSetupMS(void);\r |
b4db550e |
734 | void PicoStateLoadedMS(void);\r |
3e49ffd0 |
735 | void PicoFrameMS(void);\r |
87b0845f |
736 | void PicoFrameDrawOnlyMS(void);\r |
f3a57b2d |
737 | #else\r |
738 | #define PicoPowerMS()\r |
739 | #define PicoResetMS()\r |
740 | #define PicoMemSetupMS()\r |
741 | #define PicoStateLoadedMS()\r |
742 | #define PicoFrameMS()\r |
743 | #define PicoFrameDrawOnlyMS()\r |
744 | #endif\r |
3e49ffd0 |
745 | \r |
be2c4208 |
746 | // 32x/32x.c\r |
f3a57b2d |
747 | #ifndef NO_32X\r |
be2c4208 |
748 | extern struct Pico32x Pico32x;\r |
6a98f03e |
749 | enum p32x_event {\r |
750 | P32X_EVENT_PWM,\r |
751 | P32X_EVENT_FILLEND,\r |
5ac99d9a |
752 | P32X_EVENT_HINT,\r |
6a98f03e |
753 | P32X_EVENT_COUNT,\r |
754 | };\r |
755 | extern unsigned int event_times[P32X_EVENT_COUNT];\r |
756 | \r |
be2c4208 |
757 | void Pico32xInit(void);\r |
974fdb5b |
758 | void PicoPower32x(void);\r |
be2c4208 |
759 | void PicoReset32x(void);\r |
974fdb5b |
760 | void Pico32xStartup(void);\r |
5e49c3a8 |
761 | void PicoUnload32x(void);\r |
974fdb5b |
762 | void PicoFrame32x(void);\r |
27e26273 |
763 | void Pico32xStateLoaded(int is_early);\r |
ed4402a7 |
764 | void p32x_sync_sh2s(unsigned int m68k_target);\r |
19886062 |
765 | void p32x_sync_other_sh2(SH2 *sh2, unsigned int m68k_target);\r |
4d5dfee8 |
766 | void p32x_update_irls(SH2 *active_sh2, int m68k_cycles);\r |
83ff19ec |
767 | void p32x_reset_sh2s(void);\r |
19886062 |
768 | void p32x_event_schedule(unsigned int now, enum p32x_event event, int after);\r |
769 | void p32x_event_schedule_sh2(SH2 *sh2, enum p32x_event event, int after);\r |
5ac99d9a |
770 | void p32x_schedule_hint(SH2 *sh2, int m68k_cycles);\r |
a8fd6e37 |
771 | \r |
be2c4208 |
772 | // 32x/memory.c\r |
974fdb5b |
773 | struct Pico32xMem *Pico32xMem;\r |
be2c4208 |
774 | unsigned int PicoRead8_32x(unsigned int a);\r |
775 | unsigned int PicoRead16_32x(unsigned int a);\r |
776 | void PicoWrite8_32x(unsigned int a, unsigned int d);\r |
777 | void PicoWrite16_32x(unsigned int a, unsigned int d);\r |
778 | void PicoMemSetup32x(void);\r |
974fdb5b |
779 | void Pico32xSwapDRAM(int b);\r |
27e26273 |
780 | void Pico32xMemStateLoaded(void);\r |
19886062 |
781 | void p32x_m68k_poll_event(unsigned int flags);\r |
782 | void p32x_sh2_poll_event(SH2 *sh2, unsigned int flags, unsigned int m68k_cycles);\r |
974fdb5b |
783 | \r |
784 | // 32x/draw.c\r |
41946d70 |
785 | void PicoDrawSetOutFormat32x(pdso_t which, int use_32x_line_mode);\r |
974fdb5b |
786 | void FinalizeLine32xRGB555(int sh, int line);\r |
5a681086 |
787 | void PicoDraw32xLayer(int offs, int lines, int mdbg);\r |
7a961c19 |
788 | void PicoDraw32xLayerMdOnly(int offs, int lines);\r |
f4750ee0 |
789 | extern int (*PicoScan32xBegin)(unsigned int num);\r |
790 | extern int (*PicoScan32xEnd)(unsigned int num);\r |
7a961c19 |
791 | enum {\r |
792 | PDM32X_OFF,\r |
793 | PDM32X_32X_ONLY,\r |
794 | PDM32X_BOTH,\r |
795 | };\r |
5a681086 |
796 | extern int Pico32xDrawMode;\r |
be2c4208 |
797 | \r |
db1d3564 |
798 | // 32x/pwm.c\r |
c1931173 |
799 | unsigned int p32x_pwm_read16(unsigned int a, SH2 *sh2,\r |
800 | unsigned int m68k_cycles);\r |
801 | void p32x_pwm_write16(unsigned int a, unsigned int d,\r |
802 | SH2 *sh2, unsigned int m68k_cycles);\r |
db1d3564 |
803 | void p32x_pwm_update(int *buf32, int length, int stereo);\r |
045a4c52 |
804 | void p32x_pwm_ctl_changed(void);\r |
df63f1a6 |
805 | void p32x_pwm_schedule(unsigned int m68k_now);\r |
19886062 |
806 | void p32x_pwm_schedule_sh2(SH2 *sh2);\r |
df63f1a6 |
807 | void p32x_pwm_irq_event(unsigned int m68k_now);\r |
808 | void p32x_pwm_state_loaded(void);\r |
045a4c52 |
809 | \r |
810 | // 32x/sh2soc.c\r |
811 | void p32x_dreq0_trigger(void);\r |
812 | void p32x_dreq1_trigger(void);\r |
813 | void p32x_timers_recalc(void);\r |
814 | void p32x_timers_do(unsigned int m68k_slice);\r |
cd0ace28 |
815 | void sh2_peripheral_reset(SH2 *sh2);\r |
f81107f5 |
816 | unsigned int sh2_peripheral_read8(unsigned int a, SH2 *sh2);\r |
817 | unsigned int sh2_peripheral_read16(unsigned int a, SH2 *sh2);\r |
818 | unsigned int sh2_peripheral_read32(unsigned int a, SH2 *sh2);\r |
819 | void sh2_peripheral_write8(unsigned int a, unsigned int d, SH2 *sh2);\r |
820 | void sh2_peripheral_write16(unsigned int a, unsigned int d, SH2 *sh2);\r |
821 | void sh2_peripheral_write32(unsigned int a, unsigned int d, SH2 *sh2);\r |
045a4c52 |
822 | \r |
f3a57b2d |
823 | #else\r |
824 | #define Pico32xInit()\r |
825 | #define PicoPower32x()\r |
826 | #define PicoReset32x()\r |
827 | #define PicoFrame32x()\r |
828 | #define PicoUnload32x()\r |
829 | #define Pico32xStateLoaded()\r |
f3a57b2d |
830 | #define FinalizeLine32xRGB555 NULL\r |
831 | #define p32x_pwm_update(...)\r |
832 | #define p32x_timers_recalc()\r |
833 | #endif\r |
db1d3564 |
834 | \r |
45f2f245 |
835 | /* avoid dependency on newer glibc */\r |
836 | static __inline int isspace_(int c)\r |
837 | {\r |
838 | return (0x09 <= c && c <= 0x0d) || c == ' ';\r |
839 | }\r |
840 | \r |
f4bb5d6b |
841 | #ifndef ARRAY_SIZE\r |
842 | #define ARRAY_SIZE(x) (sizeof(x) / sizeof(x[0]))\r |
843 | #endif\r |
844 | \r |
b8cbd802 |
845 | // emulation event logging\r |
846 | #ifndef EL_LOGMASK\r |
9c9cda8c |
847 | # ifdef __x86_64__ // HACK\r |
848 | # define EL_LOGMASK (EL_STATUS|EL_IDLE|EL_ANOMALY)\r |
849 | # else\r |
1555935b |
850 | # define EL_LOGMASK (EL_STATUS)\r |
9c9cda8c |
851 | # endif\r |
b8cbd802 |
852 | #endif\r |
853 | \r |
017512f2 |
854 | #define EL_HVCNT 0x00000001 /* hv counter reads */\r |
855 | #define EL_SR 0x00000002 /* SR reads */\r |
856 | #define EL_INTS 0x00000004 /* ints and acks */\r |
43e6eaad |
857 | #define EL_YMTIMER 0x00000008 /* ym2612 timer stuff */\r |
017512f2 |
858 | #define EL_INTSW 0x00000010 /* log irq switching on/off */\r |
859 | #define EL_ASVDP 0x00000020 /* VDP accesses during active scan */\r |
860 | #define EL_VDPDMA 0x00000040 /* VDP DMA transfers and their timing */\r |
861 | #define EL_BUSREQ 0x00000080 /* z80 busreq r/w or reset w */\r |
862 | #define EL_Z80BNK 0x00000100 /* z80 i/o through bank area */\r |
863 | #define EL_SRAMIO 0x00000200 /* sram i/o */\r |
864 | #define EL_EEPROM 0x00000400 /* eeprom debug */\r |
865 | #define EL_UIO 0x00000800 /* unmapped i/o */\r |
866 | #define EL_IO 0x00001000 /* all i/o */\r |
867 | #define EL_CDPOLL 0x00002000 /* MCD: log poll detection */\r |
868 | #define EL_SVP 0x00004000 /* SVP stuff */\r |
fa22af4c |
869 | #define EL_PICOHW 0x00008000 /* Pico stuff */\r |
053fd9b4 |
870 | #define EL_IDLE 0x00010000 /* idle loop det. */\r |
af37bca8 |
871 | #define EL_CDREGS 0x00020000 /* MCD: register access */\r |
872 | #define EL_CDREG3 0x00040000 /* MCD: register 3 only */\r |
be2c4208 |
873 | #define EL_32X 0x00080000\r |
1b3f5844 |
874 | #define EL_PWM 0x00100000 /* 32X PWM stuff (LOTS of output) */\r |
045a4c52 |
875 | #define EL_32XP 0x00200000 /* 32X peripherals */\r |
017512f2 |
876 | \r |
877 | #define EL_STATUS 0x40000000 /* status messages */\r |
878 | #define EL_ANOMALY 0x80000000 /* some unexpected conditions (during emulation) */\r |
b8cbd802 |
879 | \r |
880 | #if EL_LOGMASK\r |
881 | #define elprintf(w,f,...) \\r |
a8fd6e37 |
882 | do { \\r |
b8cbd802 |
883 | if ((w) & EL_LOGMASK) \\r |
7d0143a2 |
884 | lprintf("%05i:%03i: " f "\n",Pico.m.frame_count,Pico.m.scanline,##__VA_ARGS__); \\r |
a8fd6e37 |
885 | } while (0)\r |
dca310c4 |
886 | #elif defined(_MSC_VER)\r |
887 | #define elprintf\r |
b8cbd802 |
888 | #else\r |
889 | #define elprintf(w,f,...)\r |
890 | #endif\r |
891 | \r |
f6c49d38 |
892 | // profiling\r |
893 | #ifdef PPROF\r |
894 | #include <platform/linux/pprof.h>\r |
895 | #else\r |
896 | #define pprof_init()\r |
897 | #define pprof_finish()\r |
898 | #define pprof_start(x)\r |
899 | #define pprof_end(...)\r |
900 | #define pprof_end_sub(...)\r |
901 | #endif\r |
902 | \r |
19886062 |
903 | #ifdef EVT_LOG\r |
904 | enum evt {\r |
905 | EVT_FRAME_START,\r |
906 | EVT_NEXT_LINE,\r |
907 | EVT_RUN_START,\r |
908 | EVT_RUN_END,\r |
909 | EVT_POLL_START,\r |
910 | EVT_POLL_END,\r |
911 | EVT_CNT\r |
912 | };\r |
913 | \r |
914 | enum evt_cpu {\r |
915 | EVT_M68K,\r |
916 | EVT_S68K,\r |
917 | EVT_MSH2,\r |
918 | EVT_SSH2,\r |
919 | EVT_CPU_CNT\r |
920 | };\r |
921 | \r |
922 | void pevt_log(unsigned int cycles, enum evt_cpu c, enum evt e);\r |
923 | void pevt_dump(void);\r |
924 | \r |
925 | #define pevt_log_m68k(e) \\r |
926 | pevt_log(SekCyclesDoneT(), EVT_M68K, e)\r |
927 | #define pevt_log_m68k_o(e) \\r |
928 | pevt_log(SekCyclesDoneT2(), EVT_M68K, e)\r |
929 | #define pevt_log_sh2(sh2, e) \\r |
930 | pevt_log(sh2_cycles_done_m68k(sh2), EVT_MSH2 + (sh2)->is_slave, e)\r |
931 | #define pevt_log_sh2_o(sh2, e) \\r |
932 | pevt_log((sh2)->m68krcycles_done, EVT_MSH2 + (sh2)->is_slave, e)\r |
933 | #else\r |
934 | #define pevt_log(c, e)\r |
935 | #define pevt_log_m68k(e)\r |
936 | #define pevt_log_m68k_o(e)\r |
937 | #define pevt_log_sh2(sh2, e)\r |
938 | #define pevt_log_sh2_o(sh2, e)\r |
939 | #define pevt_dump()\r |
940 | #endif\r |
941 | \r |
f6c49d38 |
942 | // misc\r |
dca310c4 |
943 | #ifdef _MSC_VER\r |
944 | #define cdprintf\r |
945 | #else\r |
946 | #define cdprintf(x...)\r |
947 | #endif\r |
948 | \r |
553c3eaa |
949 | #ifdef __i386__\r |
950 | #define REGPARM(x) __attribute__((regparm(x)))\r |
c8d1e9b6 |
951 | #else\r |
553c3eaa |
952 | #define REGPARM(x)\r |
c8d1e9b6 |
953 | #endif\r |
954 | \r |
5e89f0f5 |
955 | #ifdef __GNUC__\r |
956 | #define NOINLINE __attribute__((noinline))\r |
957 | #else\r |
958 | #define NOINLINE\r |
959 | #endif\r |
960 | \r |
f8af9634 |
961 | #ifdef __cplusplus\r |
962 | } // End of extern "C"\r |
963 | #endif\r |
964 | \r |
eff55556 |
965 | #endif // PICO_INTERNAL_INCLUDED\r |
966 | \r |