1 /***************************************************************************
2 * Copyright (C) 2007 Ryan Schultz, PCSX-df Team, PCSX team *
3 * Copyright (C) 2023 notaz *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02111-1307 USA. *
19 ***************************************************************************/
22 * PSX assembly interpreter.
25 #include "psxcommon.h"
29 #include "psxinterpreter.h"
32 #include "../include/compiler_features.h"
34 // these may cause issues: because of poor timing we may step
35 // on instructions that real hardware would never reach
36 #define DO_EXCEPTION_RESERVEDI
37 #define HANDLE_LOAD_DELAY
39 static int branchSeen = 0;
42 #define INT_ATTR __attribute__((regparm(2)))
47 #define INVALID_PTR NULL
51 static void (INT_ATTR *psxBSC[64])(psxRegisters *regs_, u32 code);
52 static void (INT_ATTR *psxSPC[64])(psxRegisters *regs_, u32 code);
55 static void doLoad(psxRegisters *regs, u32 r, u32 val)
57 #ifdef HANDLE_LOAD_DELAY
58 int sel = regs->dloadSel ^ 1;
59 assert(regs->dloadReg[sel] == 0);
60 regs->dloadReg[sel] = r;
61 regs->dloadVal[sel] = r ? val : 0;
62 if (regs->dloadReg[sel ^ 1] == r)
63 regs->dloadVal[sel ^ 1] = regs->dloadReg[sel ^ 1] = 0;
65 regs->GPR.r[r] = r ? val : 0;
69 static void dloadRt(psxRegisters *regs, u32 r, u32 val)
71 #ifdef HANDLE_LOAD_DELAY
72 int sel = regs->dloadSel;
73 if (unlikely(regs->dloadReg[sel] == r))
74 regs->dloadVal[sel] = regs->dloadReg[sel] = 0;
76 regs->GPR.r[r] = r ? val : 0;
79 static void dloadStep(psxRegisters *regs)
81 #ifdef HANDLE_LOAD_DELAY
82 int sel = regs->dloadSel;
83 regs->GPR.r[regs->dloadReg[sel]] = regs->dloadVal[sel];
84 regs->dloadVal[sel] = regs->dloadReg[sel] = 0;
86 assert(regs->GPR.r[0] == 0);
90 static void dloadFlush(psxRegisters *regs)
92 #ifdef HANDLE_LOAD_DELAY
93 regs->GPR.r[regs->dloadReg[0]] = regs->dloadVal[0];
94 regs->GPR.r[regs->dloadReg[1]] = regs->dloadVal[1];
95 regs->dloadVal[0] = regs->dloadVal[1] = 0;
96 regs->dloadReg[0] = regs->dloadReg[1] = 0;
97 assert(regs->GPR.r[0] == 0);
101 static void dloadClear(psxRegisters *regs)
103 #ifdef HANDLE_LOAD_DELAY
104 regs->dloadVal[0] = regs->dloadVal[1] = 0;
105 regs->dloadReg[0] = regs->dloadReg[1] = 0;
110 static void intException(psxRegisters *regs, u32 pc, u32 cause)
113 //FILE *f = fopen("/tmp/psx_ram.bin", "wb");
114 //fwrite(psxM, 1, 0x200000, f); fclose(f);
115 log_unhandled("exception %08x @%08x ra=%08x\n",
116 cause, pc, regs->GPR.n.ra);
120 psxException(cause, regs->branching, ®s->CP0);
121 regs->branching = R3000A_BRANCH_NONE_OR_EXCEPTION;
124 // exception caused by current instruction (excluding unkasking)
125 static void intExceptionInsn(psxRegisters *regs, u32 cause)
127 cause |= (regs->code & 0x0c000000) << 2;
128 intException(regs, regs->pc - 4, cause);
131 static noinline void intExceptionReservedInsn(psxRegisters *regs)
133 #ifdef DO_EXCEPTION_RESERVEDI
134 static u32 ppc_ = ~0u;
135 if (regs->pc != ppc_) {
136 SysPrintf("reserved instruction %08x @%08x ra=%08x\n",
137 regs->code, regs->pc - 4, regs->GPR.n.ra);
140 intExceptionInsn(regs, R3000E_RI << 2);
144 // 29 Enable for 80000000-ffffffff
145 // 30 Enable for 00000000-7fffffff
146 // 31 Enable exception
147 #define DBR_ABIT(dc, a) ((dc) & (1u << (29+(((a)>>31)^1))))
148 #define DBR_EN_EXEC(dc, a) (((dc) & 0x01800000) == 0x01800000 && DBR_ABIT(dc, a))
149 #define DBR_EN_LD(dc, a) (((dc) & 0x06800000) == 0x06800000 && DBR_ABIT(dc, a))
150 #define DBR_EN_ST(dc, a) (((dc) & 0x0a800000) == 0x0a800000 && DBR_ABIT(dc, a))
151 static void intExceptionDebugBp(psxRegisters *regs, u32 pc)
153 psxCP0Regs *cp0 = ®s->CP0;
155 cp0->n.Cause &= 0x300;
156 cp0->n.Cause |= (regs->branching << 30) | (R3000E_Bp << 2);
157 cp0->n.SR = (cp0->n.SR & ~0x3f) | ((cp0->n.SR & 0x0f) << 2);
158 cp0->n.EPC = regs->branching ? pc - 4 : pc;
159 psxRegs.pc = 0x80000040;
162 static int execBreakCheck(psxRegisters *regs, u32 pc)
164 if (unlikely(DBR_EN_EXEC(regs->CP0.n.DCIC, pc) &&
165 ((pc ^ regs->CP0.n.BPC) & regs->CP0.n.BPCM) == 0))
167 regs->CP0.n.DCIC |= 0x03;
168 if (regs->CP0.n.DCIC & (1u << 31)) {
169 intExceptionDebugBp(regs, pc);
176 // get an opcode without triggering exceptions or affecting cache
177 u32 intFakeFetch(u32 pc)
179 u8 *base = psxMemRLUT[pc >> 16];
181 if (unlikely(base == INVALID_PTR))
183 code = (u32 *)(base + (pc & 0xfffc));
184 return SWAP32(*code);
188 static u32 INT_ATTR fetchNoCache(psxRegisters *regs, u8 **memRLUT, u32 pc)
190 u8 *base = memRLUT[pc >> 16];
192 if (unlikely(base == INVALID_PTR)) {
193 SysPrintf("game crash @%08x, ra=%08x\n", pc, regs->GPR.n.ra);
194 intException(regs, pc, R3000E_IBE << 2);
195 return 0; // execute as nop
197 code = (u32 *)(base + (pc & 0xfffc));
198 return SWAP32(*code);
203 Use old CPU cache code when the RAM location is updated with new code (affects in-game racing)
205 static struct cache_entry {
210 static u32 INT_ATTR fetchICache(psxRegisters *regs, u8 **memRLUT, u32 pc)
215 // this is not how the hardware works but whatever
216 struct cache_entry *entry = &ICache[(pc & 0xff0) >> 4];
218 if (((entry->tag ^ pc) & 0xfffffff0) != 0 || pc < entry->tag)
220 const u8 *base = memRLUT[pc >> 16];
222 if (unlikely(base == INVALID_PTR)) {
223 SysPrintf("game crash @%08x, ra=%08x\n", pc, regs->GPR.n.ra);
224 intException(regs, pc, R3000E_IBE << 2);
225 return 0; // execute as nop
227 code = (u32 *)(base + (pc & 0xfff0));
230 // treat as 4 words, although other configurations are said to be possible
233 case 0x00: entry->data[0] = SWAP32(code[0]);
234 case 0x04: entry->data[1] = SWAP32(code[1]);
235 case 0x08: entry->data[2] = SWAP32(code[2]);
236 case 0x0c: entry->data[3] = SWAP32(code[3]);
239 return entry->data[(pc & 0x0f) >> 2];
242 return fetchNoCache(regs, memRLUT, pc);
245 static u32 (INT_ATTR *fetch)(psxRegisters *regs_, u8 **memRLUT, u32 pc) = fetchNoCache;
247 // Make the timing events trigger faster as we are currently assuming everything
248 // takes one cycle, which is not the case on real hardware.
249 // FIXME: count cache misses, memory latencies, stalls to get rid of this
250 static inline void addCycle(psxRegisters *regs)
252 assert(regs->subCycleStep >= 0x10000);
253 regs->subCycle += regs->subCycleStep;
254 regs->cycle += regs->subCycle >> 16;
255 regs->subCycle &= 0xffff;
258 /**** R3000A Instruction Macros ****/
259 #define _PC_ regs_->pc // The next PC to be executed
261 #define _fOp_(code) ((code >> 26) ) // The opcode part of the instruction register
262 #define _fFunct_(code) ((code ) & 0x3F) // The funct part of the instruction register
263 #define _fRd_(code) ((code >> 11) & 0x1F) // The rd part of the instruction register
264 #define _fRt_(code) ((code >> 16) & 0x1F) // The rt part of the instruction register
265 #define _fRs_(code) ((code >> 21) & 0x1F) // The rs part of the instruction register
266 #define _fSa_(code) ((code >> 6) & 0x1F) // The sa part of the instruction register
267 #define _fIm_(code) ((u16)code) // The immediate part of the instruction register
268 #define _fTarget_(code) (code & 0x03ffffff) // The target part of the instruction register
270 #define _fImm_(code) ((s16)code) // sign-extended immediate
271 #define _fImmU_(code) (code&0xffff) // zero-extended immediate
273 #define _Op_ _fOp_(code)
274 #define _Funct_ _fFunct_(code)
275 #define _Rd_ _fRd_(code)
276 #define _Rt_ _fRt_(code)
277 #define _Rs_ _fRs_(code)
278 #define _Sa_ _fSa_(code)
279 #define _Im_ _fIm_(code)
280 #define _Target_ _fTarget_(code)
282 #define _Imm_ _fImm_(code)
283 #define _ImmU_ _fImmU_(code)
285 #define _rRs_ regs_->GPR.r[_Rs_] // Rs register
286 #define _rRt_ regs_->GPR.r[_Rt_] // Rt register
287 #define _rSa_ regs_->GPR.r[_Sa_] // Sa register
289 #define _rHi_ regs_->GPR.n.hi // The HI register
290 #define _rLo_ regs_->GPR.n.lo // The LO register
292 #define _JumpTarget_ ((_Target_ * 4) + (_PC_ & 0xf0000000)) // Calculates the target during a jump instruction
293 #define _BranchTarget_ ((s16)_Im_ * 4 + _PC_) // Calculates the target during a branch instruction
295 #define _SetLink(x) dloadRt(regs_, x, _PC_ + 4); // Sets the return address in the link register
298 static inline INT_ATTR void name(psxRegisters *regs_, u32 code)
300 // this defines shall be used with the tmp
301 // of the next func (instead of _Funct_...)
302 #define _tFunct_ ((tmp ) & 0x3F) // The funct part of the instruction register
303 #define _tRd_ ((tmp >> 11) & 0x1F) // The rd part of the instruction register
304 #define _tRt_ ((tmp >> 16) & 0x1F) // The rt part of the instruction register
305 #define _tRs_ ((tmp >> 21) & 0x1F) // The rs part of the instruction register
306 #define _tSa_ ((tmp >> 6) & 0x1F) // The sa part of the instruction register
308 #define _i32(x) (s32)(x)
309 #define _u32(x) (u32)(x)
311 #define isBranch(c_) \
312 ((1 <= ((c_) >> 26) && ((c_) >> 26) <= 7) || ((c_) & 0xfc00003e) == 8)
313 #define swap_(a_, b_) { u32 t_ = a_; a_ = b_; b_ = t_; }
315 // tar1 is main branch target, 'code' is opcode in DS
316 static u32 psxBranchNoDelay(psxRegisters *regs_, u32 tar1, u32 code, int *taken) {
319 assert(isBranch(code));
321 switch (code >> 26) {
322 case 0x00: // SPECIAL
329 regs_->GPR.r[_Rd_] = tar1 + 4;
337 regs_->GPR.n.ra = tar1 + 4;
339 return tar1 + (s16)_Im_ * 4;
342 regs_->GPR.n.ra = tar1 + 4;
343 if (_i32(_rRs_) >= 0)
344 return tar1 + (s16)_Im_ * 4;
347 if (rt & 1) { // BGEZ
348 if (_i32(_rRs_) >= 0)
349 return tar1 + (s16)_Im_ * 4;
353 return tar1 + (s16)_Im_ * 4;
359 return (tar1 & 0xf0000000u) + _Target_ * 4;
361 regs_->GPR.n.ra = tar1 + 4;
362 return (tar1 & 0xf0000000u) + _Target_ * 4;
364 if (_i32(_rRs_) == _i32(_rRt_))
365 return tar1 + (s16)_Im_ * 4;
368 if (_i32(_rRs_) != _i32(_rRt_))
369 return tar1 + (s16)_Im_ * 4;
372 if (_i32(_rRs_) <= 0)
373 return tar1 + (s16)_Im_ * 4;
377 return tar1 + (s16)_Im_ * 4;
385 static void psxDoDelayBranch(psxRegisters *regs, u32 tar1, u32 code1) {
389 tar2 = psxBranchNoDelay(regs, tar1, code1, &taken);
395 * taken branch in delay slot:
396 * - execute 1 instruction at tar1
397 * - jump to tar2 (target of branch in delay slot; this branch
398 * has no normal delay slot, instruction at tar1 was fetched instead)
400 for (lim = 0; lim < 8; lim++) {
401 regs->code = code = fetch(regs, psxMemRLUT, tar1);
403 if (likely(!isBranch(code))) {
405 psxBSC[code >> 26](regs, code);
409 tar1 = psxBranchNoDelay(regs, tar2, code, &taken);
415 SysPrintf("Evil chained DS branches @ %08x %08x %08x\n", regs->pc, tar1, tar2);
418 static void doBranch(psxRegisters *regs, u32 tar, enum R3000Abdt taken) {
419 u32 code, pc, pc_final;
421 branchSeen = regs->branching = taken;
422 pc_final = taken == R3000A_BRANCH_TAKEN ? tar : regs->pc + 4;
424 // fetch the delay slot
427 regs->code = code = fetch(regs, psxMemRLUT, pc);
431 // check for branch in delay slot
432 if (unlikely(isBranch(code))) {
434 if (taken == R3000A_BRANCH_TAKEN)
435 psxDoDelayBranch(regs, tar, code);
436 log_unhandled("branch in DS: %08x->%08x\n", pc, regs->pc);
443 psxBSC[code >> 26](regs, code);
445 if (likely(regs->branching != R3000A_BRANCH_NONE_OR_EXCEPTION))
448 regs->CP0.n.Target = pc_final;
454 static void doBranchReg(psxRegisters *regs, u32 tar) {
455 doBranch(regs, tar & ~3, R3000A_BRANCH_TAKEN);
458 static void doBranchRegE(psxRegisters *regs, u32 tar) {
459 if (unlikely(DBR_EN_EXEC(regs->CP0.n.DCIC, tar) &&
460 ((tar ^ regs->CP0.n.BPC) & regs->CP0.n.BPCM) == 0))
461 regs->CP0.n.DCIC |= 0x03;
462 if (unlikely(tar & 3)) {
463 SysPrintf("game crash @%08x, ra=%08x\n", tar, regs->GPR.n.ra);
464 regs->CP0.n.BadVAddr = tar;
465 intException(regs, tar, R3000E_AdEL << 2);
468 doBranch(regs, tar, R3000A_BRANCH_TAKEN);
471 static void addExc(psxRegisters *regs, u32 rt, s32 a1, s32 a2) {
473 if (add_overflow(a1, a2, val)) {
474 //printf("ov %08x + %08x = %08x\n", a1, a2, val);
475 intExceptionInsn(regs, R3000E_Ov << 2);
478 dloadRt(regs, rt, val);
481 static void subExc(psxRegisters *regs, u32 rt, s32 a1, s32 a2) {
483 if (sub_overflow(a1, a2, val)) {
484 intExceptionInsn(regs, R3000E_Ov << 2);
487 dloadRt(regs, rt, val);
490 /*********************************************************
491 * Arithmetic with immediate operand *
492 * Format: OP rt, rs, immediate *
493 *********************************************************/
494 OP(psxADDI) { addExc (regs_, _Rt_, _i32(_rRs_), _Imm_); } // Rt = Rs + Im (Exception on Integer Overflow)
495 OP(psxADDIU) { dloadRt(regs_, _Rt_, _u32(_rRs_) + _Imm_ ); } // Rt = Rs + Im
496 OP(psxANDI) { dloadRt(regs_, _Rt_, _u32(_rRs_) & _ImmU_); } // Rt = Rs And Im
497 OP(psxORI) { dloadRt(regs_, _Rt_, _u32(_rRs_) | _ImmU_); } // Rt = Rs Or Im
498 OP(psxXORI) { dloadRt(regs_, _Rt_, _u32(_rRs_) ^ _ImmU_); } // Rt = Rs Xor Im
499 OP(psxSLTI) { dloadRt(regs_, _Rt_, _i32(_rRs_) < _Imm_ ); } // Rt = Rs < Im (Signed)
500 OP(psxSLTIU) { dloadRt(regs_, _Rt_, _u32(_rRs_) < ((u32)_Imm_)); } // Rt = Rs < Im (Unsigned)
502 /*********************************************************
503 * Register arithmetic *
504 * Format: OP rd, rs, rt *
505 *********************************************************/
506 OP(psxADD) { addExc (regs_, _Rd_, _i32(_rRs_), _i32(_rRt_)); } // Rd = Rs + Rt (Exception on Integer Overflow)
507 OP(psxSUB) { subExc (regs_, _Rd_, _i32(_rRs_), _i32(_rRt_)); } // Rd = Rs - Rt (Exception on Integer Overflow)
508 OP(psxADDU) { dloadRt(regs_, _Rd_, _u32(_rRs_) + _u32(_rRt_)); } // Rd = Rs + Rt
509 OP(psxSUBU) { dloadRt(regs_, _Rd_, _u32(_rRs_) - _u32(_rRt_)); } // Rd = Rs - Rt
510 OP(psxAND) { dloadRt(regs_, _Rd_, _u32(_rRs_) & _u32(_rRt_)); } // Rd = Rs And Rt
511 OP(psxOR) { dloadRt(regs_, _Rd_, _u32(_rRs_) | _u32(_rRt_)); } // Rd = Rs Or Rt
512 OP(psxXOR) { dloadRt(regs_, _Rd_, _u32(_rRs_) ^ _u32(_rRt_)); } // Rd = Rs Xor Rt
513 OP(psxNOR) { dloadRt(regs_, _Rd_, ~_u32(_rRs_ | _u32(_rRt_))); } // Rd = Rs Nor Rt
514 OP(psxSLT) { dloadRt(regs_, _Rd_, _i32(_rRs_) < _i32(_rRt_)); } // Rd = Rs < Rt (Signed)
515 OP(psxSLTU) { dloadRt(regs_, _Rd_, _u32(_rRs_) < _u32(_rRt_)); } // Rd = Rs < Rt (Unsigned)
517 /*********************************************************
518 * Register mult/div & Register trap logic *
519 * Format: OP rs, rt *
520 *********************************************************/
524 if (_rRs_ & 0x80000000) {
530 #if !defined(__arm__) && !defined(__aarch64__)
531 else if (_rRs_ == 0x80000000 && _rRt_ == 0xFFFFFFFF) {
537 _rLo_ = _i32(_rRs_) / _i32(_rRt_);
538 _rHi_ = _i32(_rRs_) % _i32(_rRt_);
543 regs_->muldivBusyCycle = regs_->cycle + 37;
549 _rLo_ = _rRs_ / _rRt_;
550 _rHi_ = _rRs_ % _rRt_;
559 regs_->muldivBusyCycle = regs_->cycle + 37;
560 psxDIVU(regs_, code);
564 u64 res = (s64)_i32(_rRs_) * _i32(_rRt_);
566 regs_->GPR.n.lo = (u32)res;
567 regs_->GPR.n.hi = (u32)(res >> 32);
571 // approximate, but maybe good enough
573 u32 lz = __builtin_clz(((rs ^ ((s32)rs >> 21)) | 1));
574 u32 c = 7 + (2 - (lz / 11)) * 4;
575 regs_->muldivBusyCycle = regs_->cycle + c;
576 psxMULT(regs_, code);
580 u64 res = (u64)_u32(_rRs_) * _u32(_rRt_);
582 regs_->GPR.n.lo = (u32)(res & 0xffffffff);
583 regs_->GPR.n.hi = (u32)((res >> 32) & 0xffffffff);
587 // approximate, but maybe good enough
588 u32 lz = __builtin_clz(_rRs_ | 1);
589 u32 c = 7 + (2 - (lz / 11)) * 4;
590 regs_->muldivBusyCycle = regs_->cycle + c;
591 psxMULTU(regs_, code);
594 /*********************************************************
595 * Register branch logic *
596 * Format: OP rs, offset *
597 *********************************************************/
598 #define BrCond(c) (c) ? R3000A_BRANCH_TAKEN : R3000A_BRANCH_NOT_TAKEN
599 #define RepZBranchi32(op) \
600 doBranch(regs_, _BranchTarget_, BrCond(_i32(_rRs_) op 0));
601 #define RepZBranchLinki32(op) { \
602 s32 temp = _i32(_rRs_); \
605 doBranch(regs_, _BranchTarget_, BrCond(temp op 0)); \
608 OP(psxBGEZ) { RepZBranchi32(>=) } // Branch if Rs >= 0
609 OP(psxBGEZAL) { RepZBranchLinki32(>=) } // Branch if Rs >= 0 and link
610 OP(psxBGTZ) { RepZBranchi32(>) } // Branch if Rs > 0
611 OP(psxBLEZ) { RepZBranchi32(<=) } // Branch if Rs <= 0
612 OP(psxBLTZ) { RepZBranchi32(<) } // Branch if Rs < 0
613 OP(psxBLTZAL) { RepZBranchLinki32(<) } // Branch if Rs < 0 and link
615 /*********************************************************
616 * Shift arithmetic with constant shift *
617 * Format: OP rd, rt, sa *
618 *********************************************************/
619 OP(psxSLL) { dloadRt(regs_, _Rd_, _u32(_rRt_) << _Sa_); } // Rd = Rt << sa
620 OP(psxSRA) { dloadRt(regs_, _Rd_, _i32(_rRt_) >> _Sa_); } // Rd = Rt >> sa (arithmetic)
621 OP(psxSRL) { dloadRt(regs_, _Rd_, _u32(_rRt_) >> _Sa_); } // Rd = Rt >> sa (logical)
623 /*********************************************************
624 * Shift arithmetic with variant register shift *
625 * Format: OP rd, rt, rs *
626 *********************************************************/
627 OP(psxSLLV) { dloadRt(regs_, _Rd_, _u32(_rRt_) << (_u32(_rRs_) & 0x1F)); } // Rd = Rt << rs
628 OP(psxSRAV) { dloadRt(regs_, _Rd_, _i32(_rRt_) >> (_u32(_rRs_) & 0x1F)); } // Rd = Rt >> rs (arithmetic)
629 OP(psxSRLV) { dloadRt(regs_, _Rd_, _u32(_rRt_) >> (_u32(_rRs_) & 0x1F)); } // Rd = Rt >> rs (logical)
631 /*********************************************************
632 * Load higher 16 bits of the first word in GPR with imm *
633 * Format: OP rt, immediate *
634 *********************************************************/
635 OP(psxLUI) { dloadRt(regs_, _Rt_, code << 16); } // Upper halfword of Rt = Im
637 /*********************************************************
638 * Move from HI/LO to GPR *
640 *********************************************************/
641 OP(psxMFHI) { dloadRt(regs_, _Rd_, _rHi_); } // Rd = Hi
642 OP(psxMFLO) { dloadRt(regs_, _Rd_, _rLo_); } // Rd = Lo
644 static void mflohiCheckStall(psxRegisters *regs_)
646 u32 left = regs_->muldivBusyCycle - regs_->cycle;
648 //printf("muldiv stall %u\n", left);
649 regs_->cycle = regs_->muldivBusyCycle;
653 OP(psxMFHI_stall) { mflohiCheckStall(regs_); psxMFHI(regs_, code); }
654 OP(psxMFLO_stall) { mflohiCheckStall(regs_); psxMFLO(regs_, code); }
656 /*********************************************************
657 * Move to GPR to HI/LO & Register jump *
659 *********************************************************/
660 OP(psxMTHI) { _rHi_ = _rRs_; } // Hi = Rs
661 OP(psxMTLO) { _rLo_ = _rRs_; } // Lo = Rs
663 /*********************************************************
664 * Special purpose instructions *
666 *********************************************************/
668 intExceptionInsn(regs_, R3000E_Bp << 2);
672 intExceptionInsn(regs_, R3000E_Syscall << 2);
675 static inline void execI_(u8 **memRLUT, psxRegisters *regs_);
677 static inline void psxTestSWInts(psxRegisters *regs_, int step) {
678 if ((regs_->CP0.n.Cause & regs_->CP0.n.SR & 0x0300) &&
679 (regs_->CP0.n.SR & 0x1)) {
681 execI_(psxMemRLUT, regs_);
682 regs_->CP0.n.Cause &= ~0x7c;
683 intException(regs_, regs_->pc, regs_->CP0.n.Cause);
688 regs_->CP0.n.SR = (regs_->CP0.n.SR & ~0x0f) | ((regs_->CP0.n.SR & 0x3c) >> 2);
689 psxTestSWInts(regs_, 0);
692 /*********************************************************
693 * Register branch logic *
694 * Format: OP rs, rt, offset *
695 *********************************************************/
696 #define RepBranchi32(op) \
697 doBranch(regs_, _BranchTarget_, BrCond(_i32(_rRs_) op _i32(_rRt_)));
699 OP(psxBEQ) { RepBranchi32(==) } // Branch if Rs == Rt
700 OP(psxBNE) { RepBranchi32(!=) } // Branch if Rs != Rt
702 /*********************************************************
704 * Format: OP target *
705 *********************************************************/
706 OP(psxJ) { doBranch(regs_, _JumpTarget_, R3000A_BRANCH_TAKEN); }
710 doBranch(regs_, _JumpTarget_, R3000A_BRANCH_TAKEN);
713 /*********************************************************
715 * Format: OP rs, rd *
716 *********************************************************/
718 doBranchReg(regs_, _rRs_);
723 doBranchRegE(regs_, _rRs_);
728 u32 temp = _u32(_rRs_);
730 if (_Rd_) { _SetLink(_Rd_); }
731 doBranchReg(regs_, temp);
735 u32 temp = _u32(_rRs_);
737 if (_Rd_) { _SetLink(_Rd_); }
738 doBranchRegE(regs_, temp);
741 /*********************************************************
742 *********************************************************/
744 // revisit: incomplete
745 #define BUS_LOCKED_ADDR(a) \
746 ((0x1fc80000u <= (a) && (a) < 0x80000000u) || \
747 (0xc0000000u <= (a) && (a) < 0xfffe0000u))
749 // exception checking order is important
750 static inline int checkLD(psxRegisters *regs, u32 addr, u32 m) {
752 if (unlikely(DBR_EN_LD(regs->CP0.n.DCIC, addr) &&
753 ((addr ^ regs->CP0.n.BDA) & regs->CP0.n.BDAM) == 0)) {
754 regs->CP0.n.DCIC |= 0x0d;
755 bpException = regs->CP0.n.DCIC >> 31;
757 if (unlikely(addr & m)) {
758 regs->CP0.n.BadVAddr = addr;
759 intExceptionInsn(regs, R3000E_AdEL << 2);
762 if (unlikely(bpException)) {
763 intExceptionDebugBp(regs, regs->pc - 4);
766 if (unlikely(BUS_LOCKED_ADDR(addr))) {
767 intException(regs, regs->pc - 4, R3000E_DBE << 2);
773 static inline int checkST(psxRegisters *regs, u32 addr, u32 m) {
775 if (unlikely(DBR_EN_ST(regs->CP0.n.DCIC, addr) &&
776 ((addr ^ regs->CP0.n.BDA) & regs->CP0.n.BDAM) == 0)) {
777 regs->CP0.n.DCIC |= 0x15;
778 bpException = regs->CP0.n.DCIC >> 31;
780 if (unlikely(addr & m)) {
781 regs->CP0.n.BadVAddr = addr;
782 intExceptionInsn(regs, R3000E_AdES << 2);
785 if (unlikely(bpException)) {
786 intExceptionDebugBp(regs, regs->pc - 4);
789 if (unlikely(BUS_LOCKED_ADDR(addr))) {
790 intException(regs, regs->pc - 4, R3000E_DBE << 2);
796 /*********************************************************
797 * Load and store for GPR *
798 * Format: OP rt, offset(base) *
799 *********************************************************/
801 /*********************************************************
802 * Load and store for GPR *
803 * Format: OP rt, offset(base) *
804 *********************************************************/
806 #define _oB_ (regs_->GPR.r[_Rs_] + _Imm_)
808 OP(psxLB) { doLoad(regs_, _Rt_, (s8)psxMemRead8(_oB_)); }
809 OP(psxLBU) { doLoad(regs_, _Rt_, psxMemRead8(_oB_)); }
810 OP(psxLH) { doLoad(regs_, _Rt_, (s16)psxMemRead16(_oB_ & ~1)); }
811 OP(psxLHU) { doLoad(regs_, _Rt_, psxMemRead16(_oB_ & ~1)); }
812 OP(psxLW) { doLoad(regs_, _Rt_, psxMemRead32(_oB_ & ~3)); }
814 OP(psxLBe) { if (checkLD(regs_, _oB_, 0)) doLoad(regs_, _Rt_, (s8)psxMemRead8(_oB_)); }
815 OP(psxLBUe) { if (checkLD(regs_, _oB_, 0)) doLoad(regs_, _Rt_, psxMemRead8(_oB_)); }
816 OP(psxLHe) { if (checkLD(regs_, _oB_, 1)) doLoad(regs_, _Rt_, (s16)psxMemRead16(_oB_)); }
817 OP(psxLHUe) { if (checkLD(regs_, _oB_, 1)) doLoad(regs_, _Rt_, psxMemRead16(_oB_)); }
818 OP(psxLWe) { if (checkLD(regs_, _oB_, 3)) doLoad(regs_, _Rt_, psxMemRead32(_oB_)); }
820 static void doLWL(psxRegisters *regs, u32 rt, u32 addr) {
821 static const u32 LWL_MASK[4] = { 0xffffff, 0xffff, 0xff, 0 };
822 static const u32 LWL_SHIFT[4] = { 24, 16, 8, 0 };
823 u32 shift = addr & 3;
825 u32 oldval = regs->GPR.r[rt];
827 #ifdef HANDLE_LOAD_DELAY
828 int sel = regs->dloadSel;
829 if (regs->dloadReg[sel] == rt)
830 oldval = regs->dloadVal[sel];
832 mem = psxMemRead32(addr & ~3);
833 val = (oldval & LWL_MASK[shift]) | (mem << LWL_SHIFT[shift]);
834 doLoad(regs, rt, val);
837 Mem = 1234. Reg = abcd
839 0 4bcd (mem << 24) | (reg & 0x00ffffff)
840 1 34cd (mem << 16) | (reg & 0x0000ffff)
841 2 234d (mem << 8) | (reg & 0x000000ff)
842 3 1234 (mem ) | (reg & 0x00000000)
846 static void doLWR(psxRegisters *regs, u32 rt, u32 addr) {
847 static const u32 LWR_MASK[4] = { 0, 0xff000000, 0xffff0000, 0xffffff00 };
848 static const u32 LWR_SHIFT[4] = { 0, 8, 16, 24 };
849 u32 shift = addr & 3;
851 u32 oldval = regs->GPR.r[rt];
853 #ifdef HANDLE_LOAD_DELAY
854 int sel = regs->dloadSel;
855 if (regs->dloadReg[sel] == rt)
856 oldval = regs->dloadVal[sel];
858 mem = psxMemRead32(addr & ~3);
859 val = (oldval & LWR_MASK[shift]) | (mem >> LWR_SHIFT[shift]);
860 doLoad(regs, rt, val);
863 Mem = 1234. Reg = abcd
865 0 1234 (mem ) | (reg & 0x00000000)
866 1 a123 (mem >> 8) | (reg & 0xff000000)
867 2 ab12 (mem >> 16) | (reg & 0xffff0000)
868 3 abc1 (mem >> 24) | (reg & 0xffffff00)
872 OP(psxLWL) { doLWL(regs_, _Rt_, _oB_); }
873 OP(psxLWR) { doLWR(regs_, _Rt_, _oB_); }
875 OP(psxLWLe) { if (checkLD(regs_, _oB_ & ~3, 0)) doLWL(regs_, _Rt_, _oB_); }
876 OP(psxLWRe) { if (checkLD(regs_, _oB_ , 0)) doLWR(regs_, _Rt_, _oB_); }
878 OP(psxSB) { psxMemWrite8 (_oB_, _rRt_ & 0xff); }
879 OP(psxSH) { psxMemWrite16(_oB_, _rRt_ & 0xffff); }
880 OP(psxSW) { psxMemWrite32(_oB_, _rRt_); }
882 OP(psxSBe) { if (checkST(regs_, _oB_, 0)) psxMemWrite8 (_oB_, _rRt_ & 0xff); }
883 OP(psxSHe) { if (checkST(regs_, _oB_, 1)) psxMemWrite16(_oB_, _rRt_ & 0xffff); }
884 OP(psxSWe) { if (checkST(regs_, _oB_, 3)) psxMemWrite32(_oB_, _rRt_); }
886 static void doSWL(psxRegisters *regs, u32 rt, u32 addr) {
887 u32 val = regs->GPR.r[rt];
889 case 0: psxMemWrite8( addr , val >> 24); break;
890 case 1: psxMemWrite16(addr & ~3, val >> 16); break;
891 case 2: // revisit: should be a single 24bit write
892 psxMemWrite16(addr & ~3, (val >> 8) & 0xffff);
893 psxMemWrite8( addr , val >> 24); break;
894 case 3: psxMemWrite32(addr & ~3, val); break;
897 Mem = 1234. Reg = abcd
899 0 123a (reg >> 24) | (mem & 0xffffff00)
900 1 12ab (reg >> 16) | (mem & 0xffff0000)
901 2 1abc (reg >> 8) | (mem & 0xff000000)
902 3 abcd (reg ) | (mem & 0x00000000)
906 static void doSWR(psxRegisters *regs, u32 rt, u32 addr) {
907 u32 val = regs->GPR.r[rt];
909 case 0: psxMemWrite32(addr , val); break;
910 case 1: // revisit: should be a single 24bit write
911 psxMemWrite8 (addr , val & 0xff);
912 psxMemWrite16(addr + 1, (val >> 8) & 0xffff); break;
913 case 2: psxMemWrite16(addr , val & 0xffff); break;
914 case 3: psxMemWrite8 (addr , val & 0xff); break;
918 Mem = 1234. Reg = abcd
920 0 abcd (reg ) | (mem & 0x00000000)
921 1 bcd4 (reg << 8) | (mem & 0x000000ff)
922 2 cd34 (reg << 16) | (mem & 0x0000ffff)
923 3 d234 (reg << 24) | (mem & 0x00ffffff)
927 OP(psxSWL) { doSWL(regs_, _Rt_, _oB_); }
928 OP(psxSWR) { doSWR(regs_, _Rt_, _oB_); }
930 OP(psxSWLe) { if (checkST(regs_, _oB_ & ~3, 0)) doSWL(regs_, _Rt_, _oB_); }
931 OP(psxSWRe) { if (checkST(regs_, _oB_ , 0)) doSWR(regs_, _Rt_, _oB_); }
933 /*********************************************************
934 * Moves between GPR and COPx *
935 * Format: OP rt, fs *
936 *********************************************************/
939 if (unlikely(0x00000417u & (1u << r)))
940 intExceptionReservedInsn(regs_);
941 doLoad(regs_, _Rt_, regs_->CP0.r[r]);
944 static void setupCop(u32 sr);
946 void MTC0(psxRegisters *regs_, int reg, u32 val) {
947 // SysPrintf("MTC0 %d: %x\n", reg, val);
950 if (unlikely((regs_->CP0.n.SR ^ val) & (1 << 16)))
951 psxMemOnIsolate((val >> 16) & 1);
952 if (unlikely((regs_->CP0.n.SR ^ val) & (7 << 29)))
954 regs_->CP0.n.SR = val;
955 psxTestSWInts(regs_, 1);
959 regs_->CP0.n.Cause &= ~0x0300;
960 regs_->CP0.n.Cause |= val & 0x0300;
961 psxTestSWInts(regs_, 0);
965 if ((regs_->CP0.n.DCIC ^ val) & 0xff800000)
966 log_unhandled("DCIC: %08x->%08x\n", regs_->CP0.n.DCIC, val);
969 regs_->CP0.r[reg] = val;
974 OP(psxMTC0) { MTC0(regs_, _Rd_, _u32(_rRt_)); }
977 static inline void psxNULLne(psxRegisters *regs) {
978 log_unhandled("unhandled op %08x @%08x\n", regs->code, regs->pc - 4);
981 /*********************************************************
982 * Unknown instruction (would generate an exception) *
984 *********************************************************/
988 intExceptionReservedInsn(regs_);
991 void gteNULL(struct psxCP2Regs *regs) {
992 psxRegisters *regs_ = (psxRegisters *)((u8 *)regs - offsetof(psxRegisters, CP2));
997 psxSPC[_Funct_](regs_, code);
1003 u32 op2 = code & 0x1f;
1008 case 0x08: psxNULL(regs_, code); break;
1009 case 0x10: psxRFE(regs_, code); break;
1010 default: psxNULLne(regs_); break;
1015 case 0x00: psxMFC0(regs_, code); break;
1016 case 0x04: psxMTC0(regs_, code); break;
1018 case 0x06: psxNULL(regs_, code); break; // CTC -> exception
1020 case 0x0c: log_unhandled("BC0 %08x @%08x\n", code, regs_->pc - 4);
1021 default: psxNULLne(regs_); break;
1026 // ??? what actually happens here?
1027 log_unhandled("COP1 %08x @%08x\n", code, regs_->pc - 4);
1031 u32 rt = _Rt_, rd = _Rd_, rs = _Rs_;
1033 psxCP2[_Funct_](®s_->CP2);
1037 case 0x00: doLoad(regs_, rt, MFC2(®s_->CP2, rd)); break; // MFC2
1038 case 0x02: doLoad(regs_, rt, regs_->CP2C.r[rd]); break; // CFC2
1039 case 0x04: MTC2(®s_->CP2, regs_->GPR.r[rt], rd); break; // MTC2
1040 case 0x06: CTC2(®s_->CP2, regs_->GPR.r[rt], rd); break; // CTC2
1042 case 0x0c: log_unhandled("BC2 %08x @%08x\n", code, regs_->pc - 4);
1043 default: psxNULLne(regs_); break;
1050 psxCOP2(regs_, code);
1054 MTC2(®s_->CP2, psxMemRead32(_oB_), _Rt_);
1059 gteLWC2(regs_, code);
1062 OP(gteLWC2e_stall) {
1064 if (checkLD(regs_, _oB_, 3))
1065 MTC2(®s_->CP2, psxMemRead32(_oB_), _Rt_);
1069 psxMemWrite32(_oB_, MFC2(®s_->CP2, _Rt_));
1074 gteSWC2(regs_, code);
1077 OP(gteSWC2e_stall) {
1079 if (checkST(regs_, _oB_, 3))
1080 gteSWC2(regs_, code);
1084 // ??? what actually happens here?
1085 log_unhandled("COP3 %08x @%08x\n", code, regs_->pc - 4);
1089 log_unhandled("disabled cop%d @%08x\n", (code >> 26) & 3, regs_->pc - 4);
1090 #ifdef DO_EXCEPTION_RESERVEDI
1091 intExceptionInsn(regs_, R3000E_CpU << 2);
1096 log_unhandled("LWCx %08x @%08x\n", code, regs_->pc - 4);
1097 checkLD(regs_, _oB_, 3);
1101 // does this write something to memory?
1102 log_unhandled("SWCx %08x @%08x\n", code, regs_->pc - 4);
1103 checkST(regs_, _oB_, 3);
1109 case 0x10: psxBLTZAL(regs_, code); break;
1110 case 0x11: psxBGEZAL(regs_, code); break;
1113 psxBGEZ(regs_, code);
1115 psxBLTZ(regs_, code);
1121 if (unlikely(!Config.HLE)) {
1122 psxSWCx(regs_, code);
1125 hleCode = code & 0x03ffffff;
1126 if (hleCode >= (sizeof(psxHLEt) / sizeof(psxHLEt[0]))) {
1127 psxSWCx(regs_, code);
1135 static void (INT_ATTR *psxBSC[64])(psxRegisters *regs_, u32 code) = {
1136 psxSPECIAL, psxREGIMM, psxJ , psxJAL , psxBEQ , psxBNE , psxBLEZ, psxBGTZ,
1137 psxADDI , psxADDIU , psxSLTI, psxSLTIU, psxANDI, psxORI , psxXORI, psxLUI ,
1138 psxCOP0 , psxCOPd , psxCOP2, psxCOPd, psxNULL, psxNULL, psxNULL, psxNULL,
1139 psxNULL , psxNULL , psxNULL, psxNULL, psxNULL, psxNULL, psxNULL, psxNULL,
1140 psxLB , psxLH , psxLWL , psxLW , psxLBU , psxLHU , psxLWR , psxNULL,
1141 psxSB , psxSH , psxSWL , psxSW , psxNULL, psxNULL, psxSWR , psxNULL,
1142 psxLWCx , psxLWCx , gteLWC2, psxLWCx , psxNULL, psxNULL, psxNULL, psxNULL,
1143 psxSWCx , psxSWCx , gteSWC2, psxHLE , psxNULL, psxNULL, psxNULL, psxNULL,
1146 static void (INT_ATTR *psxSPC[64])(psxRegisters *regs_, u32 code) = {
1147 psxSLL , psxNULL , psxSRL , psxSRA , psxSLLV , psxNULL , psxSRLV, psxSRAV,
1148 psxJR , psxJALR , psxNULL, psxNULL, psxSYSCALL, psxBREAK, psxNULL, psxNULL,
1149 psxMFHI, psxMTHI , psxMFLO, psxMTLO, psxNULL , psxNULL , psxNULL, psxNULL,
1150 psxMULT, psxMULTU, psxDIV , psxDIVU, psxNULL , psxNULL , psxNULL, psxNULL,
1151 psxADD , psxADDU , psxSUB , psxSUBU, psxAND , psxOR , psxXOR , psxNOR ,
1152 psxNULL, psxNULL , psxSLT , psxSLTU, psxNULL , psxNULL , psxNULL, psxNULL,
1153 psxNULL, psxNULL , psxNULL, psxNULL, psxNULL , psxNULL , psxNULL, psxNULL,
1154 psxNULL, psxNULL , psxNULL, psxNULL, psxNULL , psxNULL , psxNULL, psxNULL
1157 void (*psxCP2[64])(struct psxCP2Regs *regs) = {
1158 gteNULL , gteRTPS , gteNULL , gteNULL, gteNULL, gteNULL , gteNCLIP, gteNULL, // 00
1159 gteNULL , gteNULL , gteNULL , gteNULL, gteOP , gteNULL , gteNULL , gteNULL, // 08
1160 gteDPCS , gteINTPL, gteMVMVA, gteNCDS, gteCDP , gteNULL , gteNCDT , gteNULL, // 10
1161 gteNULL , gteNULL , gteNULL , gteNCCS, gteCC , gteNULL , gteNCS , gteNULL, // 18
1162 gteNCT , gteNULL , gteNULL , gteNULL, gteNULL, gteNULL , gteNULL , gteNULL, // 20
1163 gteSQR , gteDCPL , gteDPCT , gteNULL, gteNULL, gteAVSZ3, gteAVSZ4, gteNULL, // 28
1164 gteRTPT , gteNULL , gteNULL , gteNULL, gteNULL, gteNULL , gteNULL , gteNULL, // 30
1165 gteNULL , gteNULL , gteNULL , gteNULL, gteNULL, gteGPF , gteGPL , gteNCCT // 38
1168 ///////////////////////////////////////////
1170 static int intInit() {
1174 static void intReset() {
1175 dloadClear(&psxRegs);
1176 psxRegs.subCycle = 0;
1179 static inline void execI_(u8 **memRLUT, psxRegisters *regs) {
1186 regs->code = fetch(regs, memRLUT, pc);
1187 psxBSC[regs->code >> 26](regs, regs->code);
1190 static inline void execIbp(u8 **memRLUT, psxRegisters *regs) {
1196 if (execBreakCheck(regs, pc))
1200 regs->code = fetch(regs, memRLUT, pc);
1201 psxBSC[regs->code >> 26](regs, regs->code);
1204 static void intExecute() {
1205 psxRegisters *regs_ = &psxRegs;
1206 u8 **memRLUT = psxMemRLUT;
1210 execI_(memRLUT, regs_);
1213 static void intExecuteBp() {
1214 psxRegisters *regs_ = &psxRegs;
1215 u8 **memRLUT = psxMemRLUT;
1219 execIbp(memRLUT, regs_);
1222 void intExecuteBlock(enum blockExecCaller caller) {
1223 psxRegisters *regs_ = &psxRegs;
1224 u8 **memRLUT = psxMemRLUT;
1228 execI_(memRLUT, regs_);
1231 static void intClear(u32 Addr, u32 Size) {
1234 static void intNotify(enum R3000Anote note, void *data) {
1236 case R3000ACPU_NOTIFY_BEFORE_SAVE:
1237 dloadFlush(&psxRegs);
1239 case R3000ACPU_NOTIFY_AFTER_LOAD:
1240 dloadClear(&psxRegs);
1241 psxRegs.subCycle = 0;
1242 setupCop(psxRegs.CP0.n.SR);
1244 case R3000ACPU_NOTIFY_CACHE_ISOLATED: // Armored Core?
1245 memset(&ICache, 0xff, sizeof(ICache));
1247 case R3000ACPU_NOTIFY_CACHE_UNISOLATED:
1252 static void setupCop(u32 sr)
1254 if (sr & (1u << 29))
1255 psxBSC[17] = psxCOP1;
1257 psxBSC[17] = psxCOPd;
1258 if (sr & (1u << 30))
1259 psxBSC[18] = Config.DisableStalls ? psxCOP2 : psxCOP2_stall;
1261 psxBSC[18] = psxCOPd;
1262 if (sr & (1u << 31))
1263 psxBSC[19] = psxCOP3;
1265 psxBSC[19] = psxCOPd;
1268 void intApplyConfig() {
1271 assert(psxSPC[16] == psxMFHI || psxSPC[16] == psxMFHI_stall);
1272 assert(psxSPC[18] == psxMFLO || psxSPC[18] == psxMFLO_stall);
1273 assert(psxSPC[24] == psxMULT || psxSPC[24] == psxMULT_stall);
1274 assert(psxSPC[25] == psxMULTU || psxSPC[25] == psxMULTU_stall);
1275 assert(psxSPC[26] == psxDIV || psxSPC[26] == psxDIV_stall);
1276 assert(psxSPC[27] == psxDIVU || psxSPC[27] == psxDIVU_stall);
1278 if (Config.DisableStalls) {
1279 psxBSC[18] = psxCOP2;
1280 psxBSC[50] = gteLWC2;
1281 psxBSC[58] = gteSWC2;
1282 psxSPC[16] = psxMFHI;
1283 psxSPC[18] = psxMFLO;
1284 psxSPC[24] = psxMULT;
1285 psxSPC[25] = psxMULTU;
1286 psxSPC[26] = psxDIV;
1287 psxSPC[27] = psxDIVU;
1289 psxBSC[18] = psxCOP2_stall;
1290 psxBSC[50] = gteLWC2_stall;
1291 psxBSC[58] = gteSWC2_stall;
1292 psxSPC[16] = psxMFHI_stall;
1293 psxSPC[18] = psxMFLO_stall;
1294 psxSPC[24] = psxMULT_stall;
1295 psxSPC[25] = psxMULTU_stall;
1296 psxSPC[26] = psxDIV_stall;
1297 psxSPC[27] = psxDIVU_stall;
1299 setupCop(psxRegs.CP0.n.SR);
1301 if (Config.PreciseExceptions) {
1302 psxBSC[0x20] = psxLBe;
1303 psxBSC[0x21] = psxLHe;
1304 psxBSC[0x22] = psxLWLe;
1305 psxBSC[0x23] = psxLWe;
1306 psxBSC[0x24] = psxLBUe;
1307 psxBSC[0x25] = psxLHUe;
1308 psxBSC[0x26] = psxLWRe;
1309 psxBSC[0x28] = psxSBe;
1310 psxBSC[0x29] = psxSHe;
1311 psxBSC[0x2a] = psxSWLe;
1312 psxBSC[0x2b] = psxSWe;
1313 psxBSC[0x2e] = psxSWRe;
1314 psxBSC[0x32] = gteLWC2e_stall;
1315 psxBSC[0x3a] = gteSWC2e_stall;
1316 psxSPC[0x08] = psxJRe;
1317 psxSPC[0x09] = psxJALRe;
1318 psxInt.Execute = intExecuteBp;
1320 psxBSC[0x20] = psxLB;
1321 psxBSC[0x21] = psxLH;
1322 psxBSC[0x22] = psxLWL;
1323 psxBSC[0x23] = psxLW;
1324 psxBSC[0x24] = psxLBU;
1325 psxBSC[0x25] = psxLHU;
1326 psxBSC[0x26] = psxLWR;
1327 psxBSC[0x28] = psxSB;
1328 psxBSC[0x29] = psxSH;
1329 psxBSC[0x2a] = psxSWL;
1330 psxBSC[0x2b] = psxSW;
1331 psxBSC[0x2e] = psxSWR;
1332 // LWC2, SWC2 handled by Config.DisableStalls
1333 psxSPC[0x08] = psxJR;
1334 psxSPC[0x09] = psxJALR;
1335 psxInt.Execute = intExecute;
1338 // the dynarec may occasionally call the interpreter, in such a case the
1339 // cache won't work (cache only works right if all fetches go through it)
1340 if (!Config.icache_emulation || psxCpu != &psxInt)
1341 fetch = fetchNoCache;
1343 fetch = fetchICache;
1345 cycle_mult = Config.cycle_multiplier_override && Config.cycle_multiplier == CYCLE_MULT_DEFAULT
1346 ? Config.cycle_multiplier_override : Config.cycle_multiplier;
1347 psxRegs.subCycleStep = 0x10000 * cycle_mult / 100;
1350 static void intShutdown() {
1351 dloadClear(&psxRegs);
1354 // single step (may do several ops in case of a branch or load delay)
1355 // called by asm/dynarec
1356 void execI(psxRegisters *regs) {
1358 execIbp(psxMemRLUT, regs);
1359 } while (regs->dloadReg[0] || regs->dloadReg[1]);
1362 R3000Acpu psxInt = {