X-Git-Url: https://notaz.gp2x.de/cgi-bin/gitweb.cgi?a=blobdiff_plain;f=cpu%2Fdrc%2Femit_x86.c;h=225735921fe05f885a3d2734e9b903d56ec27e56;hb=a2b8c5a54568093b247ced39f0754cbb30324830;hp=6c9a4149529bf311841b1b23f02e86766618aa15;hpb=5686d93123821e06ac2d9f6209c37438303dd4c1;p=picodrive.git diff --git a/cpu/drc/emit_x86.c b/cpu/drc/emit_x86.c index 6c9a414..2257359 100644 --- a/cpu/drc/emit_x86.c +++ b/cpu/drc/emit_x86.c @@ -1,6 +1,6 @@ /* * note: - * temp registers must be eax-edx due to use of SETcc. + * temp registers must be eax-edx due to use of SETcc and r/w 8/16. * note about silly things like emith_eor_r_r_r: * these are here because the compiler was designed * for ARM as it's primary target. @@ -416,6 +416,30 @@ enum { xAX = 0, xCX, xDX, xBX, xSP, xBP, xSI, xDI }; } \ } while (0) +#define is_abcdx(r) (xAX <= (r) && (r) <= xDX) + +#define emith_read_op_8_16(op, r, rs, offs) do { \ + int r_ = r; \ + if (!is_abcdx(r)) \ + r_ = rcache_get_tmp(); \ + emith_deref_op(op, r_, rs, offs); \ + if ((r) != r_) { \ + emith_move_r_r(r, r_); \ + rcache_free_tmp(r_); \ + } \ +} while (0) + +#define emith_write_op_8_16(op, r, rs, offs) do { \ + int r_ = r; \ + if (!is_abcdx(r)) { \ + r_ = rcache_get_tmp(); \ + emith_move_r_r(r_, r); \ + } \ + emith_deref_op(op, r_, rs, offs); \ + if ((r) != r_) \ + rcache_free_tmp(r_); \ +} while (0) + #define emith_read_r_r_offs(r, rs, offs) \ emith_deref_op(0x8b, r, rs, offs) @@ -423,19 +447,19 @@ enum { xAX = 0, xCX, xDX, xBX, xSP, xBP, xSI, xDI }; emith_deref_op(0x89, r, rs, offs) #define emith_read8_r_r_offs(r, rs, offs) \ - emith_deref_op(0x8a, r, rs, offs) + emith_read_op_8_16(0x8a, r, rs, offs) #define emith_write8_r_r_offs(r, rs, offs) \ - emith_deref_op(0x88, r, rs, offs) + emith_write_op_8_16(0x88, r, rs, offs) #define emith_read16_r_r_offs(r, rs, offs) { \ EMIT(0x66, u8); /* operand override */ \ - emith_read_r_r_offs(r, rs, offs); \ + emith_read_op_8_16(0x8b, r, rs, offs); \ } #define emith_write16_r_r_offs(r, rs, offs) { \ EMIT(0x66, u8); \ - emith_write16_r_r_offs(r, rs, offs) \ + emith_read_op_8_16(0x89, r, rs, offs); \ } #define emith_ctx_read(r, offs) \ @@ -487,6 +511,12 @@ enum { xAX = 0, xCX, xDX, xBX, xSP, xBP, xSI, xDI }; EMIT_PTR((u8 *)(ptr) + offs_, disp_ - offs_, u32); \ } while (0) +#define emith_jump_at(ptr, target) { \ + u32 disp_ = (u32)(target) - ((u32)(ptr) + 5); \ + EMIT_PTR(ptr, 0xe9, u8); \ + EMIT_PTR((u8 *)(ptr) + 1, disp_, u32); \ +} + #define emith_call(ptr) { \ u32 disp = (u32)(ptr) - ((u32)tcache_ptr + 5); \ EMIT_OP(0xe8); \ @@ -515,6 +545,11 @@ enum { xAX = 0, xCX, xDX, xBX, xSP, xBP, xSI, xDI }; EMIT(offs, u32); \ } +#define emith_push_ret() + +#define emith_pop_and_ret() \ + emith_ret() + #define EMITH_JMP_START(cond) { \ u8 *cond_ptr; \ JMP8_POS(cond_ptr) @@ -544,13 +579,6 @@ enum { xAX = 0, xCX, xDX, xBX, xSP, xBP, xSI, xDI }; #define EMITH_SJMP3_MID EMITH_JMP3_MID #define EMITH_SJMP3_END EMITH_JMP3_END -#define host_arg2reg(rd, arg) \ - switch (arg) { \ - case 0: rd = xAX; break; \ - case 1: rd = xDX; break; \ - case 2: rd = xCX; break; \ - } - #define emith_pass_arg_r(arg, reg) { \ int rd = 7; \ host_arg2reg(rd, arg); \ @@ -563,6 +591,15 @@ enum { xAX = 0, xCX, xDX, xBX, xSP, xBP, xSI, xDI }; emith_move_r_imm(rd, imm); \ } +#define host_instructions_updated(base, end) + +#define host_arg2reg(rd, arg) \ + switch (arg) { \ + case 0: rd = xAX; break; \ + case 1: rd = xDX; break; \ + case 2: rd = xCX; break; \ + } + /* SH2 drc specific */ #define emith_sh2_drc_entry() { \ emith_push(xBX); \