inline/parametrize rootcounter reads
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / emu_if.h
CommitLineData
7139f3c8 1#include "new_dynarec.h"
3d624f89 2#include "../r3000a.h"
3
4extern char invalid_code[0x100000];
5
6/* weird stuff */
7#define EAX 0
8#define ECX 1
9
10/* same as psxRegs */
11extern int reg[];
12
13/* same as psxRegs.GPR.n.* */
14extern int hi, lo;
15
16/* same as psxRegs.CP0.n.* */
7139f3c8 17extern int reg_cop0[];
3d624f89 18#define Status psxRegs.CP0.n.Status
19#define Cause psxRegs.CP0.n.Cause
20#define EPC psxRegs.CP0.n.EPC
21#define BadVAddr psxRegs.CP0.n.BadVAddr
22#define Context psxRegs.CP0.n.Context
23#define EntryHi psxRegs.CP0.n.EntryHi
822b27d1 24#define Count psxRegs.cycle // psxRegs.CP0.n.Count
3d624f89 25
b9b61529 26/* COP2/GTE */
27extern int reg_cop2d[], reg_cop2c[];
28extern void *gte_handlers[64];
59774ed0 29extern void *gte_handlers_nf[64];
bedfea38 30extern const char *gte_regnames[64];
b9b61529 31extern const char gte_cycletab[64];
32
3d624f89 33/* dummy */
34extern int FCR0, FCR31;
35
36/* mem */
c6c3b1b3 37extern void *mem_rtab;
38extern void *mem_wtab;
39
40void jump_handler_read8(u32 addr, u32 *table, u32 cycles);
41void jump_handler_read16(u32 addr, u32 *table, u32 cycles);
42void jump_handler_read32(u32 addr, u32 *table, u32 cycles);
b96d3df7 43void jump_handler_write8(u32 addr, u32 data, u32 cycles, u32 *table);
44void jump_handler_write16(u32 addr, u32 data, u32 cycles, u32 *table);
45void jump_handler_write32(u32 addr, u32 data, u32 cycles, u32 *table);
46void jump_handler_write_h(u32 addr, u32 data, u32 cycles, void *handler);
47void jump_handle_swl(u32 addr, u32 data, u32 cycles);
48void jump_handle_swr(u32 addr, u32 data, u32 cycles);
b1be1eee 49void rcnt0_read_count_m0(u32 addr, u32, u32 cycles);
50void rcnt0_read_count_m1(u32 addr, u32, u32 cycles);
51void rcnt1_read_count_m0(u32 addr, u32, u32 cycles);
52void rcnt1_read_count_m1(u32 addr, u32, u32 cycles);
53void rcnt2_read_count_m0(u32 addr, u32, u32 cycles);
54void rcnt2_read_count_m1(u32 addr, u32, u32 cycles);
c6c3b1b3 55
f95a77f7 56extern unsigned int address;
cbbab9cd 57extern void *psxH_ptr;
58
9be4ba64 59// same as invalid_code, just a region for ram write checks (inclusive)
60extern u32 inv_code_start, inv_code_end;
61
7139f3c8 62/* cycles/irqs */
3d624f89 63extern unsigned int next_interupt;
7139f3c8 64extern int pending_exception;
3d624f89 65
66/* called by drc */
63cb0298 67void pcsx_mtc0(u32 reg, u32 val);
68void pcsx_mtc0_ds(u32 reg, u32 val);
3d624f89 69
7139f3c8 70/* misc */
67ba0fb4 71extern void (*psxHLEt[])();