drc: some more general cleanup
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / linkage_arm.S
CommitLineData
57871462 1/* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * *
7e605697 2 * linkage_arm.s for PCSX *
0bbd1454 3 * Copyright (C) 2009-2011 Ari64 *
b1f89e6f 4 * Copyright (C) 2010-2013 GraÅžvydas "notaz" Ignotas *
57871462 5 * *
6 * This program is free software; you can redistribute it and/or modify *
7 * it under the terms of the GNU General Public License as published by *
8 * the Free Software Foundation; either version 2 of the License, or *
9 * (at your option) any later version. *
10 * *
11 * This program is distributed in the hope that it will be useful, *
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
14 * GNU General Public License for more details. *
15 * *
16 * You should have received a copy of the GNU General Public License *
17 * along with this program; if not, write to the *
18 * Free Software Foundation, Inc., *
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. *
20 * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * */
b021ee75 21
665f33e1 22#include "arm_features.h"
d148d265 23#include "new_dynarec_config.h"
b1f89e6f 24#include "linkage_offsets.h"
25
26
27#ifdef __MACH__
28#define dynarec_local ESYM(dynarec_local)
29#define add_link ESYM(add_link)
30#define new_recompile_block ESYM(new_recompile_block)
31#define get_addr ESYM(get_addr)
32#define get_addr_ht ESYM(get_addr_ht)
33#define clean_blocks ESYM(clean_blocks)
34#define gen_interupt ESYM(gen_interupt)
35#define psxException ESYM(psxException)
36#define execI ESYM(execI)
37#define invalidate_addr ESYM(invalidate_addr)
38#endif
f95a77f7 39
57871462 40 .bss
41 .align 4
b1f89e6f 42 .global dynarec_local
57871462 43 .type dynarec_local, %object
b1f89e6f 44 .size dynarec_local, LO_dynarec_local_size
57871462 45dynarec_local:
b1f89e6f 46 .space LO_dynarec_local_size
47
48#define DRC_VAR_(name, vname, size_) \
49 vname = dynarec_local + LO_##name; \
50 .global vname; \
51 .type vname, %object; \
52 .size vname, size_
53
54#define DRC_VAR(name, size_) \
55 DRC_VAR_(name, ESYM(name), size_)
56
57DRC_VAR(next_interupt, 4)
58DRC_VAR(cycle_count, 4)
59DRC_VAR(last_count, 4)
60DRC_VAR(pending_exception, 4)
61DRC_VAR(stop, 4)
687b4580 62DRC_VAR(branch_target, 4)
b1f89e6f 63DRC_VAR(address, 4)
687b4580 64@DRC_VAR(align0, 4) /* unused/alignment */
b1f89e6f 65DRC_VAR(psxRegs, LO_psxRegs_end - LO_psxRegs)
f95a77f7 66
67/* psxRegs */
7c3a5182 68@DRC_VAR(reg, 128)
b1f89e6f 69DRC_VAR(lo, 4)
70DRC_VAR(hi, 4)
71DRC_VAR(reg_cop0, 128)
72DRC_VAR(reg_cop2d, 128)
73DRC_VAR(reg_cop2c, 128)
74DRC_VAR(pcaddr, 4)
75@DRC_VAR(code, 4)
76@DRC_VAR(cycle, 4)
77@DRC_VAR(interrupt, 4)
78@DRC_VAR(intCycle, 256)
79
80DRC_VAR(rcnts, 7*4*4)
687b4580 81DRC_VAR(inv_code_start, 4)
82DRC_VAR(inv_code_end, 4)
b1f89e6f 83DRC_VAR(mem_rtab, 4)
84DRC_VAR(mem_wtab, 4)
85DRC_VAR(psxH_ptr, 4)
86DRC_VAR(zeromem_ptr, 4)
687b4580 87DRC_VAR(invc_ptr, 4)
c6d5790c 88DRC_VAR(scratch_buf_ptr, 4)
687b4580 89@DRC_VAR(align1, 8) /* unused/alignment */
b1f89e6f 90DRC_VAR(mini_ht, 256)
91DRC_VAR(restore_candidate, 512)
63cb0298 92
57871462 93
0e4ad319 94#ifdef TEXRELS_FORBIDDEN
b861c0a9 95 .data
96 .align 2
97ptr_jump_in:
98 .word ESYM(jump_in)
99ptr_jump_dirty:
100 .word ESYM(jump_dirty)
101ptr_hash_table:
102 .word ESYM(hash_table)
103#endif
104
105
106 .syntax unified
107 .text
108 .align 2
109
665f33e1 110#ifndef HAVE_ARMV5
111.macro blx rd
112 mov lr, pc
113 bx \rd
114.endm
115#endif
116
c67af2ac 117.macro load_varadr reg var
0e4ad319 118#if defined(HAVE_ARMV7) && defined(TEXRELS_FORBIDDEN)
1f4e070a 119 movw \reg, #:lower16:(\var-(1678f+8))
120 movt \reg, #:upper16:(\var-(1678f+8))
b861c0a9 1211678:
122 add \reg, pc
0e4ad319 123#elif defined(HAVE_ARMV7) && !defined(__PIC__)
124 movw \reg, #:lower16:\var
125 movt \reg, #:upper16:\var
c67af2ac 126#else
274c4243 127 ldr \reg, =\var
c67af2ac 128#endif
274c4243 129.endm
130
b861c0a9 131.macro load_varadr_ext reg var
0e4ad319 132#if defined(HAVE_ARMV7) && defined(TEXRELS_FORBIDDEN)
1f4e070a 133 movw \reg, #:lower16:(ptr_\var-(1678f+8))
134 movt \reg, #:upper16:(ptr_\var-(1678f+8))
b861c0a9 1351678:
136 ldr \reg, [pc, \reg]
137#else
138 load_varadr \reg \var
139#endif
140.endm
141
b1be1eee 142.macro mov_16 reg imm
8f2bb0cb 143#ifdef HAVE_ARMV7
b1be1eee 144 movw \reg, #\imm
c67af2ac 145#else
b1be1eee 146 mov \reg, #(\imm & 0x00ff)
147 orr \reg, #(\imm & 0xff00)
c67af2ac 148#endif
b1be1eee 149.endm
150
151.macro mov_24 reg imm
8f2bb0cb 152#ifdef HAVE_ARMV7
b1be1eee 153 movw \reg, #(\imm & 0xffff)
154 movt \reg, #(\imm >> 16)
c67af2ac 155#else
b1be1eee 156 mov \reg, #(\imm & 0x0000ff)
157 orr \reg, #(\imm & 0x00ff00)
158 orr \reg, #(\imm & 0xff0000)
c67af2ac 159#endif
b1be1eee 160.endm
161
d148d265 162/* r0 = virtual target address */
163/* r1 = instruction to patch */
76f71c27 164.macro dyna_linker_main
d148d265 165#ifndef NO_WRITE_EXEC
b861c0a9 166 load_varadr_ext r3, jump_in
f968d35d 167 /* get_page */
168 lsr r2, r0, #12
169 mov r6, #4096
170 bic r2, r2, #0xe0000
57871462 171 sub r6, r6, #1
f968d35d 172 cmp r2, #0x1000
57871462 173 ldr r7, [r1]
f968d35d 174 biclt r2, #0x0e00
175 and r6, r6, r2
57871462 176 cmp r2, #2048
177 add r12, r7, #2
178 orrcs r2, r6, #2048
179 ldr r5, [r3, r2, lsl #2]
180 lsl r12, r12, #8
76f71c27 181 add r6, r1, r12, asr #6
182 mov r8, #0
57871462 183 /* jump_in lookup */
76f71c27 1841:
57871462 185 movs r4, r5
76f71c27 186 beq 2f
de5a60c3 187 ldr r3, [r5] /* ll_entry .vaddr */
188 ldrd r4, r5, [r4, #8] /* ll_entry .next, .addr */
57871462 189 teq r3, r0
76f71c27 190 bne 1b
76f71c27 191 teq r4, r6
57871462 192 moveq pc, r4 /* Stale i-cache */
76f71c27 193 mov r8, r4
194 b 1b /* jump_in may have dupes, continue search */
1952:
196 tst r8, r8
197 beq 3f /* r0 not in jump_in */
198
199 mov r5, r1
200 mov r1, r6
57871462 201 bl add_link
76f71c27 202 sub r2, r8, r5
57871462 203 and r1, r7, #0xff000000
204 lsl r2, r2, #6
205 sub r1, r1, #2
206 add r1, r1, r2, lsr #8
207 str r1, [r5]
76f71c27 208 mov pc, r8
2093:
57871462 210 /* hash_table lookup */
211 cmp r2, #2048
b861c0a9 212 load_varadr_ext r3, jump_dirty
57871462 213 eor r4, r0, r0, lsl #16
214 lslcc r2, r0, #9
b861c0a9 215 load_varadr_ext r6, hash_table
57871462 216 lsr r4, r4, #12
217 lsrcc r2, r2, #21
218 bic r4, r4, #15
219 ldr r5, [r3, r2, lsl #2]
220 ldr r7, [r6, r4]!
221 teq r7, r0
df4dc2b1 222 ldreq pc, [r6, #8]
223 ldr r7, [r6, #4]
57871462 224 teq r7, r0
225 ldreq pc, [r6, #12]
226 /* jump_dirty lookup */
76f71c27 2276:
57871462 228 movs r4, r5
76f71c27 229 beq 8f
57871462 230 ldr r3, [r5]
231 ldr r5, [r4, #12]
232 teq r3, r0
76f71c27 233 bne 6b
2347:
57871462 235 ldr r1, [r4, #8]
236 /* hash_table insert */
237 ldr r2, [r6]
df4dc2b1 238 ldr r3, [r6, #8]
57871462 239 str r0, [r6]
df4dc2b1 240 str r1, [r6, #8]
241 str r2, [r6, #4]
57871462 242 str r3, [r6, #12]
243 mov pc, r1
76f71c27 2448:
d148d265 245#else
246 /* XXX: should be able to do better than this... */
247 bl get_addr_ht
248 mov pc, r0
249#endif
76f71c27 250.endm
251
5c6457c3 252
253FUNCTION(dyna_linker):
76f71c27 254 /* r0 = virtual target address */
255 /* r1 = instruction to patch */
256 dyna_linker_main
257
57871462 258 mov r4, r0
259 mov r5, r1
260 bl new_recompile_block
261 tst r0, r0
262 mov r0, r4
263 mov r1, r5
264 beq dyna_linker
265 /* pagefault */
266 mov r1, r0
267 mov r2, #8
268 .size dyna_linker, .-dyna_linker
5c6457c3 269
270FUNCTION(exec_pagefault):
57871462 271 /* r0 = instruction pointer */
272 /* r1 = fault address */
273 /* r2 = cause */
b1f89e6f 274 ldr r3, [fp, #LO_reg_cop0+48] /* Status */
57871462 275 mvn r6, #0xF000000F
b1f89e6f 276 ldr r4, [fp, #LO_reg_cop0+16] /* Context */
57871462 277 bic r6, r6, #0x0F800000
b1f89e6f 278 str r0, [fp, #LO_reg_cop0+56] /* EPC */
57871462 279 orr r3, r3, #2
b1f89e6f 280 str r1, [fp, #LO_reg_cop0+32] /* BadVAddr */
57871462 281 bic r4, r4, r6
b1f89e6f 282 str r3, [fp, #LO_reg_cop0+48] /* Status */
57871462 283 and r5, r6, r1, lsr #9
b1f89e6f 284 str r2, [fp, #LO_reg_cop0+52] /* Cause */
57871462 285 and r1, r1, r6, lsl #9
b1f89e6f 286 str r1, [fp, #LO_reg_cop0+40] /* EntryHi */
57871462 287 orr r4, r4, r5
b1f89e6f 288 str r4, [fp, #LO_reg_cop0+16] /* Context */
57871462 289 mov r0, #0x80000000
290 bl get_addr_ht
291 mov pc, r0
292 .size exec_pagefault, .-exec_pagefault
7139f3c8 293
57871462 294/* Special dynamic linker for the case where a page fault
295 may occur in a branch delay slot */
5c6457c3 296FUNCTION(dyna_linker_ds):
57871462 297 /* r0 = virtual target address */
298 /* r1 = instruction to patch */
76f71c27 299 dyna_linker_main
300
57871462 301 mov r4, r0
302 bic r0, r0, #7
303 mov r5, r1
304 orr r0, r0, #1
305 bl new_recompile_block
306 tst r0, r0
307 mov r0, r4
308 mov r1, r5
309 beq dyna_linker_ds
310 /* pagefault */
311 bic r1, r0, #7
312 mov r2, #0x80000008 /* High bit set indicates pagefault in delay slot */
313 sub r0, r1, #4
314 b exec_pagefault
315 .size dyna_linker_ds, .-dyna_linker_ds
7139f3c8 316
57871462 317 .align 2
5c6457c3 318
319FUNCTION(jump_vaddr_r0):
57871462 320 eor r2, r0, r0, lsl #16
321 b jump_vaddr
322 .size jump_vaddr_r0, .-jump_vaddr_r0
5c6457c3 323FUNCTION(jump_vaddr_r1):
57871462 324 eor r2, r1, r1, lsl #16
325 mov r0, r1
326 b jump_vaddr
327 .size jump_vaddr_r1, .-jump_vaddr_r1
5c6457c3 328FUNCTION(jump_vaddr_r2):
57871462 329 mov r0, r2
330 eor r2, r2, r2, lsl #16
331 b jump_vaddr
332 .size jump_vaddr_r2, .-jump_vaddr_r2
5c6457c3 333FUNCTION(jump_vaddr_r3):
57871462 334 eor r2, r3, r3, lsl #16
335 mov r0, r3
336 b jump_vaddr
337 .size jump_vaddr_r3, .-jump_vaddr_r3
5c6457c3 338FUNCTION(jump_vaddr_r4):
57871462 339 eor r2, r4, r4, lsl #16
340 mov r0, r4
341 b jump_vaddr
342 .size jump_vaddr_r4, .-jump_vaddr_r4
5c6457c3 343FUNCTION(jump_vaddr_r5):
57871462 344 eor r2, r5, r5, lsl #16
345 mov r0, r5
346 b jump_vaddr
347 .size jump_vaddr_r5, .-jump_vaddr_r5
5c6457c3 348FUNCTION(jump_vaddr_r6):
57871462 349 eor r2, r6, r6, lsl #16
350 mov r0, r6
351 b jump_vaddr
352 .size jump_vaddr_r6, .-jump_vaddr_r6
5c6457c3 353FUNCTION(jump_vaddr_r8):
57871462 354 eor r2, r8, r8, lsl #16
355 mov r0, r8
356 b jump_vaddr
357 .size jump_vaddr_r8, .-jump_vaddr_r8
5c6457c3 358FUNCTION(jump_vaddr_r9):
57871462 359 eor r2, r9, r9, lsl #16
360 mov r0, r9
361 b jump_vaddr
362 .size jump_vaddr_r9, .-jump_vaddr_r9
5c6457c3 363FUNCTION(jump_vaddr_r10):
57871462 364 eor r2, r10, r10, lsl #16
365 mov r0, r10
366 b jump_vaddr
367 .size jump_vaddr_r10, .-jump_vaddr_r10
5c6457c3 368FUNCTION(jump_vaddr_r12):
57871462 369 eor r2, r12, r12, lsl #16
370 mov r0, r12
371 b jump_vaddr
372 .size jump_vaddr_r12, .-jump_vaddr_r12
5c6457c3 373FUNCTION(jump_vaddr_r7):
57871462 374 eor r2, r7, r7, lsl #16
375 add r0, r7, #0
376 .size jump_vaddr_r7, .-jump_vaddr_r7
5c6457c3 377FUNCTION(jump_vaddr):
b861c0a9 378 load_varadr_ext r1, hash_table
57871462 379 mvn r3, #15
380 and r2, r3, r2, lsr #12
381 ldr r2, [r1, r2]!
382 teq r2, r0
df4dc2b1 383 ldreq pc, [r1, #8]
384 ldr r2, [r1, #4]
57871462 385 teq r2, r0
386 ldreq pc, [r1, #12]
b1f89e6f 387 str r10, [fp, #LO_cycle_count]
57871462 388 bl get_addr
b1f89e6f 389 ldr r10, [fp, #LO_cycle_count]
57871462 390 mov pc, r0
391 .size jump_vaddr, .-jump_vaddr
7139f3c8 392
57871462 393 .align 2
5c6457c3 394
395FUNCTION(verify_code_ds):
b1f89e6f 396 str r8, [fp, #LO_branch_target]
5c6457c3 397FUNCTION(verify_code):
57871462 398 /* r1 = source */
399 /* r2 = target */
400 /* r3 = length */
401 tst r3, #4
402 mov r4, #0
403 add r3, r1, r3
404 mov r5, #0
405 ldrne r4, [r1], #4
406 mov r12, #0
407 ldrne r5, [r2], #4
408 teq r1, r3
409 beq .D3
410.D2:
411 ldr r7, [r1], #4
412 eor r9, r4, r5
413 ldr r8, [r2], #4
414 orrs r9, r9, r12
415 bne .D4
416 ldr r4, [r1], #4
417 eor r12, r7, r8
418 ldr r5, [r2], #4
419 cmp r1, r3
420 bcc .D2
421 teq r7, r8
422.D3:
423 teqeq r4, r5
424.D4:
b1f89e6f 425 ldr r8, [fp, #LO_branch_target]
57871462 426 moveq pc, lr
427.D5:
428 bl get_addr
429 mov pc, r0
430 .size verify_code, .-verify_code
7c3a5182 431 .size verify_code_ds, .-verify_code_ds
7139f3c8 432
57871462 433 .align 2
5c6457c3 434FUNCTION(cc_interrupt):
b1f89e6f 435 ldr r0, [fp, #LO_last_count]
57871462 436 mov r1, #0
437 mov r2, #0x1fc
438 add r10, r0, r10
b1f89e6f 439 str r1, [fp, #LO_pending_exception]
57871462 440 and r2, r2, r10, lsr #17
b1f89e6f 441 add r3, fp, #LO_restore_candidate
442 str r10, [fp, #LO_cycle] /* PCSX cycles */
443@@ str r10, [fp, #LO_reg_cop0+36] /* Count */
57871462 444 ldr r4, [r2, r3]
445 mov r10, lr
446 tst r4, r4
447 bne .E4
448.E1:
449 bl gen_interupt
450 mov lr, r10
b1f89e6f 451 ldr r10, [fp, #LO_cycle]
452 ldr r0, [fp, #LO_next_interupt]
453 ldr r1, [fp, #LO_pending_exception]
454 ldr r2, [fp, #LO_stop]
455 str r0, [fp, #LO_last_count]
57871462 456 sub r10, r10, r0
457 tst r2, r2
b861c0a9 458 ldmfdne sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, pc}
57871462 459 tst r1, r1
460 moveq pc, lr
461.E2:
b1f89e6f 462 ldr r0, [fp, #LO_pcaddr]
57871462 463 bl get_addr_ht
464 mov pc, r0
57871462 465.E4:
466 /* Move 'dirty' blocks to the 'clean' list */
467 lsl r5, r2, #3
468 str r1, [r2, r3]
469.E5:
470 lsrs r4, r4, #1
471 mov r0, r5
472 add r5, r5, #1
473 blcs clean_blocks
474 tst r5, #31
475 bne .E5
476 b .E1
57871462 477 .size cc_interrupt, .-cc_interrupt
7139f3c8 478
57871462 479 .align 2
5c6457c3 480FUNCTION(do_interrupt):
b1f89e6f 481 ldr r0, [fp, #LO_pcaddr]
57871462 482 bl get_addr_ht
57871462 483 add r10, r10, #2
484 mov pc, r0
485 .size do_interrupt, .-do_interrupt
fca1aef2 486
57871462 487 .align 2
5c6457c3 488FUNCTION(fp_exception):
57871462 489 mov r2, #0x10000000
490.E7:
b1f89e6f 491 ldr r1, [fp, #LO_reg_cop0+48] /* Status */
57871462 492 mov r3, #0x80000000
b1f89e6f 493 str r0, [fp, #LO_reg_cop0+56] /* EPC */
57871462 494 orr r1, #2
495 add r2, r2, #0x2c
b1f89e6f 496 str r1, [fp, #LO_reg_cop0+48] /* Status */
497 str r2, [fp, #LO_reg_cop0+52] /* Cause */
7139f3c8 498 add r0, r3, #0x80
57871462 499 bl get_addr_ht
500 mov pc, r0
501 .size fp_exception, .-fp_exception
502 .align 2
5c6457c3 503FUNCTION(fp_exception_ds):
57871462 504 mov r2, #0x90000000 /* Set high bit if delay slot */
505 b .E7
506 .size fp_exception_ds, .-fp_exception_ds
7139f3c8 507
57871462 508 .align 2
5c6457c3 509FUNCTION(jump_syscall):
b1f89e6f 510 ldr r1, [fp, #LO_reg_cop0+48] /* Status */
57871462 511 mov r3, #0x80000000
b1f89e6f 512 str r0, [fp, #LO_reg_cop0+56] /* EPC */
57871462 513 orr r1, #2
514 mov r2, #0x20
b1f89e6f 515 str r1, [fp, #LO_reg_cop0+48] /* Status */
516 str r2, [fp, #LO_reg_cop0+52] /* Cause */
7139f3c8 517 add r0, r3, #0x80
57871462 518 bl get_addr_ht
519 mov pc, r0
520 .size jump_syscall, .-jump_syscall
7139f3c8 521 .align 2
522
523 .align 2
5c6457c3 524FUNCTION(jump_syscall_hle):
b1f89e6f 525 str r0, [fp, #LO_pcaddr] /* PC must be set to EPC for psxException */
526 ldr r2, [fp, #LO_last_count]
7139f3c8 527 mov r1, #0 /* in delay slot */
528 add r2, r2, r10
529 mov r0, #0x20 /* cause */
b1f89e6f 530 str r2, [fp, #LO_cycle] /* PCSX cycle counter */
7139f3c8 531 bl psxException
532
b1f89e6f 533 /* note: psxException might do recursive recompiler call from it's HLE code,
7139f3c8 534 * so be ready for this */
822b27d1 535pcsx_return:
b1f89e6f 536 ldr r1, [fp, #LO_next_interupt]
537 ldr r10, [fp, #LO_cycle]
538 ldr r0, [fp, #LO_pcaddr]
822b27d1 539 sub r10, r10, r1
b1f89e6f 540 str r1, [fp, #LO_last_count]
7139f3c8 541 bl get_addr_ht
542 mov pc, r0
543 .size jump_syscall_hle, .-jump_syscall_hle
544
545 .align 2
5c6457c3 546FUNCTION(jump_hlecall):
b1f89e6f 547 ldr r2, [fp, #LO_last_count]
548 str r0, [fp, #LO_pcaddr]
7139f3c8 549 add r2, r2, r10
822b27d1 550 adr lr, pcsx_return
b1f89e6f 551 str r2, [fp, #LO_cycle] /* PCSX cycle counter */
67ba0fb4 552 bx r1
7139f3c8 553 .size jump_hlecall, .-jump_hlecall
554
0d16cda2 555 .align 2
5c6457c3 556FUNCTION(jump_intcall):
b1f89e6f 557 ldr r2, [fp, #LO_last_count]
558 str r0, [fp, #LO_pcaddr]
0d16cda2 559 add r2, r2, r10
560 adr lr, pcsx_return
b1f89e6f 561 str r2, [fp, #LO_cycle] /* PCSX cycle counter */
0d16cda2 562 b execI
563 .size jump_hlecall, .-jump_hlecall
564
7139f3c8 565 .align 2
5c6457c3 566FUNCTION(new_dyna_leave):
b1f89e6f 567 ldr r0, [fp, #LO_last_count]
7139f3c8 568 add r12, fp, #28
569 add r10, r0, r10
b1f89e6f 570 str r10, [fp, #LO_cycle]
b021ee75 571 ldmfd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, pc}
7139f3c8 572 .size new_dyna_leave, .-new_dyna_leave
573
0bbd1454 574 .align 2
5c6457c3 575FUNCTION(invalidate_addr_r0):
5df0e313 576 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
0bbd1454 577 b invalidate_addr_call
578 .size invalidate_addr_r0, .-invalidate_addr_r0
579 .align 2
5c6457c3 580FUNCTION(invalidate_addr_r1):
5df0e313 581 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 582 mov r0, r1
0bbd1454 583 b invalidate_addr_call
584 .size invalidate_addr_r1, .-invalidate_addr_r1
585 .align 2
5c6457c3 586FUNCTION(invalidate_addr_r2):
5df0e313 587 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 588 mov r0, r2
0bbd1454 589 b invalidate_addr_call
590 .size invalidate_addr_r2, .-invalidate_addr_r2
591 .align 2
5c6457c3 592FUNCTION(invalidate_addr_r3):
5df0e313 593 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 594 mov r0, r3
0bbd1454 595 b invalidate_addr_call
596 .size invalidate_addr_r3, .-invalidate_addr_r3
597 .align 2
5c6457c3 598FUNCTION(invalidate_addr_r4):
5df0e313 599 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 600 mov r0, r4
0bbd1454 601 b invalidate_addr_call
602 .size invalidate_addr_r4, .-invalidate_addr_r4
603 .align 2
5c6457c3 604FUNCTION(invalidate_addr_r5):
5df0e313 605 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 606 mov r0, r5
0bbd1454 607 b invalidate_addr_call
608 .size invalidate_addr_r5, .-invalidate_addr_r5
609 .align 2
5c6457c3 610FUNCTION(invalidate_addr_r6):
5df0e313 611 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 612 mov r0, r6
0bbd1454 613 b invalidate_addr_call
614 .size invalidate_addr_r6, .-invalidate_addr_r6
615 .align 2
5c6457c3 616FUNCTION(invalidate_addr_r7):
5df0e313 617 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 618 mov r0, r7
0bbd1454 619 b invalidate_addr_call
620 .size invalidate_addr_r7, .-invalidate_addr_r7
621 .align 2
5c6457c3 622FUNCTION(invalidate_addr_r8):
5df0e313 623 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 624 mov r0, r8
0bbd1454 625 b invalidate_addr_call
626 .size invalidate_addr_r8, .-invalidate_addr_r8
627 .align 2
5c6457c3 628FUNCTION(invalidate_addr_r9):
5df0e313 629 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 630 mov r0, r9
0bbd1454 631 b invalidate_addr_call
632 .size invalidate_addr_r9, .-invalidate_addr_r9
633 .align 2
5c6457c3 634FUNCTION(invalidate_addr_r10):
5df0e313 635 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 636 mov r0, r10
0bbd1454 637 b invalidate_addr_call
638 .size invalidate_addr_r10, .-invalidate_addr_r10
639 .align 2
5c6457c3 640FUNCTION(invalidate_addr_r12):
5df0e313 641 stmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, lr}
9be4ba64 642 mov r0, r12
0bbd1454 643 .size invalidate_addr_r12, .-invalidate_addr_r12
644 .align 2
b1f89e6f 645invalidate_addr_call:
646 ldr r12, [fp, #LO_inv_code_start]
647 ldr lr, [fp, #LO_inv_code_end]
9be4ba64 648 cmp r0, r12
649 cmpcs lr, r0
650 blcc invalidate_addr
5df0e313 651 ldmia fp, {r0, r1, r2, r3, EXTRA_UNSAVED_REGS r12, pc}
0bbd1454 652 .size invalidate_addr_call, .-invalidate_addr_call
653
57871462 654 .align 2
5c6457c3 655FUNCTION(new_dyna_start):
b021ee75 656 /* ip is stored to conform EABI alignment */
657 stmfd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, lr}
be516ebe 658 mov fp, r0 /* dynarec_local */
b1f89e6f 659 ldr r0, [fp, #LO_pcaddr]
7139f3c8 660 bl get_addr_ht
b1f89e6f 661 ldr r1, [fp, #LO_next_interupt]
662 ldr r10, [fp, #LO_cycle]
663 str r1, [fp, #LO_last_count]
7139f3c8 664 sub r10, r10, r1
665 mov pc, r0
57871462 666 .size new_dyna_start, .-new_dyna_start
7139f3c8 667
7e605697 668/* --------------------------------------- */
7139f3c8 669
7e605697 670.align 2
c6c3b1b3 671
672.macro pcsx_read_mem readop tab_shift
673 /* r0 = address, r1 = handler_tab, r2 = cycles */
674 lsl r3, r0, #20
675 lsr r3, #(20+\tab_shift)
b1f89e6f 676 ldr r12, [fp, #LO_last_count]
c6c3b1b3 677 ldr r1, [r1, r3, lsl #2]
678 add r2, r2, r12
679 lsls r1, #1
680.if \tab_shift == 1
681 lsl r3, #1
682 \readop r0, [r1, r3]
683.else
684 \readop r0, [r1, r3, lsl #\tab_shift]
685.endif
686 movcc pc, lr
b1f89e6f 687 str r2, [fp, #LO_cycle]
c6c3b1b3 688 bx r1
689.endm
690
5c6457c3 691FUNCTION(jump_handler_read8):
c6c3b1b3 692 add r1, #0x1000/4*4 + 0x1000/2*4 @ shift to r8 part
b861c0a9 693 pcsx_read_mem ldrbcc, 0
c6c3b1b3 694
5c6457c3 695FUNCTION(jump_handler_read16):
c6c3b1b3 696 add r1, #0x1000/4*4 @ shift to r16 part
10858959 697 pcsx_read_mem ldrhcc, 1
c6c3b1b3 698
5c6457c3 699FUNCTION(jump_handler_read32):
c6c3b1b3 700 pcsx_read_mem ldrcc, 2
701
b96d3df7 702
703.macro pcsx_write_mem wrtop tab_shift
704 /* r0 = address, r1 = data, r2 = cycles, r3 = handler_tab */
705 lsl r12,r0, #20
706 lsr r12, #(20+\tab_shift)
707 ldr r3, [r3, r12, lsl #2]
b1f89e6f 708 str r0, [fp, #LO_address] @ some handlers still need it..
b96d3df7 709 lsls r3, #1
710 mov r0, r2 @ cycle return in case of direct store
711.if \tab_shift == 1
712 lsl r12, #1
713 \wrtop r1, [r3, r12]
714.else
715 \wrtop r1, [r3, r12, lsl #\tab_shift]
716.endif
717 movcc pc, lr
b1f89e6f 718 ldr r12, [fp, #LO_last_count]
b96d3df7 719 mov r0, r1
720 add r2, r2, r12
721 push {r2, lr}
b1f89e6f 722 str r2, [fp, #LO_cycle]
b96d3df7 723 blx r3
724
b1f89e6f 725 ldr r0, [fp, #LO_next_interupt]
687b4580 726 pop {r2, lr}
b1f89e6f 727 str r0, [fp, #LO_last_count]
b96d3df7 728 sub r0, r2, r0
687b4580 729 bx lr
b96d3df7 730.endm
731
5c6457c3 732FUNCTION(jump_handler_write8):
b96d3df7 733 add r3, #0x1000/4*4 + 0x1000/2*4 @ shift to r8 part
b861c0a9 734 pcsx_write_mem strbcc, 0
b96d3df7 735
5c6457c3 736FUNCTION(jump_handler_write16):
b96d3df7 737 add r3, #0x1000/4*4 @ shift to r16 part
b861c0a9 738 pcsx_write_mem strhcc, 1
b96d3df7 739
5c6457c3 740FUNCTION(jump_handler_write32):
b96d3df7 741 pcsx_write_mem strcc, 2
742
5c6457c3 743FUNCTION(jump_handler_write_h):
b96d3df7 744 /* r0 = address, r1 = data, r2 = cycles, r3 = handler */
b1f89e6f 745 ldr r12, [fp, #LO_last_count]
746 str r0, [fp, #LO_address] @ some handlers still need it..
b96d3df7 747 add r2, r2, r12
748 mov r0, r1
749 push {r2, lr}
b1f89e6f 750 str r2, [fp, #LO_cycle]
b96d3df7 751 blx r3
752
b1f89e6f 753 ldr r0, [fp, #LO_next_interupt]
687b4580 754 pop {r2, lr}
b1f89e6f 755 str r0, [fp, #LO_last_count]
b96d3df7 756 sub r0, r2, r0
687b4580 757 bx lr
b96d3df7 758
5c6457c3 759FUNCTION(jump_handle_swl):
b96d3df7 760 /* r0 = address, r1 = data, r2 = cycles */
b1f89e6f 761 ldr r3, [fp, #LO_mem_wtab]
b96d3df7 762 mov r12,r0,lsr #12
763 ldr r3, [r3, r12, lsl #2]
764 lsls r3, #1
765 bcs 4f
766 add r3, r0, r3
767 mov r0, r2
768 tst r3, #2
769 beq 101f
770 tst r3, #1
771 beq 2f
7723:
773 str r1, [r3, #-3]
774 bx lr
7752:
776 lsr r2, r1, #8
777 lsr r1, #24
778 strh r2, [r3, #-2]
779 strb r1, [r3]
780 bx lr
781101:
782 tst r3, #1
783 lsrne r1, #16 @ 1
784 lsreq r12, r1, #24 @ 0
b861c0a9 785 strhne r1, [r3, #-1]
786 strbeq r12, [r3]
b96d3df7 787 bx lr
7884:
789 mov r0, r2
63cb0298 790@ b abort
b96d3df7 791 bx lr @ TODO?
792
793
5c6457c3 794FUNCTION(jump_handle_swr):
b96d3df7 795 /* r0 = address, r1 = data, r2 = cycles */
b1f89e6f 796 ldr r3, [fp, #LO_mem_wtab]
b96d3df7 797 mov r12,r0,lsr #12
798 ldr r3, [r3, r12, lsl #2]
799 lsls r3, #1
800 bcs 4f
801 add r3, r0, r3
802 and r12,r3, #3
803 mov r0, r2
804 cmp r12,#2
b861c0a9 805 strbgt r1, [r3] @ 3
806 strheq r1, [r3] @ 2
b96d3df7 807 cmp r12,#1
808 strlt r1, [r3] @ 0
809 bxne lr
810 lsr r2, r1, #8 @ 1
811 strb r1, [r3]
812 strh r2, [r3, #1]
813 bx lr
8144:
815 mov r0, r2
63cb0298 816@ b abort
b96d3df7 817 bx lr @ TODO?
818
819
b1be1eee 820.macro rcntx_read_mode0 num
821 /* r0 = address, r2 = cycles */
b1f89e6f 822 ldr r3, [fp, #LO_rcnts+6*4+7*4*\num] @ cycleStart
b1be1eee 823 mov r0, r2, lsl #16
b861c0a9 824 sub r0, r0, r3, lsl #16
b1be1eee 825 lsr r0, #16
826 bx lr
827.endm
828
5c6457c3 829FUNCTION(rcnt0_read_count_m0):
b1be1eee 830 rcntx_read_mode0 0
831
5c6457c3 832FUNCTION(rcnt1_read_count_m0):
b1be1eee 833 rcntx_read_mode0 1
834
5c6457c3 835FUNCTION(rcnt2_read_count_m0):
b1be1eee 836 rcntx_read_mode0 2
837
5c6457c3 838FUNCTION(rcnt0_read_count_m1):
b1be1eee 839 /* r0 = address, r2 = cycles */
b1f89e6f 840 ldr r3, [fp, #LO_rcnts+6*4+7*4*0] @ cycleStart
b1be1eee 841 mov_16 r1, 0x3334
842 sub r2, r2, r3
843 mul r0, r1, r2 @ /= 5
844 lsr r0, #16
845 bx lr
846
5c6457c3 847FUNCTION(rcnt1_read_count_m1):
b1be1eee 848 /* r0 = address, r2 = cycles */
b1f89e6f 849 ldr r3, [fp, #LO_rcnts+6*4+7*4*1]
b1be1eee 850 mov_24 r1, 0x1e6cde
851 sub r2, r2, r3
852 umull r3, r0, r1, r2 @ ~ /= hsync_cycles, max ~0x1e6cdd
853 bx lr
854
5c6457c3 855FUNCTION(rcnt2_read_count_m1):
b1be1eee 856 /* r0 = address, r2 = cycles */
b1f89e6f 857 ldr r3, [fp, #LO_rcnts+6*4+7*4*2]
b1be1eee 858 mov r0, r2, lsl #16-3
b861c0a9 859 sub r0, r0, r3, lsl #16-3
b1be1eee 860 lsr r0, #16 @ /= 8
861 bx lr
862
7e605697 863@ vim:filetype=armasm