X-Git-Url: https://notaz.gp2x.de/cgi-bin/gitweb.cgi?p=pcsx_rearmed.git;a=blobdiff_plain;f=libpcsxcore%2Fnew_dynarec%2Fassem_arm.h;h=6b3c672c876cb2396d8629cbaaf3e880e83d1e9a;hp=a1a2b528af2087f9fd775f8b26ba9bbfd53681c9;hb=2a014d73faf4cec54f8bf51134828173f0debfaa;hpb=3d624f890e4350179851e958fe071b2fd7a56bec diff --git a/libpcsxcore/new_dynarec/assem_arm.h b/libpcsxcore/new_dynarec/assem_arm.h index a1a2b528..6b3c672c 100644 --- a/libpcsxcore/new_dynarec/assem_arm.h +++ b/libpcsxcore/new_dynarec/assem_arm.h @@ -5,29 +5,13 @@ #define HOST_IMM8 1 #define HAVE_CMOV_IMM 1 -#define CORTEX_A8_BRANCH_PREDICTION_HACK 1 -#define USE_MINI_HT 1 -//#define REG_PREFETCH 1 -#define DISABLE_TLB 1 -//#define MUPEN64 -#define FORCE32 1 -#define DISABLE_COP1 1 - -#ifdef FORCE32 -#define REG_SHIFT 2 -#else -#define REG_SHIFT 3 -#endif +#define HAVE_CONDITIONAL_CALL 1 +#define RAM_SIZE 0x200000 /* ARM calling convention: r0-r3, r12: caller-save r4-r11: callee-save */ -#define ARG1_REG 0 -#define ARG2_REG 1 -#define ARG3_REG 2 -#define ARG4_REG 3 - /* GCC register naming convention: r10 = sl (base) r11 = fp (frame pointer) @@ -45,8 +29,10 @@ extern char *invc_ptr; -#define BASE_ADDR 0x7000000 // Code generator target address #define TARGET_SIZE_2 24 // 2^24 = 16 megabytes -// This is defined in linkage_arm.s, but gcc -O3 likes this better -#define rdram ((unsigned int *)0x80000000) +struct tramp_insns +{ + u_int ldrpc; +}; +