2 // This file is part of the Cyclone 68000 Emulator
\r
4 // Copyright (c) 2004,2011 FinalDave (emudave (at) gmail.com)
\r
5 // Copyright (c) 2005-2011 GraÅžvydas "notaz" Ignotas (notasas (at) gmail.com)
\r
7 // This code is licensed under the GNU General Public License version 2.0 and the MAME License.
\r
8 // You can choose the license that has the most advantages for you.
\r
10 // SVN repository can be found at http://code.google.com/p/cyclone68000/
\r
16 const char *TestCond(int m68k_cc, int invert)
\r
18 const char *cond="";
\r
19 const char *icond="";
\r
28 ot(" tst r10,#0x60000000 ;@ hi: !C && !Z\n");
\r
29 cond="eq", icond="ne";
\r
32 ot(" tst r10,#0x60000000 ;@ ls: C || Z\n");
\r
33 cond="ne", icond="eq";
\r
36 ot(" tst r10,#0x20000000 ;@ cc: !C\n");
\r
37 cond="eq", icond="ne";
\r
40 ot(" tst r10,#0x20000000 ;@ cs: C\n");
\r
41 cond="ne", icond="eq";
\r
44 ot(" tst r10,#0x40000000 ;@ ne: !Z\n");
\r
45 cond="eq", icond="ne";
\r
48 ot(" tst r10,#0x40000000 ;@ eq: Z\n");
\r
49 cond="ne", icond="eq";
\r
52 ot(" tst r10,#0x10000000 ;@ vc: !V\n");
\r
53 cond="eq", icond="ne";
\r
56 ot(" tst r10,#0x10000000 ;@ vs: V\n");
\r
57 cond="ne", icond="eq";
\r
60 ot(" tst r10,r10 ;@ pl: !N\n");
\r
61 cond="pl", icond="mi";
\r
64 ot(" tst r10,r10 ;@ mi: N\n");
\r
65 cond="mi", icond="pl";
\r
68 ot(" teq r10,r10,lsl #3 ;@ ge: N == V\n");
\r
69 cond="pl", icond="mi";
\r
72 ot(" teq r10,r10,lsl #3 ;@ lt: N != V\n");
\r
73 cond="mi", icond="pl";
\r
76 ot(" eor r0,r10,r10,lsl #3 ;@ gt: !Z && N == V\n");
\r
77 ot(" orrs r0,r10,lsl #1\n");
\r
78 cond="pl", icond="mi";
\r
81 ot(" eor r0,r10,r10,lsl #3 ;@ le: Z || N != V\n");
\r
82 ot(" orrs r0,r10,lsl #1\n");
\r
83 cond="mi", icond="pl";
\r
86 printf("invalid m68k_cc: %x\n", m68k_cc);
\r
90 return invert?icond:cond;
\r
93 // --------------------- Opcodes 0x0100+ ---------------------
\r
94 // Emit a Btst (Register) opcode 0000nnn1 ttaaaaaa
\r
95 int OpBtstReg(int op)
\r
98 int type=0,sea=0,tea=0;
\r
101 type=(op>>6)&3; // Btst/Bchg/Bclr/Bset
\r
102 // Get source and target EA
\r
105 if (tea<0x10) size=2; // For registers, 32-bits
\r
107 if ((tea&0x38)==0x08) return 1; // movep
\r
109 // See if we can do this opcode:
\r
110 if (EaCanRead(tea,0)==0) return 1;
\r
113 if (EaCanWrite(tea)==0) return 1;
\r
116 use=OpBase(op,size);
\r
117 use&=~0x0e00; // Use same handler for all registers
\r
118 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
122 if(type==1||type==3) {
\r
126 if(size>=2) Cycles+=2;
\r
129 EaCalcRead(-1,11,sea,0,0x0e00,earwt_msb_dont_care);
\r
131 EaCalcRead((type>0)?8:-1,0,tea,size,0x003f,earwt_msb_dont_care);
\r
134 ot(" and r11,r11,#7 ;@ mem - do mod 8\n"); // size always 0
\r
135 else ot(" and r11,r11,#31 ;@ reg - do mod 32\n"); // size always 2
\r
138 ot(" mov r1,#1\n");
\r
139 ot(" tst r0,r1,lsl r11 ;@ Do arithmetic\n");
\r
140 ot(" bicne r10,r10,#0x40000000\n");
\r
141 ot(" orreq r10,r10,#0x40000000 ;@ Get Z flag\n");
\r
146 if (type==1) ot(" eor r1,r0,r1,lsl r11 ;@ Toggle bit\n");
\r
147 if (type==2) ot(" bic r1,r0,r1,lsl r11 ;@ Clear bit\n");
\r
148 if (type==3) ot(" orr r1,r0,r1,lsl r11 ;@ Set bit\n");
\r
150 EaWrite(8,1,tea,size,0x003f,earwt_msb_dont_care);
\r
157 // --------------------- Opcodes 0x0800+ ---------------------
\r
158 // Emit a Btst/Bchg/Bclr/Bset (Immediate) opcode 00001000 ttaaaaaa nn
\r
159 int OpBtstImm(int op)
\r
161 int type=0,sea=0,tea=0;
\r
166 // Get source and target EA
\r
169 if (tea<0x10) size=2; // For registers, 32-bits
\r
171 // See if we can do this opcode:
\r
172 if (EaCanRead(tea,0)==0||EaAn(tea)||tea==0x3c) return 1;
\r
175 if (EaCanWrite(tea)==0) return 1;
\r
178 use=OpBase(op,size);
\r
179 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
181 OpStart(op,sea,tea);
\r
184 EaCalcRead(-1,0,sea,0,0,earwt_msb_dont_care);
\r
185 ot(" mov r11,#1\n");
\r
186 ot(" bic r10,r10,#0x40000000 ;@ Blank Z flag\n");
\r
188 ot(" and r0,r0,#7 ;@ mem - do mod 8\n"); // size always 0
\r
189 else ot(" and r0,r0,#0x1F ;@ reg - do mod 32\n"); // size always 2
\r
190 ot(" mov r11,r11,lsl r0 ;@ Make bit mask\n");
\r
193 if(type==1||type==3) {
\r
197 if(size>=2) Cycles+=2;
\r
200 EaCalcRead((type>0)?8:-1,0,tea,size,0x003f,earwt_msb_dont_care);
\r
201 ot(" tst r0,r11 ;@ Do arithmetic\n");
\r
202 ot(" orreq r10,r10,#0x40000000 ;@ Get Z flag\n");
\r
207 if (type==1) ot(" eor r1,r0,r11 ;@ Toggle bit\n");
\r
208 if (type==2) ot(" bic r1,r0,r11 ;@ Clear bit\n");
\r
209 if (type==3) ot(" orr r1,r0,r11 ;@ Set bit\n");
\r
211 EaWrite(8, 1,tea,size,0x003f,earwt_msb_dont_care);
\r
212 #if CYCLONE_FOR_GENESIS && !MEMHANDLERS_CHANGE_CYCLES
\r
213 // this is a bit hacky (device handlers might modify cycles)
\r
214 if (tea==0x38||tea==0x39)
\r
215 ot(" ldr r5,[r7,#0x5c] ;@ Load Cycles\n");
\r
224 // --------------------- Opcodes 0x4000+ ---------------------
\r
227 // 01000tt0 xxeeeeee (tt=negx/clr/neg/not, xx=size, eeeeee=EA)
\r
228 int type=0,size=0,ea=0,use=0;
\r
232 size=(op>>6)&3; if (size>=3) return 1;
\r
234 // See if we can do this opcode:
\r
235 if (EaCanRead (ea,size)==0||EaAn(ea)) return 1;
\r
236 if (EaCanWrite(ea )==0) return 1;
\r
238 use=OpBase(op,size);
\r
239 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
241 OpStart(op,ea); Cycles=size<2?4:6;
\r
242 if(ea >= 0x10) Cycles*=2;
\r
244 EaCalc (11,0x003f,ea,size,earwt_msb_dont_care);
\r
246 if (type!=1) EaRead (11,0,ea,size,0x003f,earwt_msb_dont_care); // Don't need to read for 'clr' (or do we, for a dummy read?)
\r
247 if (type==1) ot("\n");
\r
253 if(size!=2) ot(" mov r0,r0,asl #%i\n",size?16:24);
\r
254 ot(" rscs r1,r0,#0 ;@ do arithmetic\n");
\r
255 ot(" orr r3,r10,#0xb0000000 ;@ for old Z\n");
\r
258 ot(" movs r1,r1,asr #%i\n",size?16:24);
\r
259 ot(" orreq r10,r10,#0x40000000 ;@ possily missed Z\n");
\r
261 ot(" andeq r10,r10,r3 ;@ fix Z\n");
\r
268 ot(" mov r1,#0\n");
\r
269 ot(" mov r10,#0x40000000 ;@ NZCV=0100\n");
\r
276 if(size!=2) ot(" mov r0,r0,asl #%i\n",size?16:24);
\r
277 ot(" rsbs r1,r0,#0\n");
\r
279 if(size!=2) ot(" mov r1,r1,asr #%i\n",size?16:24);
\r
287 ot(" mov r0,r0,asl #%i\n",size?16:24);
\r
288 ot(" mvns r1,r0,asr #%i\n",size?16:24);
\r
291 ot(" mvns r1,r0\n");
\r
296 if (type==1) eawrite_check_addrerr=1;
\r
297 EaWrite(11, 1,ea,size,0x003f,earwt_msb_dont_care);
\r
304 // --------------------- Opcodes 0x4840+ ---------------------
\r
305 // Swap, 01001000 01000nnn swap Dn
\r
311 use=op&~0x0007; // Use same opcode for all An
\r
313 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
315 OpStart(op); Cycles=4;
\r
317 EaCalc (11,0x0007,ea,2,earwt_shifted_up);
\r
318 EaRead (11, 0,ea,2,0x0007,earwt_shifted_up);
\r
320 ot(" movs r1,r0,ror #16\n");
\r
323 EaWrite(11, 1,8,2,0x0007,earwt_shifted_up);
\r
330 // --------------------- Opcodes 0x4a00+ ---------------------
\r
331 // Emit a Tst opcode, 01001010 xxeeeeee
\r
338 size=(op>>6)&3; if (size>=3) return 1;
\r
340 // See if we can do this opcode:
\r
341 if (EaCanWrite(sea)==0||EaAn(sea)) return 1;
\r
343 use=OpBase(op,size);
\r
344 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
346 OpStart(op,sea); Cycles=4;
\r
348 EaCalc (0,0x003f,sea,size,earwt_shifted_up);
\r
349 EaRead (0, 0,sea,size,0x003f,earwt_shifted_up,1);
\r
358 // --------------------- Opcodes 0x4880+ ---------------------
\r
359 // Emit an Ext opcode, 01001000 1x000nnn
\r
368 shift=32-(8<<size);
\r
370 use=OpBase(op,size);
\r
371 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
373 OpStart(op); Cycles=4;
\r
375 EaCalc (11,0x0007,ea,size+1,earwt_msb_dont_care);
\r
376 EaRead (11, 0,ea,size+1,0x0007,earwt_msb_dont_care);
\r
378 ot(" movs r0,r0,asl #%d\n",shift);
\r
380 ot(" mov r1,r0,asr #%d\n",shift);
\r
383 EaWrite(11, 1,ea,size+1,0x0007,earwt_msb_dont_care);
\r
389 // --------------------- Opcodes 0x50c0+ ---------------------
\r
390 // Emit a Set cc opcode, 0101cccc 11eeeeee
\r
394 int size=0,use=0,changed_cycles=0;
\r
400 if ((ea&0x38)==0x08) return 1; // dbra, not scc
\r
402 // See if we can do this opcode:
\r
403 if (EaCanWrite(ea)==0) return 1;
\r
405 use=OpBase(op,size);
\r
406 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
408 changed_cycles=ea<8 && cc>=2;
\r
409 OpStart(op,ea,0,changed_cycles); Cycles=8;
\r
410 if (ea<8) Cycles=4;
\r
415 ot(" mvn r1,#0\n");
\r
416 if (ea<8) Cycles+=2;
\r
419 ot(" mov r1,#0\n");
\r
422 ot(" mov r1,#0\n");
\r
424 ot(" mvn%s r1,#0\n",cond);
\r
425 if (ea<8) ot(" sub%s r5,r5,#2 ;@ Extra cycles\n",cond);
\r
431 eawrite_check_addrerr=1;
\r
432 EaCalc (0,0x003f, ea,size,earwt_msb_dont_care);
\r
433 EaWrite(0, 1, ea,size,0x003f,earwt_msb_dont_care);
\r
435 opend_op_changes_cycles=changed_cycles;
\r
440 // Emit a Asr/Lsr/Roxr/Ror opcode
\r
441 static int EmitAsr(int op,int type,int dir,int count,int size,int usereg)
\r
443 char pct[8]=""; // count
\r
444 int shift=32-(8<<size);
\r
446 if (count>=1) sprintf(pct,"#%d",count); // Fixed count
\r
450 ot(";@ Use Dn for count:\n");
\r
451 ot(" and r2,r8,#0x0e00\n");
\r
452 ot(" ldr r2,[r7,r2,lsr #7]\n");
\r
453 ot(" and r2,r2,#63\n");
\r
459 ot(" mov r2,r8,lsr #9 ;@ Get 'n'\n");
\r
460 ot(" and r2,r2,#7\n\n"); strcpy(pct,"r2");
\r
463 // Take 2*n cycles:
\r
464 if (count<0) ot(" sub r5,r5,r2,asl #1 ;@ Take 2*n cycles\n\n");
\r
465 else Cycles+=count<<1;
\r
470 if (dir==0 && size<2)
\r
472 ot(";@ For shift right, use loworder bits for the operation:\n");
\r
473 ot(" mov r0,r0,%s #%d\n",type?"lsr":"asr",32-(8<<size));
\r
477 if (type==0 && dir) ot(" adds r3,r0,#0 ;@ save old value for V flag calculation, also clear V\n");
\r
479 ot(";@ Shift register:\n");
\r
480 if (type==0) ot(" movs r0,r0,%s %s\n",dir?"asl":"asr",pct);
\r
481 if (type==1) ot(" movs r0,r0,%s %s\n",dir?"lsl":"lsr",pct);
\r
484 if (usereg) { // store X only if count is not 0
\r
485 ot(" cmp %s,#0 ;@ shifting by 0?\n",pct);
\r
486 ot(" biceq r10,r10,#0x20000000 ;@ if so, clear carry\n");
\r
487 ot(" strne r10,[r7,#0x4c] ;@ else Save X bit\n");
\r
489 // count will never be 0 if we use immediate
\r
490 ot(" str r10,[r7,#0x4c] ;@ Save X bit\n");
\r
494 if (dir==0 && size<2)
\r
496 ot(";@ restore after right shift:\n");
\r
497 ot(" movs r0,r0,lsl #%d\n",32-(8<<size));
\r
499 ot(" orrmi r10,r10,#0x80000000 ;@ Potentially missed N flag\n");
\r
503 if (type==0 && dir) {
\r
504 ot(";@ calculate V flag (set if sign bit changes at anytime):\n");
\r
505 ot(" mov r1,#0x80000000\n");
\r
506 ot(" ands r3,r3,r1,asr %s\n", pct);
\r
507 ot(" cmpne r3,r1,asr %s\n", pct);
\r
508 ot(" eoreq r1,r0,r3\n"); // above check doesn't catch (-1)<<(32+), so we need this
\r
509 ot(" tsteq r1,#0x80000000\n");
\r
510 ot(" orrne r10,r10,#0x10000000\n");
\r
515 // --------------------------------------
\r
525 ot(" orr r0,r0,r0,lsr #%i\n", size?16:24);
\r
526 ot(" bic r0,r0,#0x%x\n", 1<<(32-wide));
\r
529 ot(" movs r0,r0,rrx\n");
\r
532 ot(" ldr r3,[r7,#0x4c]\n");
\r
533 ot(" movs r0,r0,lsl #1\n");
\r
535 ot(" tst r3,#0x20000000\n");
\r
536 ot(" orrne r0,r0,#0x%x\n", 1<<(32-wide));
\r
537 ot(" bicne r10,r10,#0x40000000 ;@ clear Z in case it got there\n");
\r
539 ot(" bic r10,r10,#0x10000000 ;@ make suve V is clear\n");
\r
547 ot(" subs r2,r2,#33\n");
\r
548 ot(" addmis r2,r2,#33 ;@ Now r2=0-%d\n",wide);
\r
552 ot(";@ Reduce r2 until <0:\n");
\r
553 ot("Reduce_%.4x%s\n",op,ms?"":":");
\r
554 ot(" subs r2,r2,#%d\n",wide+1);
\r
555 ot(" bpl Reduce_%.4x\n",op);
\r
556 ot(" adds r2,r2,#%d ;@ Now r2=0-%d\n",wide+1,wide);
\r
558 ot(" beq norotx_%.4x\n",op);
\r
562 if (usereg||count < 0)
\r
564 if (dir) ot(" rsb r2,r2,#%d ;@ Reverse direction\n",wide+1);
\r
568 if (dir) ot(" mov r2,#%d ;@ Reversed\n",wide+1-count);
\r
569 else ot(" mov r2,#%d\n",count);
\r
572 if (shift) ot(" mov r0,r0,lsr #%d ;@ Shift down\n",shift);
\r
575 ot(";@ First get X bit (middle):\n");
\r
576 ot(" ldr r3,[r7,#0x4c]\n");
\r
577 ot(" rsb r1,r2,#%d\n",wide);
\r
578 ot(" and r3,r3,#0x20000000\n");
\r
579 ot(" mov r3,r3,lsr #29\n");
\r
580 ot(" mov r3,r3,lsl r1\n");
\r
582 ot(";@ Rotate bits:\n");
\r
583 ot(" orr r3,r3,r0,lsr r2 ;@ Orr right part\n");
\r
584 ot(" rsbs r2,r2,#%d ;@ should also clear ARM V\n",wide+1);
\r
585 ot(" orrs r0,r3,r0,lsl r2 ;@ Orr left part, set flags\n");
\r
588 if (shift) ot(" movs r0,r0,lsl #%d ;@ Shift up and get correct NC flags\n",shift);
\r
589 OpGetFlags(0,!usereg);
\r
590 if (usereg) { // store X only if count is not 0
\r
591 ot(" str r10,[r7,#0x4c] ;@ if not 0, Save X bit\n");
\r
592 ot(" b nozerox%.4x\n",op);
\r
593 ot("norotx_%.4x%s\n",op,ms?"":":");
\r
594 ot(" ldr r2,[r7,#0x4c]\n");
\r
595 ot(" adds r0,r0,#0 ;@ Define flags\n");
\r
597 ot(" and r2,r2,#0x20000000\n");
\r
598 ot(" orr r10,r10,r2 ;@ C = old_X\n");
\r
599 ot("nozerox%.4x%s\n",op,ms?"":":");
\r
605 // --------------------------------------
\r
611 ot(";@ Mirror value in whole 32 bits:\n");
\r
612 if (size<=0) ot(" orr r0,r0,r0,lsr #8\n");
\r
613 if (size<=1) ot(" orr r0,r0,r0,lsr #16\n");
\r
617 ot(";@ Rotate register:\n");
\r
618 if (!dir) ot(" adds r0,r0,#0 ;@ first clear V and C\n"); // ARM does not clear C if rot count is 0
\r
621 if (dir) ot(" rsb %s,%s,#32\n",pct,pct);
\r
622 ot(" movs r0,r0,ror %s\n",pct);
\r
627 if (dir) ror=32-ror;
\r
628 if (ror&31) ot(" movs r0,r0,ror #%d\n",ror);
\r
634 ot(" bic r10,r10,#0x30000000 ;@ clear CV\n");
\r
635 ot(";@ Get carry bit from bit 0:\n");
\r
638 ot(" cmp %s,#32 ;@ rotating by 0?\n",pct);
\r
639 ot(" tstne r0,#1 ;@ no, check bit 0\n");
\r
642 ot(" tst r0,#1\n");
\r
643 ot(" orrne r10,r10,#0x20000000\n");
\r
648 // --------------------------------------
\r
653 // Emit a Asr/Lsr/Roxr/Ror opcode - 1110cccd xxuttnnn
\r
654 // (ccc=count, d=direction(r,l) xx=size extension, u=use reg for count, tt=type, nnn=register Dn)
\r
659 int size=0,usereg=0,type=0;
\r
664 if (size>=3) return 1; // use OpAsrEa()
\r
668 if (usereg==0) count=((count-1)&7)+1; // because ccc=000 means 8
\r
670 // Use the same opcode for target registers:
\r
673 // As long as count is not 8, use the same opcode for all shift counts:
\r
674 if (usereg==0 && count!=8 && !(count==1&&type==2)) { use|=0x0e00; count=-1; }
\r
675 if (usereg) { use&=~0x0e00; count=-1; } // Use same opcode for all Dn
\r
677 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
679 OpStart(op,ea,0,count<0); Cycles=size<2?6:8;
\r
681 EaCalc(11,0x0007, ea,size,earwt_shifted_up);
\r
682 EaRead(11, 0, ea,size,0x0007,earwt_shifted_up);
\r
684 EmitAsr(op,type,dir,count, size,usereg);
\r
686 EaWrite(11, 0, ea,size,0x0007,earwt_shifted_up);
\r
688 opend_op_changes_cycles = (count<0);
\r
694 // Asr/Lsr/Roxr/Ror etc EA - 11100ttd 11eeeeee
\r
695 int OpAsrEa(int op)
\r
697 int use=0,type=0,dir=0,ea=0,size=1;
\r
703 if (ea<0x10) return 1;
\r
704 // See if we can do this opcode:
\r
705 if (EaCanRead(ea,0)==0) return 1;
\r
706 if (EaCanWrite(ea)==0) return 1;
\r
708 use=OpBase(op,size);
\r
709 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
711 OpStart(op,ea); Cycles=6; // EmitAsr() will add 2
\r
713 EaCalc (11,0x003f,ea,size,earwt_shifted_up);
\r
714 EaRead (11, 0,ea,size,0x003f,earwt_shifted_up);
\r
716 EmitAsr(op,type,dir,1,size,0);
\r
718 EaWrite(11, 0,ea,size,0x003f,earwt_shifted_up);
\r
724 int OpTas(int op, int gen_special)
\r
731 // See if we can do this opcode:
\r
732 if (EaCanWrite(ea)==0 || EaAn(ea)) return 1;
\r
735 if (op!=use) { OpUse(op,use); return 0; } // Use existing handler
\r
737 if (!gen_special) OpStart(op,ea);
\r
739 ot("Op%.4x_%s\n", op, ms?"":":");
\r
742 if(ea>=8) Cycles+=10;
\r
744 EaCalc (11,0x003f,ea,0,earwt_shifted_up);
\r
745 EaRead (11, 1,ea,0,0x003f,earwt_shifted_up,1);
\r
750 #if CYCLONE_FOR_GENESIS
\r
751 // the original Sega hardware ignores write-back phase (to memory only)
\r
752 if (ea < 0x10 || gen_special) {
\r
754 ot(" orr r1,r1,#0x80000000 ;@ set bit7\n");
\r
756 EaWrite(11, 1,ea,0,0x003f,earwt_shifted_up);
\r
757 #if CYCLONE_FOR_GENESIS
\r
763 #if (CYCLONE_FOR_GENESIS == 2)
\r
764 if (!gen_special && ea >= 0x10) {
\r