cue support wip
[picodrive.git] / Pico / Memory.c
... / ...
CommitLineData
1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
4// (c) Copyright 2006,2007 notaz, All rights reserved.\r
5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
10#include "PicoInt.h"\r
11\r
12#include "sound/ym2612.h"\r
13#include "sound/sn76496.h"\r
14\r
15#ifndef UTYPES_DEFINED\r
16typedef unsigned char u8;\r
17typedef unsigned short u16;\r
18typedef unsigned int u32;\r
19#define UTYPES_DEFINED\r
20#endif\r
21\r
22extern unsigned int lastSSRamWrite; // used by serial SRAM code\r
23\r
24#ifdef _ASM_MEMORY_C\r
25u32 PicoRead8(u32 a);\r
26u32 PicoRead16(u32 a);\r
27void PicoWrite8(u32 a,u8 d);\r
28void PicoWriteRomHW_SSF2(u32 a,u32 d);\r
29#endif\r
30\r
31\r
32#ifdef EMU_CORE_DEBUG\r
33u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
34int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
35extern unsigned int ppop;\r
36#endif\r
37\r
38#ifdef IO_STATS\r
39void log_io(unsigned int addr, int bits, int rw);\r
40#elif defined(_MSC_VER)\r
41#define log_io\r
42#else\r
43#define log_io(...)\r
44#endif\r
45\r
46#if defined(EMU_C68K)\r
47static __inline int PicoMemBase(u32 pc)\r
48{\r
49 int membase=0;\r
50\r
51 if (pc<Pico.romsize+4)\r
52 {\r
53 membase=(int)Pico.rom; // Program Counter in Rom\r
54 }\r
55 else if ((pc&0xe00000)==0xe00000)\r
56 {\r
57 membase=(int)Pico.ram-(pc&0xff0000); // Program Counter in Ram\r
58 }\r
59 else\r
60 {\r
61 // Error - Program Counter is invalid\r
62 membase=(int)Pico.rom;\r
63 }\r
64\r
65 return membase;\r
66}\r
67#endif\r
68\r
69\r
70static u32 PicoCheckPc(u32 pc)\r
71{\r
72 u32 ret=0;\r
73#if defined(EMU_C68K)\r
74 pc-=PicoCpuCM68k.membase; // Get real pc\r
75// pc&=0xfffffe;\r
76 pc&=~1;\r
77 if ((pc<<8) == 0)\r
78 {\r
79 printf("%i:%03i: game crash detected @ %06x\n", Pico.m.frame_count, Pico.m.scanline, SekPc);\r
80 return (int)Pico.rom + Pico.romsize; // common crash condition, can happen if acc timing is off\r
81 }\r
82\r
83 PicoCpuCM68k.membase=PicoMemBase(pc&0x00ffffff);\r
84 PicoCpuCM68k.membase-=pc&0xff000000;\r
85\r
86 ret = PicoCpuCM68k.membase+pc;\r
87#endif\r
88 return ret;\r
89}\r
90\r
91\r
92PICO_INTERNAL int PicoInitPc(u32 pc)\r
93{\r
94 PicoCheckPc(pc);\r
95 return 0;\r
96}\r
97\r
98#ifndef _ASM_MEMORY_C\r
99PICO_INTERNAL_ASM void PicoMemReset(void)\r
100{\r
101}\r
102#endif\r
103\r
104// -----------------------------------------------------------------\r
105\r
106int PadRead(int i)\r
107{\r
108 int pad,value,data_reg;\r
109 pad=~PicoPad[i]; // Get inverse of pad MXYZ SACB RLDU\r
110 data_reg=Pico.ioports[i+1];\r
111\r
112 // orr the bits, which are set as output\r
113 value = data_reg&(Pico.ioports[i+4]|0x80);\r
114\r
115 if (PicoOpt & POPT_6BTN_PAD)\r
116 {\r
117 int phase = Pico.m.padTHPhase[i];\r
118\r
119 if(phase == 2 && !(data_reg&0x40)) { // TH\r
120 value|=(pad&0xc0)>>2; // ?0SA 0000\r
121 return value;\r
122 } else if(phase == 3) {\r
123 if(data_reg&0x40)\r
124 value|=(pad&0x30)|((pad>>8)&0xf); // ?1CB MXYZ\r
125 else\r
126 value|=((pad&0xc0)>>2)|0x0f; // ?0SA 1111\r
127 return value;\r
128 }\r
129 }\r
130\r
131 if(data_reg&0x40) // TH\r
132 value|=(pad&0x3f); // ?1CB RLDU\r
133 else value|=((pad&0xc0)>>2)|(pad&3); // ?0SA 00DU\r
134\r
135 return value; // will mirror later\r
136}\r
137\r
138\r
139#ifndef _ASM_MEMORY_C\r
140static\r
141#endif\r
142u32 SRAMRead(u32 a)\r
143{\r
144 unsigned int sreg = Pico.m.sram_reg;\r
145 if (!(sreg & 0x10) && (sreg & 1) && a > 0x200001) { // not yet detected SRAM\r
146 elprintf(EL_SRAMIO, "normal sram detected.");\r
147 Pico.m.sram_reg|=0x10; // should be normal SRAM\r
148 }\r
149 if (sreg & 4) // EEPROM read\r
150 return SRAMReadEEPROM();\r
151 else // if(sreg & 1) // (sreg&5) is one of prerequisites\r
152 return *(u8 *)(SRam.data-SRam.start+a);\r
153}\r
154\r
155#ifndef _ASM_MEMORY_C\r
156static\r
157#endif\r
158u32 SRAMRead16(u32 a)\r
159{\r
160 u32 d;\r
161 if (Pico.m.sram_reg & 4) {\r
162 d = SRAMReadEEPROM();\r
163 d |= d << 8;\r
164 } else {\r
165 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
166 d =*pm++ << 8;\r
167 d|=*pm++;\r
168 }\r
169 return d;\r
170}\r
171\r
172static void SRAMWrite(u32 a, u32 d)\r
173{\r
174 unsigned int sreg = Pico.m.sram_reg;\r
175 if(!(sreg & 0x10)) {\r
176 // not detected SRAM\r
177 if((a&~1)==0x200000) {\r
178 elprintf(EL_SRAMIO, "eeprom detected.");\r
179 sreg|=4; // this should be a game with EEPROM (like NBA Jam)\r
180 SRam.start=0x200000; SRam.end=SRam.start+1;\r
181 } else\r
182 elprintf(EL_SRAMIO, "normal sram detected.");\r
183 sreg|=0x10;\r
184 Pico.m.sram_reg=sreg;\r
185 }\r
186 if(sreg & 4) { // EEPROM write\r
187 // this diff must be at most 16 for NBA Jam to work\r
188 if(SekCyclesDoneT()-lastSSRamWrite < 16) {\r
189 // just update pending state\r
190 elprintf(EL_EEPROM, "eeprom: skip because cycles=%i", SekCyclesDoneT()-lastSSRamWrite);\r
191 SRAMUpdPending(a, d);\r
192 } else {\r
193 int old=sreg;\r
194 SRAMWriteEEPROM(sreg>>6); // execute pending\r
195 SRAMUpdPending(a, d);\r
196 if ((old^Pico.m.sram_reg)&0xc0) // update time only if SDA/SCL changed\r
197 lastSSRamWrite = SekCyclesDoneT();\r
198 }\r
199 } else if(!(sreg & 2)) {\r
200 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
201 if(*pm != (u8)d) {\r
202 SRam.changed = 1;\r
203 *pm=(u8)d;\r
204 }\r
205 }\r
206}\r
207\r
208// for nonstandard reads\r
209static u32 OtherRead16End(u32 a, int realsize)\r
210{\r
211 u32 d=0;\r
212\r
213 // for games with simple protection devices, discovered by Haze\r
214 // some dumb detection is used, but that should be enough to make things work\r
215 if ((a>>22) == 1 && Pico.romsize >= 512*1024) {\r
216 if (*(int *)(Pico.rom+0x123e4) == 0x00550c39 && *(int *)(Pico.rom+0x123e8) == 0x00000040) { // Super Bubble Bobble (Unl) [!]\r
217 if (a == 0x400000) { d=0x55<<8; goto end; }\r
218 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
219 }\r
220 else if (*(int *)(Pico.rom+0x008c4) == 0x66240055 && *(int *)(Pico.rom+0x008c8) == 0x00404df9) { // Smart Mouse (Unl)\r
221 if (a == 0x400000) { d=0x55<<8; goto end; }\r
222 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
223 else if (a == 0x400004) { d=0xaa<<8; goto end; }\r
224 else if (a == 0x400006) { d=0xf0<<8; goto end; }\r
225 }\r
226 else if (*(int *)(Pico.rom+0x00404) == 0x00a90600 && *(int *)(Pico.rom+0x00408) == 0x6708b013) { // King of Fighters '98, The (Unl) [!]\r
227 if (a == 0x480000 || a == 0x4800e0 || a == 0x4824a0 || a == 0x488880) { d=0xaa<<8; goto end; }\r
228 else if (a == 0x4a8820) { d=0x0a<<8; goto end; }\r
229 // there is also a read @ 0x4F8820 which needs 0, but that is returned in default case\r
230 }\r
231 else if (*(int *)(Pico.rom+0x01b24) == 0x004013f9 && *(int *)(Pico.rom+0x01b28) == 0x00ff0000) { // Mahjong Lover (Unl) [!]\r
232 if (a == 0x400000) { d=0x90<<8; goto end; }\r
233 else if (a == 0x401000) { d=0xd3<<8; goto end; } // this one doesn't seem to be needed, the code does 2 comparisons and only then\r
234 // checks the result, which is of the above one. Left it just in case.\r
235 }\r
236 else if (*(int *)(Pico.rom+0x05254) == 0x0c3962d0 && *(int *)(Pico.rom+0x05258) == 0x00400055) { // Elf Wor (Unl)\r
237 if (a == 0x400000) { d=0x55<<8; goto end; }\r
238 else if (a == 0x400004) { d=0xc9<<8; goto end; } // this check is done if the above one fails\r
239 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
240 else if (a == 0x400006) { d=0x18<<8; goto end; } // similar to above\r
241 }\r
242 // our default behaviour is to return whatever was last written a 0x400000-0x7fffff range (used by Squirrel King (R) [!])\r
243 // Lion King II, The (Unl) [!] writes @ 400000 and wants to get that val @ 400002 and wites another val\r
244 // @ 400004 which is expected @ 400006, so we really remember 2 values here\r
245 d = Pico.m.prot_bytes[(a>>2)&1]<<8;\r
246 }\r
247 else if (a == 0xa13000 && Pico.romsize >= 1024*1024) {\r
248 if (*(int *)(Pico.rom+0xc8af0) == 0x30133013 && *(int *)(Pico.rom+0xc8af4) == 0x000f0240) { // Rockman X3 (Unl) [!]\r
249 d=0x0c; goto end;\r
250 }\r
251 else if (*(int *)(Pico.rom+0x28888) == 0x07fc0000 && *(int *)(Pico.rom+0x2888c) == 0x4eb94e75) { // Bug's Life, A (Unl) [!]\r
252 d=0x28; goto end; // does the check from RAM\r
253 }\r
254 else if (*(int *)(Pico.rom+0xc8778) == 0x30133013 && *(int *)(Pico.rom+0xc877c) == 0x000f0240) { // Super Mario Bros. (Unl) [!]\r
255 d=0x0c; goto end; // seems to be the same code as in Rockman X3 (Unl) [!]\r
256 }\r
257 else if (*(int *)(Pico.rom+0xf20ec) == 0x30143013 && *(int *)(Pico.rom+0xf20f0) == 0x000f0200) { // Super Mario 2 1998 (Unl) [!]\r
258 d=0x0a; goto end;\r
259 }\r
260 }\r
261 else if (a == 0xa13002) { // Pocket Monsters (Unl)\r
262 d=0x01; goto end;\r
263 }\r
264 else if (a == 0xa1303E) { // Pocket Monsters (Unl)\r
265 d=0x1f; goto end;\r
266 }\r
267 else if (a == 0x30fe02) {\r
268 // Virtua Racing - just for fun\r
269 // this seems to be some flag that SVP is ready or something similar\r
270 d=1; goto end;\r
271 }\r
272\r
273end:\r
274 elprintf(EL_UIO, "strange r%i: [%06x] %04x @%06x", realsize, a&0xffffff, d, SekPc);\r
275 return d;\r
276}\r
277\r
278\r
279//extern UINT32 mz80GetRegisterValue(void *, UINT32);\r
280\r
281static void OtherWrite8End(u32 a,u32 d,int realsize)\r
282{\r
283 // sram\r
284 if(a >= SRam.start && a <= SRam.end) {\r
285 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d, SekPc);\r
286 SRAMWrite(a, d);\r
287 return;\r
288 }\r
289\r
290#ifdef _ASM_MEMORY_C\r
291 // special ROM hardware (currently only banking and sram reg supported)\r
292 if((a&0xfffff1) == 0xA130F1) {\r
293 PicoWriteRomHW_SSF2(a, d); // SSF2 or SRAM\r
294 return;\r
295 }\r
296#else\r
297 // sram access register\r
298 if(a == 0xA130F1) {\r
299 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
300 Pico.m.sram_reg &= ~3;\r
301 Pico.m.sram_reg |= (u8)(d&3);\r
302 return;\r
303 }\r
304#endif\r
305 elprintf(EL_UIO, "strange w%i: %06x, %08x @%06x", realsize, a&0xffffff, d, SekPc);\r
306\r
307 // for games with simple protection devices, discovered by Haze\r
308 if ((a>>22) == 1)\r
309 Pico.m.prot_bytes[(a>>2)&1] = (u8)d;\r
310}\r
311\r
312#include "MemoryCmn.c"\r
313\r
314\r
315// -----------------------------------------------------------------\r
316// Read Rom and read Ram\r
317\r
318#ifndef _ASM_MEMORY_C\r
319PICO_INTERNAL_ASM u32 PicoRead8(u32 a)\r
320{\r
321 u32 d=0;\r
322\r
323 if ((a&0xe00000)==0xe00000) { d = *(u8 *)(Pico.ram+((a^1)&0xffff)); goto end; } // Ram\r
324\r
325 a&=0xffffff;\r
326\r
327#ifndef EMU_CORE_DEBUG\r
328 // sram\r
329 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
330 d = SRAMRead(a);\r
331 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
332 goto end;\r
333 }\r
334#endif\r
335\r
336 if (a<Pico.romsize) { d = *(u8 *)(Pico.rom+(a^1)); goto end; } // Rom\r
337 log_io(a, 8, 0);\r
338 if ((a&0xff4000)==0xa00000) { d=z80Read8(a); goto end; } // Z80 Ram\r
339\r
340 if ((a&0xe700e0)==0xc00000) // VDP\r
341 d=PicoVideoRead(a);\r
342 else d=OtherRead16(a&~1, 8);\r
343 if ((a&1)==0) d>>=8;\r
344\r
345end:\r
346 elprintf(EL_IO, "r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPc);\r
347#ifdef EMU_CORE_DEBUG\r
348 if (a>=Pico.romsize) {\r
349 lastread_a = a;\r
350 lastread_d[lrp_cyc++&15] = (u8)d;\r
351 }\r
352#endif\r
353 return d;\r
354}\r
355\r
356PICO_INTERNAL_ASM u32 PicoRead16(u32 a)\r
357{\r
358 u32 d=0;\r
359\r
360 if ((a&0xe00000)==0xe00000) { d=*(u16 *)(Pico.ram+(a&0xfffe)); goto end; } // Ram\r
361\r
362 a&=0xfffffe;\r
363\r
364#ifndef EMU_CORE_DEBUG\r
365 // sram\r
366 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
367 d = SRAMRead16(a);\r
368 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
369 goto end;\r
370 }\r
371#endif\r
372\r
373 if (a<Pico.romsize) { d = *(u16 *)(Pico.rom+a); goto end; } // Rom\r
374 log_io(a, 16, 0);\r
375\r
376 if ((a&0xe700e0)==0xc00000)\r
377 d = PicoVideoRead(a);\r
378 else d = OtherRead16(a, 16);\r
379\r
380end:\r
381 elprintf(EL_IO, "r16: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
382#ifdef EMU_CORE_DEBUG\r
383 if (a>=Pico.romsize) {\r
384 lastread_a = a;\r
385 lastread_d[lrp_cyc++&15] = d;\r
386 }\r
387#endif\r
388 return d;\r
389}\r
390\r
391PICO_INTERNAL_ASM u32 PicoRead32(u32 a)\r
392{\r
393 u32 d=0;\r
394\r
395 if ((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); d = (pm[0]<<16)|pm[1]; goto end; } // Ram\r
396\r
397 a&=0xfffffe;\r
398\r
399 // sram\r
400 if(a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
401 d = (SRAMRead16(a)<<16)|SRAMRead16(a+2);\r
402 elprintf(EL_SRAMIO, "sram r32 [%06x] %08x @ %06x", a, d, SekPc);\r
403 goto end;\r
404 }\r
405\r
406 if (a<Pico.romsize) { u16 *pm=(u16 *)(Pico.rom+a); d = (pm[0]<<16)|pm[1]; goto end; } // Rom\r
407 log_io(a, 32, 0);\r
408\r
409 if ((a&0xe700e0)==0xc00000)\r
410 d = (PicoVideoRead(a)<<16)|PicoVideoRead(a+2);\r
411 else d = (OtherRead16(a, 32)<<16)|OtherRead16(a+2, 32);\r
412\r
413end:\r
414 elprintf(EL_IO, "r32: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
415#ifdef EMU_CORE_DEBUG\r
416 if (a>=Pico.romsize) {\r
417 lastread_a = a;\r
418 lastread_d[lrp_cyc++&15] = d;\r
419 }\r
420#endif\r
421 return d;\r
422}\r
423#endif\r
424\r
425// -----------------------------------------------------------------\r
426// Write Ram\r
427\r
428#if !defined(_ASM_MEMORY_C) || defined(_ASM_MEMORY_C_AMIPS)\r
429PICO_INTERNAL_ASM void PicoWrite8(u32 a,u8 d)\r
430{\r
431 elprintf(EL_IO, "w8 : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
432#ifdef EMU_CORE_DEBUG\r
433 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
434#endif\r
435\r
436 if ((a&0xe00000)==0xe00000) { *(u8 *)(Pico.ram+((a^1)&0xffff))=d; return; } // Ram\r
437 log_io(a, 8, 1);\r
438\r
439 a&=0xffffff;\r
440 OtherWrite8(a,d);\r
441}\r
442#endif\r
443\r
444void PicoWrite16(u32 a,u16 d)\r
445{\r
446 elprintf(EL_IO, "w16: %06x, %04x", a&0xffffff, d);\r
447#ifdef EMU_CORE_DEBUG\r
448 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
449#endif\r
450\r
451 if ((a&0xe00000)==0xe00000) { *(u16 *)(Pico.ram+(a&0xfffe))=d; return; } // Ram\r
452 log_io(a, 16, 1);\r
453\r
454 a&=0xfffffe;\r
455 if ((a&0xe700e0)==0xc00000) { PicoVideoWrite(a,(u16)d); return; } // VDP\r
456 OtherWrite16(a,d);\r
457}\r
458\r
459static void PicoWrite32(u32 a,u32 d)\r
460{\r
461 elprintf(EL_IO, "w32: %06x, %08x", a&0xffffff, d);\r
462#ifdef EMU_CORE_DEBUG\r
463 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
464#endif\r
465\r
466 if ((a&0xe00000)==0xe00000)\r
467 {\r
468 // Ram:\r
469 u16 *pm=(u16 *)(Pico.ram+(a&0xfffe));\r
470 pm[0]=(u16)(d>>16); pm[1]=(u16)d;\r
471 return;\r
472 }\r
473 log_io(a, 32, 1);\r
474\r
475 a&=0xfffffe;\r
476 if ((a&0xe700e0)==0xc00000)\r
477 {\r
478 // VDP:\r
479 PicoVideoWrite(a, (u16)(d>>16));\r
480 PicoVideoWrite(a+2,(u16)d);\r
481 return;\r
482 }\r
483\r
484 OtherWrite16(a, (u16)(d>>16));\r
485 OtherWrite16(a+2,(u16)d);\r
486}\r
487\r
488\r
489// -----------------------------------------------------------------\r
490\r
491// TODO: asm code\r
492static void OtherWrite16End(u32 a,u32 d,int realsize)\r
493{\r
494 PicoWrite8Hook(a, d>>8, realsize);\r
495 PicoWrite8Hook(a+1,d&0xff, realsize);\r
496}\r
497\r
498u32 (*PicoRead16Hook) (u32 a, int realsize) = OtherRead16End;\r
499void (*PicoWrite8Hook) (u32 a, u32 d, int realsize) = OtherWrite8End;\r
500void (*PicoWrite16Hook)(u32 a, u32 d, int realsize) = OtherWrite16End;\r
501\r
502PICO_INTERNAL void PicoMemResetHooks(void)\r
503{\r
504 // default unmapped/cart specific handlers\r
505 PicoRead16Hook = OtherRead16End;\r
506 PicoWrite8Hook = OtherWrite8End;\r
507 PicoWrite16Hook = OtherWrite16End;\r
508}\r
509\r
510PICO_INTERNAL void PicoMemSetup(void)\r
511{\r
512 // Setup memory callbacks:\r
513#ifdef EMU_C68K\r
514 PicoCpuCM68k.checkpc=PicoCheckPc;\r
515 PicoCpuCM68k.fetch8 =PicoCpuCM68k.read8 =PicoRead8;\r
516 PicoCpuCM68k.fetch16=PicoCpuCM68k.read16=PicoRead16;\r
517 PicoCpuCM68k.fetch32=PicoCpuCM68k.read32=PicoRead32;\r
518 PicoCpuCM68k.write8 =PicoWrite8;\r
519 PicoCpuCM68k.write16=PicoWrite16;\r
520 PicoCpuCM68k.write32=PicoWrite32;\r
521#endif\r
522#ifdef EMU_F68K\r
523 PicoCpuFM68k.read_byte =PicoRead8;\r
524 PicoCpuFM68k.read_word =PicoRead16;\r
525 PicoCpuFM68k.read_long =PicoRead32;\r
526 PicoCpuFM68k.write_byte=PicoWrite8;\r
527 PicoCpuFM68k.write_word=PicoWrite16;\r
528 PicoCpuFM68k.write_long=PicoWrite32;\r
529\r
530 // setup FAME fetchmap\r
531 {\r
532 int i;\r
533 // by default, point everything to fitst 64k of ROM\r
534 for (i = 0; i < M68K_FETCHBANK1; i++)\r
535 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
536 // now real ROM\r
537 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
538 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom;\r
539 // .. and RAM\r
540 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
541 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
542 }\r
543#endif\r
544}\r
545\r
546\r
547#ifdef EMU_M68K\r
548unsigned int m68k_read_pcrelative_CD8 (unsigned int a);\r
549unsigned int m68k_read_pcrelative_CD16(unsigned int a);\r
550unsigned int m68k_read_pcrelative_CD32(unsigned int a);\r
551\r
552// these are allowed to access RAM\r
553static unsigned int m68k_read_8 (unsigned int a, int do_fake)\r
554{\r
555 a&=0xffffff;\r
556 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u8 *)(Pico.rom+(a^1)); // Rom\r
557#ifdef EMU_CORE_DEBUG\r
558 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
559#endif\r
560 if(PicoAHW&1) return m68k_read_pcrelative_CD8(a);\r
561 if((a&0xe00000)==0xe00000) return *(u8 *)(Pico.ram+((a^1)&0xffff)); // Ram\r
562 return 0;\r
563}\r
564static unsigned int m68k_read_16(unsigned int a, int do_fake)\r
565{\r
566 a&=0xffffff;\r
567 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u16 *)(Pico.rom+(a&~1)); // Rom\r
568#ifdef EMU_CORE_DEBUG\r
569 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
570#endif\r
571 if(PicoAHW&1) return m68k_read_pcrelative_CD16(a);\r
572 if((a&0xe00000)==0xe00000) return *(u16 *)(Pico.ram+(a&0xfffe)); // Ram\r
573 return 0;\r
574}\r
575static unsigned int m68k_read_32(unsigned int a, int do_fake)\r
576{\r
577 a&=0xffffff;\r
578 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) { u16 *pm=(u16 *)(Pico.rom+(a&~1)); return (pm[0]<<16)|pm[1]; }\r
579#ifdef EMU_CORE_DEBUG\r
580 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
581#endif\r
582 if(PicoAHW&1) return m68k_read_pcrelative_CD32(a);\r
583 if((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); return (pm[0]<<16)|pm[1]; } // Ram\r
584 return 0;\r
585}\r
586\r
587unsigned int m68k_read_pcrelative_8 (unsigned int a) { return m68k_read_8 (a, 1); }\r
588unsigned int m68k_read_pcrelative_16(unsigned int a) { return m68k_read_16(a, 1); }\r
589unsigned int m68k_read_pcrelative_32(unsigned int a) { return m68k_read_32(a, 1); }\r
590unsigned int m68k_read_immediate_16(unsigned int a) { return m68k_read_16(a, 0); }\r
591unsigned int m68k_read_immediate_32(unsigned int a) { return m68k_read_32(a, 0); }\r
592unsigned int m68k_read_disassembler_8 (unsigned int a) { return m68k_read_8 (a, 0); }\r
593unsigned int m68k_read_disassembler_16(unsigned int a) { return m68k_read_16(a, 0); }\r
594unsigned int m68k_read_disassembler_32(unsigned int a) { return m68k_read_32(a, 0); }\r
595\r
596#ifdef EMU_CORE_DEBUG\r
597// ROM only\r
598unsigned int m68k_read_memory_8(unsigned int a)\r
599{\r
600 u8 d;\r
601 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
602 d = *(u8 *) (Pico.rom+(a^1));\r
603 else d = (u8) lastread_d[lrp_mus++&15];\r
604 elprintf(EL_IO, "r8_mu : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
605 return d;\r
606}\r
607unsigned int m68k_read_memory_16(unsigned int a)\r
608{\r
609 u16 d;\r
610 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
611 d = *(u16 *)(Pico.rom+(a&~1));\r
612 else d = (u16) lastread_d[lrp_mus++&15];\r
613 elprintf(EL_IO, "r16_mu: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
614 return d;\r
615}\r
616unsigned int m68k_read_memory_32(unsigned int a)\r
617{\r
618 u32 d;\r
619 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
620 { u16 *pm=(u16 *)(Pico.rom+(a&~1));d=(pm[0]<<16)|pm[1]; }\r
621 else if (a <= 0x78) d = m68k_read_32(a, 0);\r
622 else d = lastread_d[lrp_mus++&15];\r
623 elprintf(EL_IO, "r32_mu: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
624 return d;\r
625}\r
626\r
627// ignore writes, Cyclone already done that\r
628void m68k_write_memory_8(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
629void m68k_write_memory_16(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
630void m68k_write_memory_32(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
631#else\r
632unsigned char PicoReadCD8w (unsigned int a);\r
633unsigned short PicoReadCD16w(unsigned int a);\r
634unsigned int PicoReadCD32w(unsigned int a);\r
635void PicoWriteCD8w (unsigned int a, unsigned char d);\r
636void PicoWriteCD16w(unsigned int a, unsigned short d);\r
637void PicoWriteCD32w(unsigned int a, unsigned int d);\r
638\r
639/* it appears that Musashi doesn't always mask the unused bits */\r
640unsigned int m68k_read_memory_8(unsigned int address)\r
641{\r
642 unsigned int d = (PicoAHW&1) ? PicoReadCD8w(address) : PicoRead8(address);\r
643 return d&0xff;\r
644}\r
645\r
646unsigned int m68k_read_memory_16(unsigned int address)\r
647{\r
648 unsigned int d = (PicoAHW&1) ? PicoReadCD16w(address) : PicoRead16(address);\r
649 return d&0xffff;\r
650}\r
651\r
652unsigned int m68k_read_memory_32(unsigned int address)\r
653{\r
654 return (PicoAHW&1) ? PicoReadCD32w(address) : PicoRead32(address);\r
655}\r
656\r
657void m68k_write_memory_8(unsigned int address, unsigned int value)\r
658{\r
659 if (PicoAHW&1) PicoWriteCD8w(address, (u8)value); else PicoWrite8(address, (u8)value);\r
660}\r
661\r
662void m68k_write_memory_16(unsigned int address, unsigned int value)\r
663{\r
664 if (PicoAHW&1) PicoWriteCD16w(address,(u16)value); else PicoWrite16(address,(u16)value);\r
665}\r
666\r
667void m68k_write_memory_32(unsigned int address, unsigned int value)\r
668{\r
669 if (PicoAHW&1) PicoWriteCD32w(address, value); else PicoWrite32(address, value);\r
670}\r
671#endif\r
672#endif // EMU_M68K\r
673\r
674\r
675// -----------------------------------------------------------------\r
676// z80 memhandlers\r
677\r
678PICO_INTERNAL unsigned char z80_read(unsigned short a)\r
679{\r
680 u8 ret = 0;\r
681\r
682 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
683 {\r
684 if (PicoOpt&POPT_EN_FM) ret = (u8) YM2612Read();\r
685 return ret;\r
686 }\r
687\r
688 if (a>=0x8000)\r
689 {\r
690 extern u32 PicoReadM68k8(u32 a);\r
691 u32 addr68k;\r
692 addr68k=Pico.m.z80_bank68k<<15;\r
693 addr68k+=a&0x7fff;\r
694\r
695 if (PicoAHW & PAHW_MCD)\r
696 ret = PicoReadM68k8(addr68k);\r
697 else ret = PicoRead8(addr68k);\r
698 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
699 return ret;\r
700 }\r
701\r
702 // should not be needed, cores should be able to access RAM themselves\r
703 if (a<0x4000) return Pico.zram[a&0x1fff];\r
704\r
705 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, ret);\r
706 return ret;\r
707}\r
708\r
709#ifndef _USE_CZ80\r
710PICO_INTERNAL_ASM void z80_write(unsigned char data, unsigned short a)\r
711#else\r
712PICO_INTERNAL_ASM void z80_write(unsigned int a, unsigned char data)\r
713#endif\r
714{\r
715 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
716 {\r
717 if(PicoOpt&POPT_EN_FM) emustatus|=YM2612Write(a, data) & 1;\r
718 return;\r
719 }\r
720\r
721 if ((a&0xfff9)==0x7f11) // 7f11 7f13 7f15 7f17\r
722 {\r
723 if(PicoOpt&POPT_EN_PSG) SN76496Write(data);\r
724 return;\r
725 }\r
726\r
727 if ((a>>8)==0x60)\r
728 {\r
729 Pico.m.z80_bank68k>>=1;\r
730 Pico.m.z80_bank68k|=(data&1)<<8;\r
731 Pico.m.z80_bank68k&=0x1ff; // 9 bits and filled in the new top one\r
732 return;\r
733 }\r
734\r
735 if (a>=0x8000)\r
736 {\r
737 extern void PicoWriteM68k8(u32 a,u8 d);\r
738 u32 addr68k;\r
739 addr68k=Pico.m.z80_bank68k<<15;\r
740 addr68k+=a&0x7fff;\r
741 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
742 if (PicoAHW & PAHW_MCD)\r
743 PicoWriteM68k8(addr68k, data);\r
744 else PicoWrite8(addr68k, data);\r
745 return;\r
746 }\r
747\r
748 // should not be needed\r
749 if (a<0x4000) { Pico.zram[a&0x1fff]=data; return; }\r
750\r
751 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
752}\r
753\r
754#ifndef _USE_CZ80\r
755PICO_INTERNAL unsigned short z80_read16(unsigned short a)\r
756{\r
757 return (u16) ( (u16)z80_read(a) | ((u16)z80_read((u16)(a+1))<<8) );\r
758}\r
759\r
760PICO_INTERNAL void z80_write16(unsigned short data, unsigned short a)\r
761{\r
762 z80_write((unsigned char) data,a);\r
763 z80_write((unsigned char)(data>>8),(u16)(a+1));\r
764}\r
765#endif\r
766\r