dualcore integration in famc, bram cart C code, psp bugfixes
[picodrive.git] / Pico / cd / Pico.c
... / ...
CommitLineData
1// (c) Copyright 2007 notaz, All rights reserved.
2
3
4#include "../PicoInt.h"
5
6
7extern unsigned char formatted_bram[4*0x10];
8extern unsigned int s68k_poll_adclk;
9
10void (*PicoMCDopenTray)(void) = NULL;
11int (*PicoMCDcloseTray)(void) = NULL;
12
13#define dump_ram(ram,fname) \
14{ \
15 int i, d; \
16 FILE *f; \
17\
18 for (i = 0; i < sizeof(ram); i+=2) { \
19 d = (ram[i]<<8) | ram[i+1]; \
20 *(unsigned short *)(ram+i) = d; \
21 } \
22 f = fopen(fname, "wb"); \
23 if (f) { \
24 fwrite(ram, 1, sizeof(ram), f); \
25 fclose(f); \
26 } \
27 for (i = 0; i < sizeof(ram); i+=2) { \
28 d = (ram[i]<<8) | ram[i+1]; \
29 *(unsigned short *)(ram+i) = d; \
30 } \
31}
32
33
34PICO_INTERNAL int PicoInitMCD(void)
35{
36 SekInitS68k();
37 Init_CD_Driver();
38
39 return 0;
40}
41
42
43PICO_INTERNAL void PicoExitMCD(void)
44{
45 End_CD_Driver();
46
47 //dump_ram(Pico_mcd->prg_ram, "prg.bin");
48 //dump_ram(Pico.ram, "ram.bin");
49}
50
51PICO_INTERNAL int PicoResetMCD(int hard)
52{
53 if (hard) {
54 int fmt_size = sizeof(formatted_bram);
55 memset(Pico_mcd->prg_ram, 0, sizeof(Pico_mcd->prg_ram));
56 memset(Pico_mcd->word_ram2M, 0, sizeof(Pico_mcd->word_ram2M));
57 memset(Pico_mcd->pcm_ram, 0, sizeof(Pico_mcd->pcm_ram));
58 memset(Pico_mcd->bram, 0, sizeof(Pico_mcd->bram));
59 memcpy(Pico_mcd->bram + sizeof(Pico_mcd->bram) - fmt_size, formatted_bram, fmt_size);
60 }
61 memset(Pico_mcd->s68k_regs, 0, sizeof(Pico_mcd->s68k_regs));
62 memset(&Pico_mcd->pcm, 0, sizeof(Pico_mcd->pcm));
63 memset(&Pico_mcd->m, 0, sizeof(Pico_mcd->m));
64
65 *(unsigned int *)(Pico_mcd->bios + 0x70) = 0xffffffff; // reset hint vector (simplest way to implement reg6)
66 Pico_mcd->m.state_flags |= 1; // s68k reset pending
67 Pico_mcd->s68k_regs[3] = 1; // 2M word RAM mode with m68k access after reset
68
69 Reset_CD();
70 LC89510_Reset();
71 gfx_cd_reset();
72 PicoMemResetCD(1);
73#ifdef _ASM_CD_MEMORY_C
74 //PicoMemResetCDdecode(1); // don't have to call this in 2M mode
75#endif
76
77 // use SRam.data for RAM cart
78 if (SRam.data) free(SRam.data);
79 SRam.data = NULL;
80 if (PicoOpt&0x8000)
81 SRam.data = calloc(1, 0x12000);
82
83 return 0;
84}
85
86static __inline void SekRunM68k(int cyc)
87{
88 int cyc_do;
89 SekCycleAim+=cyc;
90 if ((cyc_do=SekCycleAim-SekCycleCnt) <= 0) return;
91#if defined(EMU_CORE_DEBUG)
92 SekCycleCnt+=CM_compareRun(cyc_do, 0);
93#elif defined(EMU_C68K)
94 PicoCpuCM68k.cycles=cyc_do;
95 CycloneRun(&PicoCpuCM68k);
96 SekCycleCnt+=cyc_do-PicoCpuCM68k.cycles;
97#elif defined(EMU_M68K)
98 m68k_set_context(&PicoCpuMM68k);
99 SekCycleCnt+=m68k_execute(cyc_do);
100#elif defined(EMU_F68K)
101 g_m68kcontext=&PicoCpuFM68k;
102 SekCycleCnt+=fm68k_emulate(cyc_do, 0);
103#endif
104}
105
106static __inline void SekRunS68k(int cyc)
107{
108 int cyc_do;
109 SekCycleAimS68k+=cyc;
110 if ((cyc_do=SekCycleAimS68k-SekCycleCntS68k) <= 0) return;
111#if defined(EMU_CORE_DEBUG)
112 SekCycleCntS68k+=CM_compareRun(cyc_do, 1);
113#elif defined(EMU_C68K)
114 PicoCpuCS68k.cycles=cyc_do;
115 CycloneRun(&PicoCpuCS68k);
116 SekCycleCntS68k+=cyc_do-PicoCpuCS68k.cycles;
117#elif defined(EMU_M68K)
118 m68k_set_context(&PicoCpuMS68k);
119 SekCycleCntS68k+=m68k_execute(cyc_do);
120#elif defined(EMU_F68K)
121 g_m68kcontext=&PicoCpuFS68k;
122 SekCycleCntS68k+=fm68k_emulate(cyc_do, 0);
123#endif
124}
125
126#define PS_STEP_M68K ((488<<16)/20) // ~24
127//#define PS_STEP_S68K 13
128
129#if defined(_ASM_CD_PICO_C)
130extern void SekRunPS(int cyc_m68k, int cyc_s68k);
131#elif defined(EMU_F68K)
132static __inline void SekRunPS(int cyc_m68k, int cyc_s68k)
133{
134 SekCycleAim+=cyc_m68k;
135 SekCycleAimS68k+=cyc_s68k;
136 fm68k_emulate(0, 1);
137}
138#else
139static __inline void SekRunPS(int cyc_m68k, int cyc_s68k)
140{
141 int cycn, cycn_s68k, cyc_do;
142 SekCycleAim+=cyc_m68k;
143 SekCycleAimS68k+=cyc_s68k;
144
145// fprintf(stderr, "=== start %3i/%3i [%3i/%3i] {%05i.%i} ===\n", cyc_m68k, cyc_s68k,
146// SekCycleAim-SekCycleCnt, SekCycleAimS68k-SekCycleCntS68k, Pico.m.frame_count, Pico.m.scanline);
147
148 /* loop 488 downto 0 in steps of PS_STEP */
149 for (cycn = (488<<16)-PS_STEP_M68K; cycn >= 0; cycn -= PS_STEP_M68K)
150 {
151 cycn_s68k = (cycn + cycn/2 + cycn/8) >> 16;
152 if ((cyc_do = SekCycleAim-SekCycleCnt-(cycn>>16)) > 0) {
153#if defined(EMU_C68K)
154 PicoCpuCM68k.cycles = cyc_do;
155 CycloneRun(&PicoCpuCM68k);
156 SekCycleCnt += cyc_do - PicoCpuCM68k.cycles;
157#elif defined(EMU_M68K)
158 m68k_set_context(&PicoCpuMM68k);
159 SekCycleCnt += m68k_execute(cyc_do);
160#elif defined(EMU_F68K)
161 g_m68kcontext = &PicoCpuFM68k;
162 SekCycleCnt += fm68k_emulate(cyc_do, 0);
163#endif
164 }
165 if ((cyc_do = SekCycleAimS68k-SekCycleCntS68k-cycn_s68k) > 0) {
166#if defined(EMU_C68K)
167 PicoCpuCS68k.cycles = cyc_do;
168 CycloneRun(&PicoCpuCS68k);
169 SekCycleCntS68k += cyc_do - PicoCpuCS68k.cycles;
170#elif defined(EMU_M68K)
171 m68k_set_context(&PicoCpuMS68k);
172 SekCycleCntS68k += m68k_execute(cyc_do);
173#elif defined(EMU_F68K)
174 g_m68kcontext = &PicoCpuFS68k;
175 SekCycleCntS68k += fm68k_emulate(cyc_do, 0);
176#endif
177 }
178 }
179}
180#endif
181
182
183static __inline void check_cd_dma(void)
184{
185 int ddx;
186
187 if (!(Pico_mcd->scd.Status_CDC & 0x08)) return;
188
189 ddx = Pico_mcd->s68k_regs[4] & 7;
190 if (ddx < 2) return; // invalid
191 if (ddx < 4) {
192 Pico_mcd->s68k_regs[4] |= 0x40; // Data set ready in host port
193 return;
194 }
195 if (ddx == 6) return; // invalid
196
197 Update_CDC_TRansfer(ddx); // now go and do the actual transfer
198}
199
200static __inline void update_chips(void)
201{
202 int counter_timer, int3_set;
203 int counter75hz_lim = Pico.m.pal ? 2080 : 2096;
204
205 // 75Hz CDC update
206 if ((Pico_mcd->m.counter75hz+=10) >= counter75hz_lim) {
207 Pico_mcd->m.counter75hz -= counter75hz_lim;
208 Check_CD_Command();
209 }
210
211 // update timers
212 counter_timer = Pico.m.pal ? 0x21630 : 0x2121c; // 136752 : 135708;
213 Pico_mcd->m.timer_stopwatch += counter_timer;
214 if ((int3_set = Pico_mcd->s68k_regs[0x31])) {
215 Pico_mcd->m.timer_int3 -= counter_timer;
216 if (Pico_mcd->m.timer_int3 < 0) {
217 if (Pico_mcd->s68k_regs[0x33] & (1<<3)) {
218 elprintf(EL_INTS, "s68k: timer irq 3");
219 SekInterruptS68k(3);
220 Pico_mcd->m.timer_int3 += int3_set << 16;
221 }
222 // is this really what happens if irq3 is masked out?
223 Pico_mcd->m.timer_int3 &= 0xffffff;
224 }
225 }
226
227 // update gfx chip
228 if (Pico_mcd->rot_comp.Reg_58 & 0x8000)
229 gfx_cd_update();
230
231 // delayed setting of DMNA bit (needed for Silpheed)
232 if (Pico_mcd->m.state_flags & 2) {
233 Pico_mcd->m.state_flags &= ~2;
234 if (!(Pico_mcd->s68k_regs[3] & 4)) {
235 Pico_mcd->s68k_regs[3] |= 2;
236 Pico_mcd->s68k_regs[3] &= ~1;
237#ifdef USE_POLL_DETECT
238 if ((s68k_poll_adclk&0xfe) == 2) {
239 SekSetStopS68k(0); s68k_poll_adclk = 0;
240 }
241#endif
242 }
243 }
244}
245
246
247static __inline void getSamples(int y)
248{
249 int len = PsndRender(0, PsndLen);
250 if (PicoWriteSound) PicoWriteSound(len);
251 // clear sound buffer
252 PsndClear();
253}
254
255
256#define PICO_CD
257#include "../PicoFrameHints.c"
258
259
260PICO_INTERNAL int PicoFrameMCD(void)
261{
262 if(!(PicoOpt&0x10))
263 PicoFrameStart();
264
265 PicoFrameHints();
266
267 return 0;
268}
269
270