32x: drc: inline dispatcher and irq handling; do write-caused irqs
[picodrive.git] / cpu / sh2 / sh2.h
... / ...
CommitLineData
1#ifndef __SH2_H__\r
2#define __SH2_H__\r
3\r
4#if !defined(REGPARM) && defined(__i386__) \r
5#define REGPARM(x) __attribute__((regparm(x)))\r
6#else\r
7#define REGPARM(x)\r
8#endif\r
9\r
10// registers - matches structure order\r
11typedef enum {\r
12 SHR_R0 = 0, SHR_SP = 15,\r
13 SHR_PC, SHR_PPC, SHR_PR, SHR_SR,\r
14 SHR_GBR, SHR_VBR, SHR_MACH, SHR_MACL,\r
15} sh2_reg_e;\r
16\r
17typedef struct SH2_\r
18{\r
19 unsigned int r[16]; // 00\r
20 unsigned int pc; // 40\r
21 unsigned int ppc;\r
22 unsigned int pr;\r
23 unsigned int sr;\r
24 unsigned int gbr, vbr; // 50\r
25 unsigned int mach, macl; // 58\r
26\r
27 // common\r
28 const void *read8_map; // 60\r
29 const void *read16_map;\r
30 const void **write8_tab;\r
31 const void **write16_tab;\r
32\r
33 // drc stuff\r
34 int drc_tmp; // 70\r
35 int irq_cycles;\r
36\r
37 // interpreter stuff\r
38 int icount; // cycles left in current timeslice\r
39 unsigned int ea;\r
40 unsigned int delay;\r
41 unsigned int test_irq;\r
42\r
43 int pending_level; // MAX(pending_irl, pending_int_irq)\r
44 int pending_irl;\r
45 int pending_int_irq; // internal irq\r
46 int pending_int_vector;\r
47 int REGPARM(2) (*irq_callback)(struct SH2_ *sh2, int level);\r
48 int is_slave;\r
49\r
50 unsigned int cycles_aim; // subtract sh2_icount to get global counter\r
51 unsigned int cycles_done;\r
52} SH2;\r
53\r
54extern SH2 *sh2; // active sh2. XXX: consider removing\r
55\r
56int sh2_init(SH2 *sh2, int is_slave);\r
57void sh2_finish(SH2 *sh2);\r
58void sh2_reset(SH2 *sh2);\r
59void sh2_irl_irq(SH2 *sh2, int level);\r
60void sh2_internal_irq(SH2 *sh2, int level, int vector);\r
61void sh2_do_irq(SH2 *sh2, int level, int vector);\r
62\r
63void sh2_execute(SH2 *sh2, int cycles);\r
64\r
65// pico memhandlers\r
66// XXX: move somewhere else\r
67unsigned int REGPARM(2) p32x_sh2_read8(unsigned int a, SH2 *sh2);\r
68unsigned int REGPARM(2) p32x_sh2_read16(unsigned int a, SH2 *sh2);\r
69unsigned int REGPARM(2) p32x_sh2_read32(unsigned int a, SH2 *sh2);\r
70int REGPARM(3) p32x_sh2_write8 (unsigned int a, unsigned int d, SH2 *sh2);\r
71int REGPARM(3) p32x_sh2_write16(unsigned int a, unsigned int d, SH2 *sh2);\r
72int REGPARM(3) p32x_sh2_write32(unsigned int a, unsigned int d, SH2 *sh2);\r
73\r
74#endif /* __SH2_H__ */\r