clean up switching between dynarec and interpreter
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / emu_if.h
... / ...
CommitLineData
1#include "new_dynarec.h"
2#include "../r3000a.h"
3
4extern char invalid_code[0x100000];
5
6/* weird stuff */
7#define EAX 0
8#define ECX 1
9
10extern int dynarec_local[];
11
12/* same as psxRegs.GPR.n.* */
13extern int hi, lo;
14
15/* same as psxRegs.CP0.n.* */
16extern int reg_cop0[];
17
18/* COP2/GTE */
19enum gte_opcodes {
20 GTE_RTPS = 0x01,
21 GTE_NCLIP = 0x06,
22 GTE_OP = 0x0c,
23 GTE_DPCS = 0x10,
24 GTE_INTPL = 0x11,
25 GTE_MVMVA = 0x12,
26 GTE_NCDS = 0x13,
27 GTE_CDP = 0x14,
28 GTE_NCDT = 0x16,
29 GTE_NCCS = 0x1b,
30 GTE_CC = 0x1c,
31 GTE_NCS = 0x1e,
32 GTE_NCT = 0x20,
33 GTE_SQR = 0x28,
34 GTE_DCPL = 0x29,
35 GTE_DPCT = 0x2a,
36 GTE_AVSZ3 = 0x2d,
37 GTE_AVSZ4 = 0x2e,
38 GTE_RTPT = 0x30,
39 GTE_GPF = 0x3d,
40 GTE_GPL = 0x3e,
41 GTE_NCCT = 0x3f,
42};
43
44extern int reg_cop2d[], reg_cop2c[];
45extern void *gte_handlers[64];
46extern void *gte_handlers_nf[64];
47extern const char *gte_regnames[64];
48extern const uint64_t gte_reg_reads[64];
49extern const uint64_t gte_reg_writes[64];
50
51/* mem */
52extern void *mem_rtab;
53extern void *mem_wtab;
54
55void jump_handler_read8(u32 addr, u32 *table, u32 cycles);
56void jump_handler_read16(u32 addr, u32 *table, u32 cycles);
57void jump_handler_read32(u32 addr, u32 *table, u32 cycles);
58void jump_handler_write8(u32 addr, u32 data, u32 cycles, u32 *table);
59void jump_handler_write16(u32 addr, u32 data, u32 cycles, u32 *table);
60void jump_handler_write32(u32 addr, u32 data, u32 cycles, u32 *table);
61void jump_handler_write_h(u32 addr, u32 data, u32 cycles, void *handler);
62void jump_handle_swl(u32 addr, u32 data, u32 cycles);
63void jump_handle_swr(u32 addr, u32 data, u32 cycles);
64u32 rcnt0_read_count_m0(u32 addr, u32, u32 cycles);
65u32 rcnt0_read_count_m1(u32 addr, u32, u32 cycles);
66u32 rcnt1_read_count_m0(u32 addr, u32, u32 cycles);
67u32 rcnt1_read_count_m1(u32 addr, u32, u32 cycles);
68u32 rcnt2_read_count_m0(u32 addr, u32, u32 cycles);
69u32 rcnt2_read_count_m1(u32 addr, u32, u32 cycles);
70
71extern unsigned int address;
72extern unsigned int hack_addr;
73extern void *psxH_ptr;
74extern void *zeromem_ptr;
75extern void *scratch_buf_ptr;
76
77// same as invalid_code, just a region for ram write checks (inclusive)
78// (psx/guest address range)
79extern u32 inv_code_start, inv_code_end;
80
81/* cycles/irqs */
82extern u32 next_interupt;
83extern int pending_exception;
84
85/* called by drc */
86void pcsx_mtc0(u32 reg, u32 val);
87void pcsx_mtc0_ds(u32 reg, u32 val);
88
89/* misc */
90extern void SysPrintf(const char *fmt, ...);
91
92#define rdram ((u_char *)psxM)