cd: pcm: tune addr reload
[picodrive.git] / pico / cd / memory.c
... / ...
CommitLineData
1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
8\r
9#include "../pico_int.h"\r
10#include "../memory.h"\r
11\r
12uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
13uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
14uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
15uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
16\r
17MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
18MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
19MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
20MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
21MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
22MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
23\r
24// -----------------------------------------------------------------\r
25\r
26// provided by ASM code:\r
27#ifdef _ASM_CD_MEMORY_C\r
28u32 PicoReadS68k8_pr(u32 a);\r
29u32 PicoReadS68k16_pr(u32 a);\r
30void PicoWriteS68k8_pr(u32 a, u32 d);\r
31void PicoWriteS68k16_pr(u32 a, u32 d);\r
32\r
33u32 PicoReadM68k8_cell0(u32 a);\r
34u32 PicoReadM68k8_cell1(u32 a);\r
35u32 PicoReadM68k16_cell0(u32 a);\r
36u32 PicoReadM68k16_cell1(u32 a);\r
37void PicoWriteM68k8_cell0(u32 a, u32 d);\r
38void PicoWriteM68k8_cell1(u32 a, u32 d);\r
39void PicoWriteM68k16_cell0(u32 a, u32 d);\r
40void PicoWriteM68k16_cell1(u32 a, u32 d);\r
41\r
42u32 PicoReadS68k8_dec0(u32 a);\r
43u32 PicoReadS68k8_dec1(u32 a);\r
44u32 PicoReadS68k16_dec0(u32 a);\r
45u32 PicoReadS68k16_dec1(u32 a);\r
46void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
47void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
48void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
49void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
50void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
51void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
52void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
53void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
54void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
55void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
56void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
57void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
58#endif\r
59\r
60static void remap_prg_window(u32 r1, u32 r3);\r
61static void remap_word_ram(u32 r3);\r
62\r
63// poller detection\r
64#define POLL_LIMIT 16\r
65#define POLL_CYCLES 64\r
66\r
67void m68k_comm_check(u32 a)\r
68{\r
69 pcd_sync_s68k(SekCyclesDone(), 0);\r
70 if (SekNotPolling || a != Pico_mcd->m.m68k_poll_a) {\r
71 Pico_mcd->m.m68k_poll_a = a;\r
72 Pico_mcd->m.m68k_poll_cnt = 0;\r
73 SekNotPolling = 0;\r
74 return;\r
75 }\r
76 Pico_mcd->m.m68k_poll_cnt++;\r
77}\r
78\r
79#ifndef _ASM_CD_MEMORY_C\r
80static u32 m68k_reg_read16(u32 a)\r
81{\r
82 u32 d = 0;\r
83 a &= 0x3e;\r
84\r
85 switch (a) {\r
86 case 0:\r
87 // here IFL2 is always 0, just like in Gens\r
88 d = ((Pico_mcd->s68k_regs[0x33] << 13) & 0x8000)\r
89 | Pico_mcd->m.busreq;\r
90 goto end;\r
91 case 2:\r
92 m68k_comm_check(a);\r
93 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
94 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
95 goto end;\r
96 case 4:\r
97 d = Pico_mcd->s68k_regs[4]<<8;\r
98 goto end;\r
99 case 6:\r
100 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
101 goto end;\r
102 case 8:\r
103 d = Read_CDC_Host(0);\r
104 goto end;\r
105 case 0xA:\r
106 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
107 goto end;\r
108 case 0xC: // 384 cycle stopwatch timer\r
109 // ugh..\r
110 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
111 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
112 d &= 0x0fff;\r
113 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
114 goto end;\r
115 }\r
116\r
117 if (a < 0x30) {\r
118 // comm flag/cmd/status (0xE-0x2F)\r
119 m68k_comm_check(a);\r
120 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
121 goto end;\r
122 }\r
123\r
124 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
125\r
126end:\r
127 return d;\r
128}\r
129#endif\r
130\r
131#ifndef _ASM_CD_MEMORY_C\r
132static\r
133#endif\r
134void m68k_reg_write8(u32 a, u32 d)\r
135{\r
136 u32 dold;\r
137 a &= 0x3f;\r
138\r
139 switch (a) {\r
140 case 0:\r
141 d &= 1;\r
142 if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r
143 elprintf(EL_INTS, "m68k: s68k irq 2");\r
144 pcd_sync_s68k(SekCyclesDone(), 0);\r
145 SekInterruptS68k(2);\r
146 }\r
147 return;\r
148 case 1:\r
149 d &= 3;\r
150 dold = Pico_mcd->m.busreq;\r
151 if (!(d & 1))\r
152 d |= 2; // verified: can't release bus on reset\r
153 if (dold == d)\r
154 return;\r
155\r
156 pcd_sync_s68k(SekCyclesDone(), 0);\r
157\r
158 if ((dold ^ d) & 1)\r
159 elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
160 if (!(d & 1))\r
161 Pico_mcd->m.state_flags |= PCD_ST_S68K_RST;\r
162 else if (d == 1 && (Pico_mcd->m.state_flags & PCD_ST_S68K_RST)) {\r
163 Pico_mcd->m.state_flags &= ~PCD_ST_S68K_RST;\r
164 elprintf(EL_CDREGS, "m68k: resetting s68k");\r
165 SekResetS68k();\r
166 }\r
167 if ((dold ^ d) & 2) {\r
168 elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r
169 remap_prg_window(d, Pico_mcd->s68k_regs[3]);\r
170 }\r
171 Pico_mcd->m.busreq = d;\r
172 return;\r
173 case 2:\r
174 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
175 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
176 return;\r
177 case 3:\r
178 dold = Pico_mcd->s68k_regs[3];\r
179 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
180 if ((d ^ dold) & 0xc0) {\r
181 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r
182 (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
183 remap_prg_window(Pico_mcd->m.busreq, d);\r
184 }\r
185\r
186 // 2M mode state is tracked regardless of current mode\r
187 if (d & 2) {\r
188 Pico_mcd->m.dmna_ret_2m |= 2;\r
189 Pico_mcd->m.dmna_ret_2m &= ~1;\r
190 }\r
191 if (dold & 4) { // 1M mode\r
192 d ^= 2; // 0 sets DMNA, 1 does nothing\r
193 d = (d & 0xc2) | (dold & 0x1f);\r
194 }\r
195 else\r
196 d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r
197\r
198 goto write_comm;\r
199 case 6:\r
200 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
201 return;\r
202 case 7:\r
203 Pico_mcd->bios[0x72] = d;\r
204 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
205 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
206 return;\r
207 case 0x0f:\r
208 a = 0x0e;\r
209 case 0x0e:\r
210 goto write_comm;\r
211 }\r
212\r
213 if ((a&0xf0) == 0x10)\r
214 goto write_comm;\r
215\r
216 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
217 return;\r
218\r
219write_comm:\r
220 if (d == Pico_mcd->s68k_regs[a])\r
221 return;\r
222\r
223 pcd_sync_s68k(SekCyclesDone(), 0);\r
224 Pico_mcd->s68k_regs[a] = d;\r
225 if (Pico_mcd->m.s68k_poll_a == (a & ~1)\r
226 && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT)\r
227 {\r
228 SekSetStopS68k(0);\r
229 Pico_mcd->m.s68k_poll_a = 0;\r
230 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
231 }\r
232}\r
233\r
234u32 s68k_poll_detect(u32 a, u32 d)\r
235{\r
236#ifdef USE_POLL_DETECT\r
237 u32 cycles, cnt = 0;\r
238 if (SekIsStoppedS68k())\r
239 return d;\r
240\r
241 cycles = SekCyclesDoneS68k();\r
242 if (!SekNotPolling && a == Pico_mcd->m.s68k_poll_a) {\r
243 u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r
244 if (clkdiff <= POLL_CYCLES) {\r
245 cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r
246 //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r
247 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
248 SekSetStopS68k(1);\r
249 elprintf(EL_CDPOLL, "s68k poll detected @%06x, a=%02x",\r
250 SekPcS68k, a);\r
251 }\r
252 }\r
253 }\r
254 Pico_mcd->m.s68k_poll_a = a;\r
255 Pico_mcd->m.s68k_poll_clk = cycles;\r
256 Pico_mcd->m.s68k_poll_cnt = cnt;\r
257 SekNotPollingS68k = 0;\r
258#endif\r
259 return d;\r
260}\r
261\r
262#define READ_FONT_DATA(basemask) \\r
263{ \\r
264 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
265 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
266 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
267 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
268 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
269 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
270}\r
271\r
272\r
273#ifndef _ASM_CD_MEMORY_C\r
274static\r
275#endif\r
276u32 s68k_reg_read16(u32 a)\r
277{\r
278 u32 d=0;\r
279\r
280 switch (a) {\r
281 case 0:\r
282 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
283 case 2:\r
284 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
285 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
286 return s68k_poll_detect(a, d);\r
287 case 6:\r
288 return CDC_Read_Reg();\r
289 case 8:\r
290 return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r
291 case 0xC:\r
292 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
293 d /= 384;\r
294 d &= 0x0fff;\r
295 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
296 return d;\r
297 case 0x30:\r
298 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
299 return Pico_mcd->s68k_regs[31];\r
300 case 0x34: // fader\r
301 return 0; // no busy bit\r
302 case 0x50: // font data (check: Lunar 2, Silpheed)\r
303 READ_FONT_DATA(0x00100000);\r
304 return d;\r
305 case 0x52:\r
306 READ_FONT_DATA(0x00010000);\r
307 return d;\r
308 case 0x54:\r
309 READ_FONT_DATA(0x10000000);\r
310 return d;\r
311 case 0x56:\r
312 READ_FONT_DATA(0x01000000);\r
313 return d;\r
314 }\r
315\r
316 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
317\r
318 if (a >= 0x0e && a < 0x30)\r
319 return s68k_poll_detect(a, d);\r
320\r
321 return d;\r
322}\r
323\r
324#ifndef _ASM_CD_MEMORY_C\r
325static\r
326#endif\r
327void s68k_reg_write8(u32 a, u32 d)\r
328{\r
329 // Warning: d might have upper bits set\r
330 switch (a) {\r
331 case 1:\r
332 if (!(d & 1))\r
333 pcd_soft_reset();\r
334 return;\r
335 case 2:\r
336 return; // only m68k can change WP\r
337 case 3: {\r
338 int dold = Pico_mcd->s68k_regs[3];\r
339 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
340 d &= 0x1d;\r
341 d |= dold & 0xc2;\r
342\r
343 // 2M mode state\r
344 if (d & 1) {\r
345 Pico_mcd->m.dmna_ret_2m |= 1;\r
346 Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r
347 }\r
348\r
349 if (d & 4)\r
350 {\r
351 if (!(dold & 4)) {\r
352 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
353 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
354 }\r
355\r
356 if ((d ^ dold) & 0x1d)\r
357 remap_word_ram(d);\r
358\r
359 if ((d ^ dold) & 0x05)\r
360 d &= ~2; // clear DMNA - swap complete\r
361 }\r
362 else\r
363 {\r
364 if (dold & 4) {\r
365 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
366 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
367 remap_word_ram(d);\r
368 }\r
369 d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r
370 }\r
371 goto write_comm;\r
372 }\r
373 case 4:\r
374 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
375 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
376 return;\r
377 case 5:\r
378 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
379 break;\r
380 case 7:\r
381 CDC_Write_Reg(d);\r
382 return;\r
383 case 0xa:\r
384 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
385 break;\r
386 case 0xc:\r
387 case 0xd: // 384 cycle stopwatch timer\r
388 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
389 // does this also reset internal 384 cycle counter?\r
390 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
391 return;\r
392 case 0x0e:\r
393 a = 0x0f;\r
394 case 0x0f:\r
395 goto write_comm;\r
396 case 0x31: // 384 cycle int3 timer\r
397 d &= 0xff;\r
398 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
399 Pico_mcd->s68k_regs[a] = (u8) d;\r
400 if (d) // d or d+1??\r
401 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
402 else\r
403 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
404 break;\r
405 case 0x33: // IRQ mask\r
406 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
407 d &= 0x7e;\r
408 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
409 if (Pico_mcd->s68k_regs[0x37] & 4)\r
410 CDD_Export_Status();\r
411 }\r
412 break;\r
413 case 0x34: // fader\r
414 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
415 return;\r
416 case 0x36:\r
417 return; // d/m bit is unsetable\r
418 case 0x37: {\r
419 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
420 Pico_mcd->s68k_regs[0x37] = d&7;\r
421 if ((d&4) && !(d_old&4)) {\r
422 CDD_Export_Status();\r
423 }\r
424 return;\r
425 }\r
426 case 0x4b:\r
427 Pico_mcd->s68k_regs[a] = (u8) d;\r
428 CDD_Import_Command();\r
429 return;\r
430 case 0x58:\r
431 return;\r
432 }\r
433\r
434 if ((a&0x1f0) == 0x20)\r
435 goto write_comm;\r
436\r
437 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
438 {\r
439 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
440 return;\r
441 }\r
442\r
443 Pico_mcd->s68k_regs[a] = (u8) d;\r
444 return;\r
445\r
446write_comm:\r
447 Pico_mcd->s68k_regs[a] = (u8) d;\r
448 if (Pico_mcd->m.m68k_poll_cnt)\r
449 SekEndRunS68k(0);\r
450 Pico_mcd->m.m68k_poll_cnt = 0;\r
451}\r
452\r
453void s68k_reg_write16(u32 a, u32 d)\r
454{\r
455 u8 *r = Pico_mcd->s68k_regs;\r
456\r
457 if ((a & 0x1f0) == 0x20)\r
458 goto write_comm;\r
459\r
460 switch (a) {\r
461 case 0x0e:\r
462 // special case, 2 byte writes would be handled differently\r
463 // TODO: verify\r
464 r[0xf] = d;\r
465 return;\r
466 case 0x58: // stamp data size\r
467 r[0x59] = d & 7;\r
468 return;\r
469 case 0x5a: // stamp map base address\r
470 r[0x5a] = d >> 8;\r
471 r[0x5b] = d & 0xe0;\r
472 return;\r
473 case 0x5c: // V cell size\r
474 r[0x5d] = d & 0x1f;\r
475 return;\r
476 case 0x5e: // image buffer start address\r
477 r[0x5e] = d >> 8;\r
478 r[0x5f] = d & 0xf8;\r
479 return;\r
480 case 0x60: // image buffer offset\r
481 r[0x61] = d & 0x3f;\r
482 return;\r
483 case 0x62: // h dot size\r
484 r[0x62] = (d >> 8) & 1;\r
485 r[0x63] = d;\r
486 return;\r
487 case 0x64: // v dot size\r
488 r[0x65] = d;\r
489 return;\r
490 case 0x66: // trace vector base address\r
491 d &= 0xfffe;\r
492 r[0x66] = d >> 8;\r
493 r[0x67] = d;\r
494 gfx_start(d);\r
495 return;\r
496 default:\r
497 break;\r
498 }\r
499\r
500 s68k_reg_write8(a, d >> 8);\r
501 s68k_reg_write8(a + 1, d & 0xff);\r
502 return;\r
503\r
504write_comm:\r
505 r[a] = d >> 8;\r
506 r[a + 1] = d;\r
507 if (Pico_mcd->m.m68k_poll_cnt)\r
508 SekEndRunS68k(0);\r
509 Pico_mcd->m.m68k_poll_cnt = 0;\r
510}\r
511\r
512// -----------------------------------------------------------------\r
513// Main 68k\r
514// -----------------------------------------------------------------\r
515\r
516#ifndef _ASM_CD_MEMORY_C\r
517#include "cell_map.c"\r
518\r
519// WORD RAM, cell aranged area (220000 - 23ffff)\r
520static u32 PicoReadM68k8_cell0(u32 a)\r
521{\r
522 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
523 return Pico_mcd->word_ram1M[0][a ^ 1];\r
524}\r
525\r
526static u32 PicoReadM68k8_cell1(u32 a)\r
527{\r
528 a = (a&3) | (cell_map(a >> 2) << 2);\r
529 return Pico_mcd->word_ram1M[1][a ^ 1];\r
530}\r
531\r
532static u32 PicoReadM68k16_cell0(u32 a)\r
533{\r
534 a = (a&2) | (cell_map(a >> 2) << 2);\r
535 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
536}\r
537\r
538static u32 PicoReadM68k16_cell1(u32 a)\r
539{\r
540 a = (a&2) | (cell_map(a >> 2) << 2);\r
541 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
542}\r
543\r
544static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
545{\r
546 a = (a&3) | (cell_map(a >> 2) << 2);\r
547 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
548}\r
549\r
550static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
551{\r
552 a = (a&3) | (cell_map(a >> 2) << 2);\r
553 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
554}\r
555\r
556static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
557{\r
558 a = (a&3) | (cell_map(a >> 2) << 2);\r
559 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
560}\r
561\r
562static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
563{\r
564 a = (a&3) | (cell_map(a >> 2) << 2);\r
565 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
566}\r
567#endif\r
568\r
569// RAM cart (40000 - 7fffff, optional)\r
570static u32 PicoReadM68k8_ramc(u32 a)\r
571{\r
572 u32 d = 0;\r
573 if (a == 0x400001) {\r
574 if (SRam.data != NULL)\r
575 d = 3; // 64k cart\r
576 return d;\r
577 }\r
578\r
579 if ((a & 0xfe0000) == 0x600000) {\r
580 if (SRam.data != NULL)\r
581 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
582 return d;\r
583 }\r
584\r
585 if (a == 0x7fffff)\r
586 return Pico_mcd->m.bcram_reg;\r
587\r
588 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
589 return d;\r
590}\r
591\r
592static u32 PicoReadM68k16_ramc(u32 a)\r
593{\r
594 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
595 return PicoReadM68k8_ramc(a + 1);\r
596}\r
597\r
598static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
599{\r
600 if ((a & 0xfe0000) == 0x600000) {\r
601 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
602 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
603 SRam.changed = 1;\r
604 }\r
605 return;\r
606 }\r
607\r
608 if (a == 0x7fffff) {\r
609 Pico_mcd->m.bcram_reg = d;\r
610 return;\r
611 }\r
612\r
613 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x",\r
614 a, d & 0xff, SekPc);\r
615}\r
616\r
617static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
618{\r
619 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x",\r
620 a, d, SekPcS68k);\r
621 PicoWriteM68k8_ramc(a + 1, d);\r
622}\r
623\r
624// IO/control/cd registers (a10000 - ...)\r
625#ifndef _ASM_CD_MEMORY_C\r
626u32 PicoRead8_mcd_io(u32 a)\r
627{\r
628 u32 d;\r
629 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
630 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
631 if (!(a & 1))\r
632 d >>= 8;\r
633 d &= 0xff;\r
634 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x",\r
635 a & 0x3f, d, SekPc);\r
636 return d;\r
637 }\r
638\r
639 // fallback to default MD handler\r
640 return PicoRead8_io(a);\r
641}\r
642\r
643u32 PicoRead16_mcd_io(u32 a)\r
644{\r
645 u32 d;\r
646 if ((a & 0xff00) == 0x2000) {\r
647 d = m68k_reg_read16(a);\r
648 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x",\r
649 a & 0x3f, d, SekPc);\r
650 return d;\r
651 }\r
652\r
653 return PicoRead16_io(a);\r
654}\r
655\r
656void PicoWrite8_mcd_io(u32 a, u32 d)\r
657{\r
658 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
659 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x",\r
660 a & 0x3f, d, SekPc);\r
661 m68k_reg_write8(a, d);\r
662 return;\r
663 }\r
664\r
665 PicoWrite16_io(a, d);\r
666}\r
667\r
668void PicoWrite16_mcd_io(u32 a, u32 d)\r
669{\r
670 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
671 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x",\r
672 a & 0x3f, d, SekPc);\r
673\r
674 m68k_reg_write8(a, d >> 8);\r
675 if ((a & 0x3e) != 0x0e) // special case\r
676 m68k_reg_write8(a + 1, d & 0xff);\r
677 return;\r
678 }\r
679\r
680 PicoWrite16_io(a, d);\r
681}\r
682#endif\r
683\r
684// -----------------------------------------------------------------\r
685// Sub 68k\r
686// -----------------------------------------------------------------\r
687\r
688static u32 s68k_unmapped_read8(u32 a)\r
689{\r
690 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
691 return 0;\r
692}\r
693\r
694static u32 s68k_unmapped_read16(u32 a)\r
695{\r
696 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
697 return 0;\r
698}\r
699\r
700static void s68k_unmapped_write8(u32 a, u32 d)\r
701{\r
702 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x",\r
703 a, d & 0xff, SekPc);\r
704}\r
705\r
706static void s68k_unmapped_write16(u32 a, u32 d)\r
707{\r
708 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x",\r
709 a, d & 0xffff, SekPc);\r
710}\r
711\r
712// PRG RAM protected range (000000 - 01fdff)?\r
713// XXX verify: ff00 or 1fe00 max?\r
714static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
715{\r
716 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
717 Pico_mcd->prg_ram[a ^ 1] = d;\r
718}\r
719\r
720static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
721{\r
722 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
723 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
724}\r
725\r
726#ifndef _ASM_CD_MEMORY_C\r
727\r
728// decode (080000 - 0bffff, in 1M mode)\r
729static u32 PicoReadS68k8_dec0(u32 a)\r
730{\r
731 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
732 if (a & 1)\r
733 d &= 0x0f;\r
734 else\r
735 d >>= 4;\r
736 return d;\r
737}\r
738\r
739static u32 PicoReadS68k8_dec1(u32 a)\r
740{\r
741 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
742 if (a & 1)\r
743 d &= 0x0f;\r
744 else\r
745 d >>= 4;\r
746 return d;\r
747}\r
748\r
749static u32 PicoReadS68k16_dec0(u32 a)\r
750{\r
751 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
752 d |= d << 4;\r
753 d &= ~0xf0;\r
754 return d;\r
755}\r
756\r
757static u32 PicoReadS68k16_dec1(u32 a)\r
758{\r
759 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
760 d |= d << 4;\r
761 d &= ~0xf0;\r
762 return d;\r
763}\r
764\r
765/* check: jaguar xj 220 (draws entire world using decode) */\r
766#define mk_decode_w8(bank) \\r
767static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
768{ \\r
769 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
770 \\r
771 if (!(a & 1)) \\r
772 *pd = (*pd & 0x0f) | (d << 4); \\r
773 else \\r
774 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
775} \\r
776 \\r
777static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
778{ \\r
779 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
780 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
781 \\r
782 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
783 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
784} \\r
785 \\r
786static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
787{ \\r
788 if (d & 0x0f) /* overwrite */ \\r
789 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
790}\r
791\r
792mk_decode_w8(0)\r
793mk_decode_w8(1)\r
794\r
795#define mk_decode_w16(bank) \\r
796static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
797{ \\r
798 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
799 \\r
800 d &= 0x0f0f; \\r
801 *pd = d | (d >> 4); \\r
802} \\r
803 \\r
804static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
805{ \\r
806 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
807 \\r
808 d &= 0x0f0f; /* underwrite */ \\r
809 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
810 if (!(*pd & 0x0f)) *pd |= d; \\r
811} \\r
812 \\r
813static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
814{ \\r
815 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
816 \\r
817 d &= 0x0f0f; /* overwrite */ \\r
818 d |= d >> 4; \\r
819 \\r
820 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
821 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
822 *pd = d; \\r
823}\r
824\r
825mk_decode_w16(0)\r
826mk_decode_w16(1)\r
827\r
828#endif\r
829\r
830// backup RAM (fe0000 - feffff)\r
831static u32 PicoReadS68k8_bram(u32 a)\r
832{\r
833 return Pico_mcd->bram[(a>>1)&0x1fff];\r
834}\r
835\r
836static u32 PicoReadS68k16_bram(u32 a)\r
837{\r
838 u32 d;\r
839 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
840 a = (a >> 1) & 0x1fff;\r
841 d = Pico_mcd->bram[a++];\r
842 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
843 return d;\r
844}\r
845\r
846static void PicoWriteS68k8_bram(u32 a, u32 d)\r
847{\r
848 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
849 SRam.changed = 1;\r
850}\r
851\r
852static void PicoWriteS68k16_bram(u32 a, u32 d)\r
853{\r
854 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
855 a = (a >> 1) & 0x1fff;\r
856 Pico_mcd->bram[a++] = d;\r
857 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
858 SRam.changed = 1;\r
859}\r
860\r
861#ifndef _ASM_CD_MEMORY_C\r
862\r
863// PCM and registers (ff0000 - ffffff)\r
864static u32 PicoReadS68k8_pr(u32 a)\r
865{\r
866 u32 d = 0;\r
867\r
868 // regs\r
869 if ((a & 0xfe00) == 0x8000) {\r
870 a &= 0x1ff;\r
871 if (a >= 0x0e && a < 0x30) {\r
872 d = Pico_mcd->s68k_regs[a];\r
873 s68k_poll_detect(a & ~1, d);\r
874 goto regs_done;\r
875 }\r
876 d = s68k_reg_read16(a & ~1);\r
877 if (!(a & 1))\r
878 d >>= 8;\r
879\r
880regs_done:\r
881 d &= 0xff;\r
882 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @%06x",\r
883 a, d, SekPcS68k);\r
884 return d;\r
885 }\r
886\r
887 // PCM\r
888 // XXX: verify: probably odd addrs only?\r
889 if ((a & 0x8000) == 0x0000) {\r
890 a &= 0x7fff;\r
891 if (a >= 0x2000)\r
892 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
893 else if (a >= 0x20)\r
894 d = pcd_pcm_read(a >> 1);\r
895\r
896 return d;\r
897 }\r
898\r
899 return s68k_unmapped_read8(a);\r
900}\r
901\r
902static u32 PicoReadS68k16_pr(u32 a)\r
903{\r
904 u32 d = 0;\r
905\r
906 // regs\r
907 if ((a & 0xfe00) == 0x8000) {\r
908 a &= 0x1fe;\r
909 d = s68k_reg_read16(a);\r
910\r
911 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @%06x",\r
912 a, d, SekPcS68k);\r
913 return d;\r
914 }\r
915\r
916 // PCM\r
917 if ((a & 0x8000) == 0x0000) {\r
918 a &= 0x7fff;\r
919 if (a >= 0x2000)\r
920 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
921 else if (a >= 0x20)\r
922 d = pcd_pcm_read(a >> 1);\r
923\r
924 return d;\r
925 }\r
926\r
927 return s68k_unmapped_read16(a);\r
928}\r
929\r
930static void PicoWriteS68k8_pr(u32 a, u32 d)\r
931{\r
932 // regs\r
933 if ((a & 0xfe00) == 0x8000) {\r
934 a &= 0x1ff;\r
935 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @%06x", a, d, SekPcS68k);\r
936 if (0x59 <= a && a < 0x68) // word regs\r
937 s68k_reg_write16(a & ~1, (d << 8) | d);\r
938 else\r
939 s68k_reg_write8(a, d);\r
940 return;\r
941 }\r
942\r
943 // PCM\r
944 if ((a & 0x8000) == 0x0000) {\r
945 a &= 0x7fff;\r
946 if (a >= 0x2000)\r
947 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
948 else if (a < 0x12)\r
949 pcd_pcm_write(a>>1, d);\r
950 return;\r
951 }\r
952\r
953 s68k_unmapped_write8(a, d);\r
954}\r
955\r
956static void PicoWriteS68k16_pr(u32 a, u32 d)\r
957{\r
958 // regs\r
959 if ((a & 0xfe00) == 0x8000) {\r
960 a &= 0x1fe;\r
961 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @%06x", a, d, SekPcS68k);\r
962 s68k_reg_write16(a, d);\r
963 return;\r
964 }\r
965\r
966 // PCM\r
967 if ((a & 0x8000) == 0x0000) {\r
968 a &= 0x7fff;\r
969 if (a >= 0x2000)\r
970 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
971 else if (a < 0x12)\r
972 pcd_pcm_write(a>>1, d & 0xff);\r
973 return;\r
974 }\r
975\r
976 s68k_unmapped_write16(a, d);\r
977}\r
978\r
979#endif\r
980\r
981static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
982static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
983static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
984static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
985\r
986static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
987static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
988\r
989static const void *s68k_dec_write8[2][4] = {\r
990 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
991 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
992};\r
993\r
994static const void *s68k_dec_write16[2][4] = {\r
995 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
996 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
997};\r
998\r
999// -----------------------------------------------------------------\r
1000\r
1001static void remap_prg_window(u32 r1, u32 r3)\r
1002{\r
1003 // PRG RAM\r
1004 if (r1 & 2) {\r
1005 void *bank = Pico_mcd->prg_ram_b[(r3 >> 6) & 3];\r
1006 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
1007 }\r
1008 else {\r
1009 m68k_map_unmap(0x020000, 0x03ffff);\r
1010 }\r
1011}\r
1012\r
1013static void remap_word_ram(u32 r3)\r
1014{\r
1015 void *bank;\r
1016\r
1017 // WORD RAM\r
1018 if (!(r3 & 4)) {\r
1019 // 2M mode. XXX: allowing access in all cases for simplicity\r
1020 bank = Pico_mcd->word_ram2M;\r
1021 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
1022 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
1023 // TODO: handle 0x0c0000\r
1024 }\r
1025 else {\r
1026 int b0 = r3 & 1;\r
1027 int m = (r3 & 0x18) >> 3;\r
1028 bank = Pico_mcd->word_ram1M[b0];\r
1029 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
1030 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
1031 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
1032 // "cell arrange" on m68k\r
1033 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
1034 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
1035 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
1036 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
1037 // "decode format" on s68k\r
1038 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
1039 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
1040 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
1041 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
1042 }\r
1043\r
1044#ifdef EMU_F68K\r
1045 // update fetchmap..\r
1046 int i;\r
1047 if (!(r3 & 4))\r
1048 {\r
1049 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
1050 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
1051 }\r
1052 else\r
1053 {\r
1054 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
1055 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
1056 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
1057 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
1058 }\r
1059#endif\r
1060}\r
1061\r
1062void pcd_state_loaded_mem(void)\r
1063{\r
1064 u32 r3 = Pico_mcd->s68k_regs[3];\r
1065\r
1066 /* after load events */\r
1067 if (r3 & 4) // 1M mode?\r
1068 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1069 remap_word_ram(r3);\r
1070 remap_prg_window(Pico_mcd->m.busreq, r3);\r
1071 Pico_mcd->m.dmna_ret_2m &= 3;\r
1072\r
1073 // restore hint vector\r
1074 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1075}\r
1076\r
1077#ifdef EMU_M68K\r
1078static void m68k_mem_setup_cd(void);\r
1079#endif\r
1080\r
1081PICO_INTERNAL void PicoMemSetupCD(void)\r
1082{\r
1083 // setup default main68k map\r
1084 PicoMemSetup();\r
1085\r
1086 // main68k map (BIOS mapped by PicoMemSetup()):\r
1087 // RAM cart\r
1088 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1089 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1090 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1091 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1092 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1093 }\r
1094\r
1095 // registers/IO:\r
1096 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_mcd_io, 1);\r
1097 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_mcd_io, 1);\r
1098 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_mcd_io, 1);\r
1099 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_mcd_io, 1);\r
1100\r
1101 // sub68k map\r
1102 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1103 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1104 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1105 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1106\r
1107 // PRG RAM\r
1108 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1109 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1110 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1111 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1112 cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r
1113 cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r
1114\r
1115 // BRAM\r
1116 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1117 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1118 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1119 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1120\r
1121 // PCM, regs\r
1122 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1123 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1124 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1125 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
1126\r
1127 // RAMs\r
1128 remap_word_ram(1);\r
1129\r
1130#ifdef EMU_C68K\r
1131 // s68k\r
1132 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1133 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1134 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1135 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1136 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1137 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1138 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1139 PicoCpuCS68k.fetch8 = NULL;\r
1140 PicoCpuCS68k.fetch16 = NULL;\r
1141 PicoCpuCS68k.fetch32 = NULL;\r
1142#endif\r
1143#ifdef EMU_F68K\r
1144 // s68k\r
1145 PicoCpuFS68k.read_byte = s68k_read8;\r
1146 PicoCpuFS68k.read_word = s68k_read16;\r
1147 PicoCpuFS68k.read_long = s68k_read32;\r
1148 PicoCpuFS68k.write_byte = s68k_write8;\r
1149 PicoCpuFS68k.write_word = s68k_write16;\r
1150 PicoCpuFS68k.write_long = s68k_write32;\r
1151\r
1152 // setup FAME fetchmap\r
1153 {\r
1154 int i;\r
1155 // M68k\r
1156 // by default, point everything to fitst 64k of ROM (BIOS)\r
1157 for (i = 0; i < M68K_FETCHBANK1; i++)\r
1158 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
1159 // now real ROM (BIOS)\r
1160 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
1161 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
1162 // .. and RAM\r
1163 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
1164 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
1165 // S68k\r
1166 // PRG RAM is default\r
1167 for (i = 0; i < M68K_FETCHBANK1; i++)\r
1168 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
1169 // real PRG RAM\r
1170 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
1171 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
1172 // WORD RAM 2M area\r
1173 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
1174 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
1175 // remap_word_ram() will setup word ram for both\r
1176 }\r
1177#endif\r
1178#ifdef EMU_M68K\r
1179 m68k_mem_setup_cd();\r
1180#endif\r
1181}\r
1182\r
1183\r
1184#ifdef EMU_M68K\r
1185u32 m68k_read8(u32 a);\r
1186u32 m68k_read16(u32 a);\r
1187u32 m68k_read32(u32 a);\r
1188void m68k_write8(u32 a, u8 d);\r
1189void m68k_write16(u32 a, u16 d);\r
1190void m68k_write32(u32 a, u32 d);\r
1191\r
1192static unsigned int PicoReadCD8w (unsigned int a) {\r
1193 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
1194}\r
1195static unsigned int PicoReadCD16w(unsigned int a) {\r
1196 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
1197}\r
1198static unsigned int PicoReadCD32w(unsigned int a) {\r
1199 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
1200}\r
1201static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
1202 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
1203}\r
1204static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
1205 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
1206}\r
1207static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
1208 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
1209}\r
1210\r
1211extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1212extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1213extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1214extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1215extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1216extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
1217\r
1218static void m68k_mem_setup_cd(void)\r
1219{\r
1220 pm68k_read_memory_8 = PicoReadCD8w;\r
1221 pm68k_read_memory_16 = PicoReadCD16w;\r
1222 pm68k_read_memory_32 = PicoReadCD32w;\r
1223 pm68k_write_memory_8 = PicoWriteCD8w;\r
1224 pm68k_write_memory_16 = PicoWriteCD16w;\r
1225 pm68k_write_memory_32 = PicoWriteCD32w;\r
1226}\r
1227#endif // EMU_M68K\r
1228\r
1229// vim:shiftwidth=2:ts=2:expandtab\r