new timing for main and cd
[picodrive.git] / pico / cd / memory.c
... / ...
CommitLineData
1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
8\r
9#include "../pico_int.h"\r
10#include "../memory.h"\r
11\r
12#include "gfx_cd.h"\r
13#include "pcm.h"\r
14\r
15uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
16uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
17uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
18uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
19\r
20MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
21MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
22MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
23MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
24MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
25MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
26\r
27// -----------------------------------------------------------------\r
28\r
29// provided by ASM code:\r
30#ifdef _ASM_CD_MEMORY_C\r
31u32 PicoReadM68k8_io(u32 a);\r
32u32 PicoReadM68k16_io(u32 a);\r
33void PicoWriteM68k8_io(u32 a, u32 d);\r
34void PicoWriteM68k16_io(u32 a, u32 d);\r
35\r
36u32 PicoReadS68k8_pr(u32 a);\r
37u32 PicoReadS68k16_pr(u32 a);\r
38void PicoWriteS68k8_pr(u32 a, u32 d);\r
39void PicoWriteS68k16_pr(u32 a, u32 d);\r
40\r
41u32 PicoReadM68k8_cell0(u32 a);\r
42u32 PicoReadM68k8_cell1(u32 a);\r
43u32 PicoReadM68k16_cell0(u32 a);\r
44u32 PicoReadM68k16_cell1(u32 a);\r
45void PicoWriteM68k8_cell0(u32 a, u32 d);\r
46void PicoWriteM68k8_cell1(u32 a, u32 d);\r
47void PicoWriteM68k16_cell0(u32 a, u32 d);\r
48void PicoWriteM68k16_cell1(u32 a, u32 d);\r
49\r
50u32 PicoReadS68k8_dec0(u32 a);\r
51u32 PicoReadS68k8_dec1(u32 a);\r
52u32 PicoReadS68k16_dec0(u32 a);\r
53u32 PicoReadS68k16_dec1(u32 a);\r
54void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
55void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
56void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
57void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
58void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
59void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
60void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
61void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
62void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
63void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
64void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
65void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
66#endif\r
67\r
68static void remap_prg_window(void);\r
69static void remap_word_ram(int r3);\r
70\r
71// poller detection\r
72#define POLL_LIMIT 16\r
73#define POLL_CYCLES 124\r
74unsigned int s68k_poll_adclk, s68k_poll_cnt;\r
75\r
76#ifndef _ASM_CD_MEMORY_C\r
77static u32 m68k_reg_read16(u32 a)\r
78{\r
79 u32 d=0;\r
80 a &= 0x3e;\r
81\r
82 switch (a) {\r
83 case 0:\r
84 d = ((Pico_mcd->s68k_regs[0x33]<<13)&0x8000) | Pico_mcd->m.busreq; // here IFL2 is always 0, just like in Gens\r
85 goto end;\r
86 case 2:\r
87 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
88 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
89 goto end;\r
90 case 4:\r
91 d = Pico_mcd->s68k_regs[4]<<8;\r
92 goto end;\r
93 case 6:\r
94 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
95 goto end;\r
96 case 8:\r
97 d = Read_CDC_Host(0);\r
98 goto end;\r
99 case 0xA:\r
100 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
101 goto end;\r
102 case 0xC: // 384 cycle stopwatch timer\r
103 // ugh..\r
104 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
105 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
106 d &= 0x0fff;\r
107 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
108 goto end;\r
109 }\r
110\r
111 if (a < 0x30) {\r
112 // comm flag/cmd/status (0xE-0x2F)\r
113 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
114 goto end;\r
115 }\r
116\r
117 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
118\r
119end:\r
120\r
121 return d;\r
122}\r
123#endif\r
124\r
125#ifndef _ASM_CD_MEMORY_C\r
126static\r
127#endif\r
128void m68k_reg_write8(u32 a, u32 d)\r
129{\r
130 u32 dold;\r
131 a &= 0x3f;\r
132\r
133 switch (a) {\r
134 case 0:\r
135 d &= 1;\r
136 if ((d&1) && (Pico_mcd->s68k_regs[0x33]&(1<<2))) { elprintf(EL_INTS, "m68k: s68k irq 2"); SekInterruptS68k(2); }\r
137 return;\r
138 case 1:\r
139 d &= 3;\r
140 if (!(d&1)) Pico_mcd->m.state_flags |= 1; // reset pending, needed to be sure we fetch the right vectors on reset\r
141 if ( (Pico_mcd->m.busreq&1) != (d&1)) elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
142 if ( (Pico_mcd->m.busreq&2) != (d&2)) elprintf(EL_INTSW, "m68k: s68k brq %i", (d&2)>>1);\r
143 if ((Pico_mcd->m.state_flags&1) && (d&3)==1) {\r
144 SekResetS68k(); // S68k comes out of RESET or BRQ state\r
145 Pico_mcd->m.state_flags&=~1;\r
146 elprintf(EL_CDREGS, "m68k: resetting s68k, cycles=%i", SekCyclesLeft);\r
147 }\r
148 if (!(d & 1))\r
149 d |= 2; // verified: reset also gives bus\r
150 if ((d ^ Pico_mcd->m.busreq) & 2)\r
151 remap_prg_window();\r
152 Pico_mcd->m.busreq = d;\r
153 return;\r
154 case 2:\r
155 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
156 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
157 return;\r
158 case 3:\r
159 dold = Pico_mcd->s68k_regs[3];\r
160 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
161 //if ((Pico_mcd->s68k_regs[3]&4) != (d&4)) dprintf("m68k: ram mode %i mbit", (d&4) ? 1 : 2);\r
162 //if ((Pico_mcd->s68k_regs[3]&2) != (d&2)) dprintf("m68k: %s", (d&4) ? ((d&2) ? "word swap req" : "noop?") :\r
163 // ((d&2) ? "word ram to s68k" : "word ram to m68k"));\r
164 if (dold & 4) { // 1M mode\r
165 d ^= 2; // writing 0 to DMNA actually sets it, 1 does nothing\r
166 } else {\r
167 if ((d ^ dold) & d & 2) { // DMNA is being set\r
168 dold &= ~1; // return word RAM to s68k\r
169 /* Silpheed hack: bset(w3), r3, btst, bne, r3 */\r
170 SekEndRun(20+16+10+12+16);\r
171 }\r
172 }\r
173 Pico_mcd->s68k_regs[3] = (d & 0xc2) | (dold & 0x1f);\r
174 if ((d ^ dold) & 0xc0) {\r
175 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i", (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
176 remap_prg_window();\r
177 }\r
178#ifdef USE_POLL_DETECT\r
179 if ((s68k_poll_adclk&0xfe) == 2 && s68k_poll_cnt > POLL_LIMIT) {\r
180 SekSetStopS68k(0); s68k_poll_adclk = 0;\r
181 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
182 }\r
183#endif\r
184 return;\r
185 case 6:\r
186 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
187 return;\r
188 case 7:\r
189 Pico_mcd->bios[0x72] = d;\r
190 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
191 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
192 return;\r
193 case 0xf:\r
194 d = (d << 1) | ((d >> 7) & 1); // rol8 1 (special case)\r
195 case 0xe:\r
196 //dprintf("m68k: comm flag: %02x", d);\r
197 Pico_mcd->s68k_regs[0xe] = d;\r
198#ifdef USE_POLL_DETECT\r
199 if ((s68k_poll_adclk&0xfe) == 0xe && s68k_poll_cnt > POLL_LIMIT) {\r
200 SekSetStopS68k(0); s68k_poll_adclk = 0;\r
201 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
202 }\r
203#endif\r
204 return;\r
205 }\r
206\r
207 if ((a&0xf0) == 0x10) {\r
208 Pico_mcd->s68k_regs[a] = d;\r
209#ifdef USE_POLL_DETECT\r
210 if ((a&0xfe) == (s68k_poll_adclk&0xfe) && s68k_poll_cnt > POLL_LIMIT) {\r
211 SekSetStopS68k(0); s68k_poll_adclk = 0;\r
212 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
213 }\r
214#endif\r
215 return;\r
216 }\r
217\r
218 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
219}\r
220\r
221#ifndef _ASM_CD_MEMORY_C\r
222static\r
223#endif\r
224u32 s68k_poll_detect(u32 a, u32 d)\r
225{\r
226#ifdef USE_POLL_DETECT\r
227 // needed mostly for Cyclone, which doesn't always check it's cycle counter\r
228 if (SekIsStoppedS68k()) return d;\r
229 // polling detection\r
230 if (a == (s68k_poll_adclk&0xff)) {\r
231 unsigned int clkdiff = SekCyclesDoneS68k() - (s68k_poll_adclk>>8);\r
232 if (clkdiff <= POLL_CYCLES) {\r
233 s68k_poll_cnt++;\r
234 //printf("-- diff: %u, cnt = %i\n", clkdiff, s68k_poll_cnt);\r
235 if (s68k_poll_cnt > POLL_LIMIT) {\r
236 SekSetStopS68k(1);\r
237 elprintf(EL_CDPOLL, "s68k poll detected @ %06x, a=%02x", SekPcS68k, a);\r
238 }\r
239 s68k_poll_adclk = (SekCyclesDoneS68k() << 8) | a;\r
240 return d;\r
241 }\r
242 }\r
243 s68k_poll_adclk = (SekCyclesDoneS68k() << 8) | a;\r
244 s68k_poll_cnt = 0;\r
245#endif\r
246 return d;\r
247}\r
248\r
249#define READ_FONT_DATA(basemask) \\r
250{ \\r
251 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
252 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
253 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
254 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
255 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
256 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
257}\r
258\r
259\r
260#ifndef _ASM_CD_MEMORY_C\r
261static\r
262#endif\r
263u32 s68k_reg_read16(u32 a)\r
264{\r
265 u32 d=0;\r
266\r
267 switch (a) {\r
268 case 0:\r
269 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
270 case 2:\r
271 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
272 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
273 return s68k_poll_detect(a, d);\r
274 case 6:\r
275 return CDC_Read_Reg();\r
276 case 8:\r
277 return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r
278 case 0xC:\r
279 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
280 d /= 384;\r
281 d &= 0x0fff;\r
282 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
283 return d;\r
284 case 0x30:\r
285 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
286 return Pico_mcd->s68k_regs[31];\r
287 case 0x34: // fader\r
288 return 0; // no busy bit\r
289 case 0x50: // font data (check: Lunar 2, Silpheed)\r
290 READ_FONT_DATA(0x00100000);\r
291 return d;\r
292 case 0x52:\r
293 READ_FONT_DATA(0x00010000);\r
294 return d;\r
295 case 0x54:\r
296 READ_FONT_DATA(0x10000000);\r
297 return d;\r
298 case 0x56:\r
299 READ_FONT_DATA(0x01000000);\r
300 return d;\r
301 }\r
302\r
303 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
304\r
305 if (a >= 0x0e && a < 0x30)\r
306 return s68k_poll_detect(a, d);\r
307\r
308 return d;\r
309}\r
310\r
311#ifndef _ASM_CD_MEMORY_C\r
312static\r
313#endif\r
314void s68k_reg_write8(u32 a, u32 d)\r
315{\r
316 // Warning: d might have upper bits set\r
317 switch (a) {\r
318 case 2:\r
319 return; // only m68k can change WP\r
320 case 3: {\r
321 int dold = Pico_mcd->s68k_regs[3];\r
322 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
323 d &= 0x1d;\r
324 d |= dold & 0xc2;\r
325 if (d & 4)\r
326 {\r
327 if ((d ^ dold) & 0x1d) {\r
328 d &= ~2; // in case of mode or bank change we clear DMNA (m68k req) bit\r
329 remap_word_ram(d);\r
330 }\r
331 if (!(dold & 4)) {\r
332 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
333 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
334 }\r
335 }\r
336 else\r
337 {\r
338 if (dold & 4) {\r
339 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
340 if (!(d&1)) { // it didn't set the ret bit, which means it doesn't want to give WRAM to m68k\r
341 d &= ~3;\r
342 d |= (dold&1) ? 2 : 1; // then give it to the one which had bank0 in 1M mode\r
343 }\r
344 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
345 remap_word_ram(d);\r
346 }\r
347 // s68k can only set RET, writing 0 has no effect\r
348 else if ((dold ^ d) & d & 1) { // RET being set\r
349 SekEndRunS68k(20+16+10+12+16); // see DMNA case\r
350 } else\r
351 d |= dold & 1;\r
352 if (d & 1)\r
353 d &= ~2; // DMNA clears\r
354 }\r
355 break;\r
356 }\r
357 case 4:\r
358 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
359 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
360 return;\r
361 case 5:\r
362 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
363 break;\r
364 case 7:\r
365 CDC_Write_Reg(d);\r
366 return;\r
367 case 0xa:\r
368 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
369 break;\r
370 case 0xc:\r
371 case 0xd: // 384 cycle stopwatch timer\r
372 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
373 // does this also reset internal 384 cycle counter?\r
374 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
375 return;\r
376 case 0xe:\r
377 Pico_mcd->s68k_regs[0xf] = (d>>1) | (d<<7); // ror8 1, Gens note: Dragons lair\r
378 return;\r
379 case 0x31: // 384 cycle int3 timer\r
380 d &= 0xff;\r
381 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
382 Pico_mcd->s68k_regs[a] = (u8) d;\r
383 if (d) // d or d+1??\r
384 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
385 else\r
386 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
387 break;\r
388 case 0x33: // IRQ mask\r
389 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
390 d &= 0x7e;\r
391 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
392 if (Pico_mcd->s68k_regs[0x37] & 4)\r
393 CDD_Export_Status();\r
394 }\r
395 break;\r
396 case 0x34: // fader\r
397 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
398 return;\r
399 case 0x36:\r
400 return; // d/m bit is unsetable\r
401 case 0x37: {\r
402 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
403 Pico_mcd->s68k_regs[0x37] = d&7;\r
404 if ((d&4) && !(d_old&4)) {\r
405 CDD_Export_Status();\r
406 }\r
407 return;\r
408 }\r
409 case 0x4b:\r
410 Pico_mcd->s68k_regs[a] = (u8) d;\r
411 CDD_Import_Command();\r
412 return;\r
413 }\r
414\r
415 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
416 {\r
417 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
418 return;\r
419 }\r
420\r
421 Pico_mcd->s68k_regs[a] = (u8) d;\r
422}\r
423\r
424// -----------------------------------------------------------------\r
425// Main 68k\r
426// -----------------------------------------------------------------\r
427\r
428#ifndef _ASM_CD_MEMORY_C\r
429#include "cell_map.c"\r
430\r
431// WORD RAM, cell aranged area (220000 - 23ffff)\r
432static u32 PicoReadM68k8_cell0(u32 a)\r
433{\r
434 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
435 return Pico_mcd->word_ram1M[0][a ^ 1];\r
436}\r
437\r
438static u32 PicoReadM68k8_cell1(u32 a)\r
439{\r
440 a = (a&3) | (cell_map(a >> 2) << 2);\r
441 return Pico_mcd->word_ram1M[1][a ^ 1];\r
442}\r
443\r
444static u32 PicoReadM68k16_cell0(u32 a)\r
445{\r
446 a = (a&2) | (cell_map(a >> 2) << 2);\r
447 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
448}\r
449\r
450static u32 PicoReadM68k16_cell1(u32 a)\r
451{\r
452 a = (a&2) | (cell_map(a >> 2) << 2);\r
453 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
454}\r
455\r
456static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
457{\r
458 a = (a&3) | (cell_map(a >> 2) << 2);\r
459 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
460}\r
461\r
462static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
463{\r
464 a = (a&3) | (cell_map(a >> 2) << 2);\r
465 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
466}\r
467\r
468static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
469{\r
470 a = (a&3) | (cell_map(a >> 2) << 2);\r
471 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
472}\r
473\r
474static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
475{\r
476 a = (a&3) | (cell_map(a >> 2) << 2);\r
477 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
478}\r
479#endif\r
480\r
481// RAM cart (40000 - 7fffff, optional)\r
482static u32 PicoReadM68k8_ramc(u32 a)\r
483{\r
484 u32 d = 0;\r
485 if (a == 0x400001) {\r
486 if (SRam.data != NULL)\r
487 d = 3; // 64k cart\r
488 return d;\r
489 }\r
490\r
491 if ((a & 0xfe0000) == 0x600000) {\r
492 if (SRam.data != NULL)\r
493 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
494 return d;\r
495 }\r
496\r
497 if (a == 0x7fffff)\r
498 return Pico_mcd->m.bcram_reg;\r
499\r
500 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
501 return d;\r
502}\r
503\r
504static u32 PicoReadM68k16_ramc(u32 a)\r
505{\r
506 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
507 return PicoReadM68k8_ramc(a + 1);\r
508}\r
509\r
510static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
511{\r
512 if ((a & 0xfe0000) == 0x600000) {\r
513 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
514 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
515 SRam.changed = 1;\r
516 }\r
517 return;\r
518 }\r
519\r
520 if (a == 0x7fffff) {\r
521 Pico_mcd->m.bcram_reg = d;\r
522 return;\r
523 }\r
524\r
525 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
526}\r
527\r
528static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
529{\r
530 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
531 PicoWriteM68k8_ramc(a + 1, d);\r
532}\r
533\r
534// IO/control/cd registers (a10000 - ...)\r
535#ifndef _ASM_CD_MEMORY_C\r
536static u32 PicoReadM68k8_io(u32 a)\r
537{\r
538 u32 d;\r
539 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
540 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
541 if (!(a & 1))\r
542 d >>= 8;\r
543 d &= 0xff;\r
544 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x", a & 0x3f, d, SekPc);\r
545 return d;\r
546 }\r
547\r
548 // fallback to default MD handler\r
549 return PicoRead8_io(a);\r
550}\r
551\r
552static u32 PicoReadM68k16_io(u32 a)\r
553{\r
554 u32 d;\r
555 if ((a & 0xff00) == 0x2000) {\r
556 d = m68k_reg_read16(a);\r
557 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x", a & 0x3f, d, SekPc);\r
558 return d;\r
559 }\r
560\r
561 return PicoRead16_io(a);\r
562}\r
563\r
564static void PicoWriteM68k8_io(u32 a, u32 d)\r
565{\r
566 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
567 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x", a&0x3f, d, SekPc);\r
568 m68k_reg_write8(a, d);\r
569 return;\r
570 }\r
571\r
572 PicoWrite16_io(a, d);\r
573}\r
574\r
575static void PicoWriteM68k16_io(u32 a, u32 d)\r
576{\r
577 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
578 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x", a&0x3f, d, SekPc);\r
579/* TODO FIXME?\r
580 if (a == 0xe) { // special case, 2 byte writes would be handled differently\r
581 Pico_mcd->s68k_regs[0xe] = d >> 8;\r
582#ifdef USE_POLL_DETECT\r
583 if ((s68k_poll_adclk&0xfe) == 0xe && s68k_poll_cnt > POLL_LIMIT) {\r
584 SekSetStopS68k(0); s68k_poll_adclk = 0;\r
585 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
586 }\r
587#endif\r
588 return;\r
589 }\r
590*/\r
591 m68k_reg_write8(a, d >> 8);\r
592 m68k_reg_write8(a + 1, d & 0xff);\r
593 return;\r
594 }\r
595\r
596 PicoWrite16_io(a, d);\r
597}\r
598#endif\r
599\r
600// -----------------------------------------------------------------\r
601// Sub 68k\r
602// -----------------------------------------------------------------\r
603\r
604static u32 s68k_unmapped_read8(u32 a)\r
605{\r
606 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
607 return 0;\r
608}\r
609\r
610static u32 s68k_unmapped_read16(u32 a)\r
611{\r
612 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
613 return 0;\r
614}\r
615\r
616static void s68k_unmapped_write8(u32 a, u32 d)\r
617{\r
618 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
619}\r
620\r
621static void s68k_unmapped_write16(u32 a, u32 d)\r
622{\r
623 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
624}\r
625\r
626// PRG RAM protected range (000000 - 00ff00)?\r
627// XXX verify: ff00 or 1fe00 max?\r
628static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
629{\r
630 if (a >= (Pico_mcd->s68k_regs[2] << 8))\r
631 Pico_mcd->prg_ram[a ^ 1] = d;\r
632}\r
633\r
634static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
635{\r
636 if (a >= (Pico_mcd->s68k_regs[2] << 8))\r
637 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
638}\r
639\r
640#ifndef _ASM_CD_MEMORY_C\r
641\r
642// decode (080000 - 0bffff, in 1M mode)\r
643static u32 PicoReadS68k8_dec0(u32 a)\r
644{\r
645 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
646 if (a & 1)\r
647 d &= 0x0f;\r
648 else\r
649 d >>= 4;\r
650 return d;\r
651}\r
652\r
653static u32 PicoReadS68k8_dec1(u32 a)\r
654{\r
655 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
656 if (a & 1)\r
657 d &= 0x0f;\r
658 else\r
659 d >>= 4;\r
660 return d;\r
661}\r
662\r
663static u32 PicoReadS68k16_dec0(u32 a)\r
664{\r
665 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
666 d |= d << 4;\r
667 d &= ~0xf0;\r
668 return d;\r
669}\r
670\r
671static u32 PicoReadS68k16_dec1(u32 a)\r
672{\r
673 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
674 d |= d << 4;\r
675 d &= ~0xf0;\r
676 return d;\r
677}\r
678\r
679/* check: jaguar xj 220 (draws entire world using decode) */\r
680#define mk_decode_w8(bank) \\r
681static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
682{ \\r
683 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
684 \\r
685 if (!(a & 1)) \\r
686 *pd = (*pd & 0x0f) | (d << 4); \\r
687 else \\r
688 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
689} \\r
690 \\r
691static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
692{ \\r
693 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
694 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
695 \\r
696 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
697 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
698} \\r
699 \\r
700static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
701{ \\r
702 if (d & 0x0f) /* overwrite */ \\r
703 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
704}\r
705\r
706mk_decode_w8(0)\r
707mk_decode_w8(1)\r
708\r
709#define mk_decode_w16(bank) \\r
710static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
711{ \\r
712 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
713 \\r
714 d &= 0x0f0f; \\r
715 *pd = d | (d >> 4); \\r
716} \\r
717 \\r
718static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
719{ \\r
720 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
721 \\r
722 d &= 0x0f0f; /* underwrite */ \\r
723 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
724 if (!(*pd & 0x0f)) *pd |= d; \\r
725} \\r
726 \\r
727static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
728{ \\r
729 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
730 \\r
731 d &= 0x0f0f; /* overwrite */ \\r
732 d |= d >> 4; \\r
733 \\r
734 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
735 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
736 *pd = d; \\r
737}\r
738\r
739mk_decode_w16(0)\r
740mk_decode_w16(1)\r
741\r
742#endif\r
743\r
744// backup RAM (fe0000 - feffff)\r
745static u32 PicoReadS68k8_bram(u32 a)\r
746{\r
747 return Pico_mcd->bram[(a>>1)&0x1fff];\r
748}\r
749\r
750static u32 PicoReadS68k16_bram(u32 a)\r
751{\r
752 u32 d;\r
753 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
754 a = (a >> 1) & 0x1fff;\r
755 d = Pico_mcd->bram[a++];\r
756 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
757 return d;\r
758}\r
759\r
760static void PicoWriteS68k8_bram(u32 a, u32 d)\r
761{\r
762 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
763 SRam.changed = 1;\r
764}\r
765\r
766static void PicoWriteS68k16_bram(u32 a, u32 d)\r
767{\r
768 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
769 a = (a >> 1) & 0x1fff;\r
770 Pico_mcd->bram[a++] = d;\r
771 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
772 SRam.changed = 1;\r
773}\r
774\r
775#ifndef _ASM_CD_MEMORY_C\r
776\r
777// PCM and registers (ff0000 - ffffff)\r
778static u32 PicoReadS68k8_pr(u32 a)\r
779{\r
780 u32 d = 0;\r
781\r
782 // regs\r
783 if ((a & 0xfe00) == 0x8000) {\r
784 a &= 0x1ff;\r
785 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] @ %06x", a, SekPcS68k);\r
786 if (a >= 0x0e && a < 0x30) {\r
787 d = Pico_mcd->s68k_regs[a];\r
788 s68k_poll_detect(a, d);\r
789 elprintf(EL_CDREGS, "ret = %02x", (u8)d);\r
790 return d;\r
791 }\r
792 else if (a >= 0x58 && a < 0x68)\r
793 d = gfx_cd_read(a & ~1);\r
794 else d = s68k_reg_read16(a & ~1);\r
795 if (!(a & 1))\r
796 d >>= 8;\r
797 elprintf(EL_CDREGS, "ret = %02x", (u8)d);\r
798 return d & 0xff;\r
799 }\r
800\r
801 // PCM\r
802 // XXX: verify: probably odd addrs only?\r
803 if ((a & 0x8000) == 0x0000) {\r
804 a &= 0x7fff;\r
805 if (a >= 0x2000)\r
806 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
807 else if (a >= 0x20) {\r
808 a &= 0x1e;\r
809 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
810 if (a & 2)\r
811 d >>= 8;\r
812 }\r
813 return d & 0xff;\r
814 }\r
815\r
816 return s68k_unmapped_read8(a);\r
817}\r
818\r
819static u32 PicoReadS68k16_pr(u32 a)\r
820{\r
821 u32 d = 0;\r
822\r
823 // regs\r
824 if ((a & 0xfe00) == 0x8000) {\r
825 a &= 0x1fe;\r
826 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] @ %06x", a, SekPcS68k);\r
827 if (0x58 <= a && a < 0x68)\r
828 d = gfx_cd_read(a);\r
829 else d = s68k_reg_read16(a);\r
830 elprintf(EL_CDREGS, "ret = %04x", d);\r
831 return d;\r
832 }\r
833\r
834 // PCM\r
835 if ((a & 0x8000) == 0x0000) {\r
836 //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r
837 a &= 0x7fff;\r
838 if (a >= 0x2000)\r
839 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r
840 else if (a >= 0x20) {\r
841 a &= 0x1e;\r
842 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
843 if (a & 2) d >>= 8;\r
844 }\r
845 elprintf(EL_CDREGS, "ret = %04x", d);\r
846 return d;\r
847 }\r
848\r
849 return s68k_unmapped_read16(a);\r
850}\r
851\r
852static void PicoWriteS68k8_pr(u32 a, u32 d)\r
853{\r
854 // regs\r
855 if ((a & 0xfe00) == 0x8000) {\r
856 a &= 0x1ff;\r
857 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @ %06x", a, d, SekPcS68k);\r
858 if (0x58 <= a && a < 0x68)\r
859 gfx_cd_write16(a&~1, (d<<8)|d);\r
860 else s68k_reg_write8(a,d);\r
861 return;\r
862 }\r
863\r
864 // PCM\r
865 if ((a & 0x8000) == 0x0000) {\r
866 a &= 0x7fff;\r
867 if (a >= 0x2000)\r
868 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
869 else if (a < 0x12)\r
870 pcm_write(a>>1, d);\r
871 return;\r
872 }\r
873\r
874 s68k_unmapped_write8(a, d);\r
875}\r
876\r
877static void PicoWriteS68k16_pr(u32 a, u32 d)\r
878{\r
879 // regs\r
880 if ((a & 0xfe00) == 0x8000) {\r
881 a &= 0x1fe;\r
882 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @ %06x", a, d, SekPcS68k);\r
883 if (a >= 0x58 && a < 0x68)\r
884 gfx_cd_write16(a, d);\r
885 else {\r
886 if (a == 0xe) {\r
887 // special case, 2 byte writes would be handled differently\r
888 // TODO: verify\r
889 Pico_mcd->s68k_regs[0xf] = d;\r
890 return;\r
891 }\r
892 s68k_reg_write8(a, d >> 8);\r
893 s68k_reg_write8(a + 1, d & 0xff);\r
894 }\r
895 return;\r
896 }\r
897\r
898 // PCM\r
899 if ((a & 0x8000) == 0x0000) {\r
900 a &= 0x7fff;\r
901 if (a >= 0x2000)\r
902 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
903 else if (a < 0x12)\r
904 pcm_write(a>>1, d & 0xff);\r
905 return;\r
906 }\r
907\r
908 s68k_unmapped_write16(a, d);\r
909}\r
910\r
911#endif\r
912\r
913static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
914static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
915static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
916static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
917\r
918static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
919static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
920\r
921static const void *s68k_dec_write8[2][4] = {\r
922 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
923 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
924};\r
925\r
926static const void *s68k_dec_write16[2][4] = {\r
927 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
928 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
929};\r
930\r
931// -----------------------------------------------------------------\r
932\r
933static void remap_prg_window(void)\r
934{\r
935 // PRG RAM\r
936 if (Pico_mcd->m.busreq & 2) {\r
937 void *bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3] >> 6];\r
938 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
939 }\r
940 else {\r
941 m68k_map_unmap(0x020000, 0x03ffff);\r
942 }\r
943}\r
944\r
945static void remap_word_ram(int r3)\r
946{\r
947 void *bank;\r
948\r
949 // WORD RAM\r
950 if (!(r3 & 4)) {\r
951 // 2M mode. XXX: allowing access in all cases for simplicity\r
952 bank = Pico_mcd->word_ram2M;\r
953 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
954 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
955 // TODO: handle 0x0c0000\r
956 }\r
957 else {\r
958 int b0 = r3 & 1;\r
959 int m = (r3 & 0x18) >> 3;\r
960 bank = Pico_mcd->word_ram1M[b0];\r
961 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
962 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
963 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
964 // "cell arrange" on m68k\r
965 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
966 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
967 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
968 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
969 // "decode format" on s68k\r
970 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
971 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
972 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
973 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
974 }\r
975\r
976#ifdef EMU_F68K\r
977 // update fetchmap..\r
978 int i;\r
979 if (!(r3 & 4))\r
980 {\r
981 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
982 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
983 }\r
984 else\r
985 {\r
986 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
987 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
988 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
989 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
990 }\r
991#endif\r
992}\r
993\r
994void pcd_state_loaded_mem(void)\r
995{\r
996 int r3 = Pico_mcd->s68k_regs[3];\r
997\r
998 /* after load events */\r
999 if (r3 & 4) // 1M mode?\r
1000 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1001 remap_word_ram(r3);\r
1002 remap_prg_window();\r
1003\r
1004 // restore hint vector\r
1005 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1006}\r
1007\r
1008#ifdef EMU_M68K\r
1009static void m68k_mem_setup_cd(void);\r
1010#endif\r
1011\r
1012PICO_INTERNAL void PicoMemSetupCD(void)\r
1013{\r
1014 // setup default main68k map\r
1015 PicoMemSetup();\r
1016\r
1017 // main68k map (BIOS mapped by PicoMemSetup()):\r
1018 // RAM cart\r
1019 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1020 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1021 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1022 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1023 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1024 }\r
1025\r
1026 // registers/IO:\r
1027 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r
1028 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r
1029 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r
1030 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r
1031\r
1032 // sub68k map\r
1033 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1034 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1035 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1036 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1037\r
1038 // PRG RAM\r
1039 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1040 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1041 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1042 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1043 cpu68k_map_set(s68k_write8_map, 0x000000, 0x00ffff, PicoWriteS68k8_prgwp, 1);\r
1044 cpu68k_map_set(s68k_write16_map, 0x000000, 0x00ffff, PicoWriteS68k16_prgwp, 1);\r
1045\r
1046 // BRAM\r
1047 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1048 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1049 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1050 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1051\r
1052 // PCM, regs\r
1053 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1054 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1055 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1056 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
1057\r
1058 // RAMs\r
1059 remap_word_ram(1);\r
1060\r
1061#ifdef EMU_C68K\r
1062 // s68k\r
1063 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1064 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1065 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1066 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1067 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1068 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1069 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1070 PicoCpuCS68k.fetch8 = NULL;\r
1071 PicoCpuCS68k.fetch16 = NULL;\r
1072 PicoCpuCS68k.fetch32 = NULL;\r
1073#endif\r
1074#ifdef EMU_F68K\r
1075 // s68k\r
1076 PicoCpuFS68k.read_byte = s68k_read8;\r
1077 PicoCpuFS68k.read_word = s68k_read16;\r
1078 PicoCpuFS68k.read_long = s68k_read32;\r
1079 PicoCpuFS68k.write_byte = s68k_write8;\r
1080 PicoCpuFS68k.write_word = s68k_write16;\r
1081 PicoCpuFS68k.write_long = s68k_write32;\r
1082\r
1083 // setup FAME fetchmap\r
1084 {\r
1085 int i;\r
1086 // M68k\r
1087 // by default, point everything to fitst 64k of ROM (BIOS)\r
1088 for (i = 0; i < M68K_FETCHBANK1; i++)\r
1089 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
1090 // now real ROM (BIOS)\r
1091 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
1092 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
1093 // .. and RAM\r
1094 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
1095 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
1096 // S68k\r
1097 // PRG RAM is default\r
1098 for (i = 0; i < M68K_FETCHBANK1; i++)\r
1099 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
1100 // real PRG RAM\r
1101 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
1102 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
1103 // WORD RAM 2M area\r
1104 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
1105 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
1106 // remap_word_ram() will setup word ram for both\r
1107 }\r
1108#endif\r
1109#ifdef EMU_M68K\r
1110 m68k_mem_setup_cd();\r
1111#endif\r
1112\r
1113 // m68k_poll_addr = m68k_poll_cnt = 0;\r
1114 s68k_poll_adclk = s68k_poll_cnt = 0;\r
1115}\r
1116\r
1117\r
1118#ifdef EMU_M68K\r
1119u32 m68k_read8(u32 a);\r
1120u32 m68k_read16(u32 a);\r
1121u32 m68k_read32(u32 a);\r
1122void m68k_write8(u32 a, u8 d);\r
1123void m68k_write16(u32 a, u16 d);\r
1124void m68k_write32(u32 a, u32 d);\r
1125\r
1126static unsigned int PicoReadCD8w (unsigned int a) {\r
1127 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
1128}\r
1129static unsigned int PicoReadCD16w(unsigned int a) {\r
1130 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
1131}\r
1132static unsigned int PicoReadCD32w(unsigned int a) {\r
1133 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
1134}\r
1135static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
1136 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
1137}\r
1138static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
1139 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
1140}\r
1141static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
1142 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
1143}\r
1144\r
1145extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1146extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1147extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1148extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1149extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1150extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
1151\r
1152static void m68k_mem_setup_cd(void)\r
1153{\r
1154 pm68k_read_memory_8 = PicoReadCD8w;\r
1155 pm68k_read_memory_16 = PicoReadCD16w;\r
1156 pm68k_read_memory_32 = PicoReadCD32w;\r
1157 pm68k_write_memory_8 = PicoWriteCD8w;\r
1158 pm68k_write_memory_16 = PicoWriteCD16w;\r
1159 pm68k_write_memory_32 = PicoWriteCD32w;\r
1160}\r
1161#endif // EMU_M68K\r
1162\r
1163// vim:shiftwidth=2:ts=2:expandtab\r