cd: clean up dmna handling, stuff
[picodrive.git] / pico / cd / memory.c
... / ...
CommitLineData
1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
8\r
9#include "../pico_int.h"\r
10#include "../memory.h"\r
11\r
12#include "gfx_cd.h"\r
13#include "pcm.h"\r
14\r
15uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
16uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
17uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
18uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
19\r
20MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
21MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
22MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
23MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
24MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
25MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
26\r
27// -----------------------------------------------------------------\r
28\r
29// provided by ASM code:\r
30#ifdef _ASM_CD_MEMORY_C\r
31u32 PicoReadM68k8_io(u32 a);\r
32u32 PicoReadM68k16_io(u32 a);\r
33void PicoWriteM68k8_io(u32 a, u32 d);\r
34void PicoWriteM68k16_io(u32 a, u32 d);\r
35\r
36u32 PicoReadS68k8_pr(u32 a);\r
37u32 PicoReadS68k16_pr(u32 a);\r
38void PicoWriteS68k8_pr(u32 a, u32 d);\r
39void PicoWriteS68k16_pr(u32 a, u32 d);\r
40\r
41u32 PicoReadM68k8_cell0(u32 a);\r
42u32 PicoReadM68k8_cell1(u32 a);\r
43u32 PicoReadM68k16_cell0(u32 a);\r
44u32 PicoReadM68k16_cell1(u32 a);\r
45void PicoWriteM68k8_cell0(u32 a, u32 d);\r
46void PicoWriteM68k8_cell1(u32 a, u32 d);\r
47void PicoWriteM68k16_cell0(u32 a, u32 d);\r
48void PicoWriteM68k16_cell1(u32 a, u32 d);\r
49\r
50u32 PicoReadS68k8_dec0(u32 a);\r
51u32 PicoReadS68k8_dec1(u32 a);\r
52u32 PicoReadS68k16_dec0(u32 a);\r
53u32 PicoReadS68k16_dec1(u32 a);\r
54void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
55void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
56void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
57void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
58void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
59void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
60void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
61void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
62void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
63void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
64void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
65void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
66#endif\r
67\r
68static void remap_prg_window(int r3);\r
69static void remap_word_ram(int r3);\r
70\r
71// poller detection\r
72#define POLL_LIMIT 16\r
73#define POLL_CYCLES 124\r
74\r
75u32 m68k_comm_check(u32 a, u32 d)\r
76{\r
77 pcd_sync_s68k(SekCyclesDone(), 0);\r
78 if (a != Pico_mcd->m.m68k_poll_a) {\r
79 Pico_mcd->m.m68k_poll_a = a;\r
80 Pico_mcd->m.m68k_poll_cnt = 0;\r
81 return d;\r
82 }\r
83 Pico_mcd->m.m68k_poll_cnt++;\r
84 return d;\r
85}\r
86\r
87#ifndef _ASM_CD_MEMORY_C\r
88static u32 m68k_reg_read16(u32 a)\r
89{\r
90 u32 d=0;\r
91 a &= 0x3e;\r
92\r
93 switch (a) {\r
94 case 0:\r
95 d = ((Pico_mcd->s68k_regs[0x33]<<13)&0x8000) | Pico_mcd->m.busreq; // here IFL2 is always 0, just like in Gens\r
96 goto end;\r
97 case 2:\r
98 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
99 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
100 goto end_comm;\r
101 case 4:\r
102 d = Pico_mcd->s68k_regs[4]<<8;\r
103 goto end;\r
104 case 6:\r
105 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
106 goto end;\r
107 case 8:\r
108 d = Read_CDC_Host(0);\r
109 goto end;\r
110 case 0xA:\r
111 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
112 goto end;\r
113 case 0xC: // 384 cycle stopwatch timer\r
114 // ugh..\r
115 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
116 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
117 d &= 0x0fff;\r
118 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
119 goto end;\r
120 }\r
121\r
122 if (a < 0x30) {\r
123 // comm flag/cmd/status (0xE-0x2F)\r
124 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
125 goto end_comm;\r
126 }\r
127\r
128 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
129\r
130end:\r
131 return d;\r
132\r
133end_comm:\r
134 return m68k_comm_check(a, d);\r
135}\r
136#endif\r
137\r
138#ifndef _ASM_CD_MEMORY_C\r
139static\r
140#endif\r
141void m68k_reg_write8(u32 a, u32 d)\r
142{\r
143 u32 dold;\r
144 a &= 0x3f;\r
145\r
146 Pico_mcd->m.m68k_poll_a =\r
147 Pico_mcd->m.m68k_poll_cnt = 0;\r
148\r
149 switch (a) {\r
150 case 0:\r
151 d &= 1;\r
152 if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r
153 elprintf(EL_INTS, "m68k: s68k irq 2");\r
154 pcd_sync_s68k(SekCyclesDone(), 0);\r
155 SekInterruptS68k(2);\r
156 }\r
157 return;\r
158 case 1:\r
159 d &= 3;\r
160 elprintf(EL_CDREGS, "d m.busreq %u %u", d, Pico_mcd->m.busreq);\r
161 if (d == Pico_mcd->m.busreq)\r
162 return;\r
163 pcd_sync_s68k(SekCyclesDone(), 0);\r
164\r
165 if ((Pico_mcd->m.busreq ^ d) & 1) {\r
166 elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
167 if (!(d & 1))\r
168 d |= 2; // verified: reset also gives bus\r
169 else {\r
170 elprintf(EL_CDREGS, "m68k: resetting s68k");\r
171 SekResetS68k();\r
172 }\r
173 }\r
174 if ((Pico_mcd->m.busreq ^ d) & 2) {\r
175 elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r
176 remap_prg_window(Pico_mcd->s68k_regs[3]);\r
177 }\r
178 Pico_mcd->m.busreq = d;\r
179 return;\r
180 case 2:\r
181 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
182 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
183 return;\r
184 case 3:\r
185 dold = Pico_mcd->s68k_regs[3];\r
186 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
187 if ((d ^ dold) & 0xc0) {\r
188 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r
189 (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
190 remap_prg_window(d);\r
191 }\r
192\r
193 // 2M mode state is tracked regardless of current mode\r
194 if (d & 2) {\r
195 Pico_mcd->m.dmna_ret_2m |= 2;\r
196 Pico_mcd->m.dmna_ret_2m &= ~1;\r
197 }\r
198 if (dold & 4) { // 1M mode\r
199 d ^= 2; // 0 sets DMNA, 1 does nothing\r
200 d = (d & 0xc2) | (dold & 0x1f);\r
201 }\r
202 else\r
203 d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r
204\r
205 goto write_comm;\r
206 case 6:\r
207 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
208 return;\r
209 case 7:\r
210 Pico_mcd->bios[0x72] = d;\r
211 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
212 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
213 return;\r
214 case 0x0f:\r
215 d = (d << 1) | ((d >> 7) & 1); // rol8 1 (special case)\r
216 a = 0x0e;\r
217 case 0x0e:\r
218 goto write_comm;\r
219 }\r
220\r
221 if ((a&0xf0) == 0x10)\r
222 goto write_comm;\r
223\r
224 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
225 return;\r
226\r
227write_comm:\r
228 if (d == Pico_mcd->s68k_regs[a])\r
229 return;\r
230\r
231 Pico_mcd->s68k_regs[a] = d;\r
232 pcd_sync_s68k(SekCyclesDone(), 0);\r
233 if (Pico_mcd->m.s68k_poll_a == a && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
234 SekSetStopS68k(0);\r
235 Pico_mcd->m.s68k_poll_a = 0;\r
236 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
237 }\r
238}\r
239\r
240#ifndef _ASM_CD_MEMORY_C\r
241static\r
242#endif\r
243u32 s68k_poll_detect(u32 a, u32 d)\r
244{\r
245#ifdef USE_POLL_DETECT\r
246 u32 cycles, cnt = 0;\r
247 if (SekIsStoppedS68k())\r
248 return d;\r
249\r
250 cycles = SekCyclesDoneS68k();\r
251 if (a == Pico_mcd->m.s68k_poll_a) {\r
252 u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r
253 if (clkdiff <= POLL_CYCLES) {\r
254 cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r
255 //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r
256 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
257 SekSetStopS68k(1);\r
258 elprintf(EL_CDPOLL, "s68k poll detected @ %06x, a=%02x",\r
259 SekPcS68k, a);\r
260 }\r
261 }\r
262 }\r
263 Pico_mcd->m.s68k_poll_a = a;\r
264 Pico_mcd->m.s68k_poll_clk = cycles;\r
265 Pico_mcd->m.s68k_poll_cnt = cnt;\r
266#endif\r
267 return d;\r
268}\r
269\r
270#define READ_FONT_DATA(basemask) \\r
271{ \\r
272 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
273 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
274 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
275 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
276 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
277 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
278}\r
279\r
280\r
281#ifndef _ASM_CD_MEMORY_C\r
282static\r
283#endif\r
284u32 s68k_reg_read16(u32 a)\r
285{\r
286 u32 d=0;\r
287\r
288 switch (a) {\r
289 case 0:\r
290 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
291 case 2:\r
292 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
293 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
294 return s68k_poll_detect(a, d);\r
295 case 6:\r
296 return CDC_Read_Reg();\r
297 case 8:\r
298 return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r
299 case 0xC:\r
300 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
301 d /= 384;\r
302 d &= 0x0fff;\r
303 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
304 return d;\r
305 case 0x30:\r
306 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
307 return Pico_mcd->s68k_regs[31];\r
308 case 0x34: // fader\r
309 return 0; // no busy bit\r
310 case 0x50: // font data (check: Lunar 2, Silpheed)\r
311 READ_FONT_DATA(0x00100000);\r
312 return d;\r
313 case 0x52:\r
314 READ_FONT_DATA(0x00010000);\r
315 return d;\r
316 case 0x54:\r
317 READ_FONT_DATA(0x10000000);\r
318 return d;\r
319 case 0x56:\r
320 READ_FONT_DATA(0x01000000);\r
321 return d;\r
322 }\r
323\r
324 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
325\r
326 if (a >= 0x0e && a < 0x30)\r
327 return s68k_poll_detect(a, d);\r
328\r
329 return d;\r
330}\r
331\r
332#ifndef _ASM_CD_MEMORY_C\r
333static\r
334#endif\r
335void s68k_reg_write8(u32 a, u32 d)\r
336{\r
337 // Warning: d might have upper bits set\r
338 switch (a) {\r
339 case 2:\r
340 return; // only m68k can change WP\r
341 case 3: {\r
342 int dold = Pico_mcd->s68k_regs[3];\r
343 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
344 d &= 0x1d;\r
345 d |= dold & 0xc2;\r
346\r
347 // 2M mode state\r
348 if (d & 1) {\r
349 Pico_mcd->m.dmna_ret_2m |= 1;\r
350 Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r
351 }\r
352\r
353 if (d & 4)\r
354 {\r
355 if (!(dold & 4)) {\r
356 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
357 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
358 }\r
359\r
360 if ((d ^ dold) & 0x1d)\r
361 remap_word_ram(d);\r
362\r
363 if ((d ^ dold) & 0x05)\r
364 d &= ~2; // clear DMNA - swap complete\r
365 }\r
366 else\r
367 {\r
368 if (dold & 4) {\r
369 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
370 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
371 remap_word_ram(d);\r
372 }\r
373 d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r
374 }\r
375 goto write_comm;\r
376 }\r
377 case 4:\r
378 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
379 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
380 return;\r
381 case 5:\r
382 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
383 break;\r
384 case 7:\r
385 CDC_Write_Reg(d);\r
386 return;\r
387 case 0xa:\r
388 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
389 break;\r
390 case 0xc:\r
391 case 0xd: // 384 cycle stopwatch timer\r
392 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
393 // does this also reset internal 384 cycle counter?\r
394 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
395 return;\r
396 case 0x0e:\r
397 d &= 0xff;\r
398 d = (d>>1) | (d<<7); // ror8 1, Gens note: Dragons lair\r
399 a = 0x0f;\r
400 case 0x0f:\r
401 goto write_comm;\r
402 case 0x31: // 384 cycle int3 timer\r
403 d &= 0xff;\r
404 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
405 Pico_mcd->s68k_regs[a] = (u8) d;\r
406 if (d) // d or d+1??\r
407 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
408 else\r
409 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
410 break;\r
411 case 0x33: // IRQ mask\r
412 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
413 d &= 0x7e;\r
414 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
415 if (Pico_mcd->s68k_regs[0x37] & 4)\r
416 CDD_Export_Status();\r
417 }\r
418 break;\r
419 case 0x34: // fader\r
420 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
421 return;\r
422 case 0x36:\r
423 return; // d/m bit is unsetable\r
424 case 0x37: {\r
425 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
426 Pico_mcd->s68k_regs[0x37] = d&7;\r
427 if ((d&4) && !(d_old&4)) {\r
428 CDD_Export_Status();\r
429 }\r
430 return;\r
431 }\r
432 case 0x4b:\r
433 Pico_mcd->s68k_regs[a] = (u8) d;\r
434 CDD_Import_Command();\r
435 return;\r
436 }\r
437\r
438 if ((a&0x1f0) == 0x20)\r
439 goto write_comm;\r
440\r
441 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
442 {\r
443 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
444 return;\r
445 }\r
446\r
447 Pico_mcd->s68k_regs[a] = (u8) d;\r
448 return;\r
449\r
450write_comm:\r
451 Pico_mcd->s68k_regs[a] = (u8) d;\r
452 if (Pico_mcd->m.m68k_poll_cnt)\r
453 SekEndRunS68k(0);\r
454 Pico_mcd->m.m68k_poll_cnt = 0;\r
455}\r
456\r
457// -----------------------------------------------------------------\r
458// Main 68k\r
459// -----------------------------------------------------------------\r
460\r
461#ifndef _ASM_CD_MEMORY_C\r
462#include "cell_map.c"\r
463\r
464// WORD RAM, cell aranged area (220000 - 23ffff)\r
465static u32 PicoReadM68k8_cell0(u32 a)\r
466{\r
467 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
468 return Pico_mcd->word_ram1M[0][a ^ 1];\r
469}\r
470\r
471static u32 PicoReadM68k8_cell1(u32 a)\r
472{\r
473 a = (a&3) | (cell_map(a >> 2) << 2);\r
474 return Pico_mcd->word_ram1M[1][a ^ 1];\r
475}\r
476\r
477static u32 PicoReadM68k16_cell0(u32 a)\r
478{\r
479 a = (a&2) | (cell_map(a >> 2) << 2);\r
480 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
481}\r
482\r
483static u32 PicoReadM68k16_cell1(u32 a)\r
484{\r
485 a = (a&2) | (cell_map(a >> 2) << 2);\r
486 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
487}\r
488\r
489static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
490{\r
491 a = (a&3) | (cell_map(a >> 2) << 2);\r
492 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
493}\r
494\r
495static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
496{\r
497 a = (a&3) | (cell_map(a >> 2) << 2);\r
498 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
499}\r
500\r
501static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
502{\r
503 a = (a&3) | (cell_map(a >> 2) << 2);\r
504 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
505}\r
506\r
507static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
508{\r
509 a = (a&3) | (cell_map(a >> 2) << 2);\r
510 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
511}\r
512#endif\r
513\r
514// RAM cart (40000 - 7fffff, optional)\r
515static u32 PicoReadM68k8_ramc(u32 a)\r
516{\r
517 u32 d = 0;\r
518 if (a == 0x400001) {\r
519 if (SRam.data != NULL)\r
520 d = 3; // 64k cart\r
521 return d;\r
522 }\r
523\r
524 if ((a & 0xfe0000) == 0x600000) {\r
525 if (SRam.data != NULL)\r
526 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
527 return d;\r
528 }\r
529\r
530 if (a == 0x7fffff)\r
531 return Pico_mcd->m.bcram_reg;\r
532\r
533 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
534 return d;\r
535}\r
536\r
537static u32 PicoReadM68k16_ramc(u32 a)\r
538{\r
539 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
540 return PicoReadM68k8_ramc(a + 1);\r
541}\r
542\r
543static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
544{\r
545 if ((a & 0xfe0000) == 0x600000) {\r
546 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
547 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
548 SRam.changed = 1;\r
549 }\r
550 return;\r
551 }\r
552\r
553 if (a == 0x7fffff) {\r
554 Pico_mcd->m.bcram_reg = d;\r
555 return;\r
556 }\r
557\r
558 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
559}\r
560\r
561static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
562{\r
563 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
564 PicoWriteM68k8_ramc(a + 1, d);\r
565}\r
566\r
567// IO/control/cd registers (a10000 - ...)\r
568#ifndef _ASM_CD_MEMORY_C\r
569static u32 PicoReadM68k8_io(u32 a)\r
570{\r
571 u32 d;\r
572 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
573 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
574 if (!(a & 1))\r
575 d >>= 8;\r
576 d &= 0xff;\r
577 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x", a & 0x3f, d, SekPc);\r
578 return d;\r
579 }\r
580\r
581 // fallback to default MD handler\r
582 return PicoRead8_io(a);\r
583}\r
584\r
585static u32 PicoReadM68k16_io(u32 a)\r
586{\r
587 u32 d;\r
588 if ((a & 0xff00) == 0x2000) {\r
589 d = m68k_reg_read16(a);\r
590 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x", a & 0x3f, d, SekPc);\r
591 return d;\r
592 }\r
593\r
594 return PicoRead16_io(a);\r
595}\r
596\r
597static void PicoWriteM68k8_io(u32 a, u32 d)\r
598{\r
599 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
600 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x", a&0x3f, d, SekPc);\r
601 m68k_reg_write8(a, d);\r
602 return;\r
603 }\r
604\r
605 PicoWrite16_io(a, d);\r
606}\r
607\r
608static void PicoWriteM68k16_io(u32 a, u32 d)\r
609{\r
610 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
611 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x", a&0x3f, d, SekPc);\r
612\r
613 m68k_reg_write8(a, d >> 8);\r
614 if ((a & 0x3e) != 0x0e) // special case\r
615 m68k_reg_write8(a + 1, d & 0xff);\r
616 return;\r
617 }\r
618\r
619 PicoWrite16_io(a, d);\r
620}\r
621#endif\r
622\r
623// -----------------------------------------------------------------\r
624// Sub 68k\r
625// -----------------------------------------------------------------\r
626\r
627static u32 s68k_unmapped_read8(u32 a)\r
628{\r
629 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
630 return 0;\r
631}\r
632\r
633static u32 s68k_unmapped_read16(u32 a)\r
634{\r
635 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
636 return 0;\r
637}\r
638\r
639static void s68k_unmapped_write8(u32 a, u32 d)\r
640{\r
641 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
642}\r
643\r
644static void s68k_unmapped_write16(u32 a, u32 d)\r
645{\r
646 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
647}\r
648\r
649// PRG RAM protected range (000000 - 00ff00)?\r
650// XXX verify: ff00 or 1fe00 max?\r
651static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
652{\r
653 if (a >= (Pico_mcd->s68k_regs[2] << 8))\r
654 Pico_mcd->prg_ram[a ^ 1] = d;\r
655}\r
656\r
657static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
658{\r
659 if (a >= (Pico_mcd->s68k_regs[2] << 8))\r
660 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
661}\r
662\r
663#ifndef _ASM_CD_MEMORY_C\r
664\r
665// decode (080000 - 0bffff, in 1M mode)\r
666static u32 PicoReadS68k8_dec0(u32 a)\r
667{\r
668 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
669 if (a & 1)\r
670 d &= 0x0f;\r
671 else\r
672 d >>= 4;\r
673 return d;\r
674}\r
675\r
676static u32 PicoReadS68k8_dec1(u32 a)\r
677{\r
678 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
679 if (a & 1)\r
680 d &= 0x0f;\r
681 else\r
682 d >>= 4;\r
683 return d;\r
684}\r
685\r
686static u32 PicoReadS68k16_dec0(u32 a)\r
687{\r
688 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
689 d |= d << 4;\r
690 d &= ~0xf0;\r
691 return d;\r
692}\r
693\r
694static u32 PicoReadS68k16_dec1(u32 a)\r
695{\r
696 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
697 d |= d << 4;\r
698 d &= ~0xf0;\r
699 return d;\r
700}\r
701\r
702/* check: jaguar xj 220 (draws entire world using decode) */\r
703#define mk_decode_w8(bank) \\r
704static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
705{ \\r
706 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
707 \\r
708 if (!(a & 1)) \\r
709 *pd = (*pd & 0x0f) | (d << 4); \\r
710 else \\r
711 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
712} \\r
713 \\r
714static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
715{ \\r
716 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
717 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
718 \\r
719 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
720 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
721} \\r
722 \\r
723static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
724{ \\r
725 if (d & 0x0f) /* overwrite */ \\r
726 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
727}\r
728\r
729mk_decode_w8(0)\r
730mk_decode_w8(1)\r
731\r
732#define mk_decode_w16(bank) \\r
733static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
734{ \\r
735 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
736 \\r
737 d &= 0x0f0f; \\r
738 *pd = d | (d >> 4); \\r
739} \\r
740 \\r
741static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
742{ \\r
743 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
744 \\r
745 d &= 0x0f0f; /* underwrite */ \\r
746 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
747 if (!(*pd & 0x0f)) *pd |= d; \\r
748} \\r
749 \\r
750static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
751{ \\r
752 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
753 \\r
754 d &= 0x0f0f; /* overwrite */ \\r
755 d |= d >> 4; \\r
756 \\r
757 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
758 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
759 *pd = d; \\r
760}\r
761\r
762mk_decode_w16(0)\r
763mk_decode_w16(1)\r
764\r
765#endif\r
766\r
767// backup RAM (fe0000 - feffff)\r
768static u32 PicoReadS68k8_bram(u32 a)\r
769{\r
770 return Pico_mcd->bram[(a>>1)&0x1fff];\r
771}\r
772\r
773static u32 PicoReadS68k16_bram(u32 a)\r
774{\r
775 u32 d;\r
776 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
777 a = (a >> 1) & 0x1fff;\r
778 d = Pico_mcd->bram[a++];\r
779 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
780 return d;\r
781}\r
782\r
783static void PicoWriteS68k8_bram(u32 a, u32 d)\r
784{\r
785 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
786 SRam.changed = 1;\r
787}\r
788\r
789static void PicoWriteS68k16_bram(u32 a, u32 d)\r
790{\r
791 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
792 a = (a >> 1) & 0x1fff;\r
793 Pico_mcd->bram[a++] = d;\r
794 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
795 SRam.changed = 1;\r
796}\r
797\r
798#ifndef _ASM_CD_MEMORY_C\r
799\r
800// PCM and registers (ff0000 - ffffff)\r
801static u32 PicoReadS68k8_pr(u32 a)\r
802{\r
803 u32 d = 0;\r
804\r
805 // regs\r
806 if ((a & 0xfe00) == 0x8000) {\r
807 a &= 0x1ff;\r
808 if (a >= 0x0e && a < 0x30) {\r
809 d = Pico_mcd->s68k_regs[a];\r
810 s68k_poll_detect(a, d);\r
811 goto regs_done;\r
812 }\r
813 else if (a >= 0x58 && a < 0x68)\r
814 d = gfx_cd_read(a & ~1);\r
815 else d = s68k_reg_read16(a & ~1);\r
816 if (!(a & 1))\r
817 d >>= 8;\r
818\r
819regs_done:\r
820 d &= 0xff;\r
821 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @ %06x",\r
822 a, d, SekPcS68k);\r
823 return d;\r
824 }\r
825\r
826 // PCM\r
827 // XXX: verify: probably odd addrs only?\r
828 if ((a & 0x8000) == 0x0000) {\r
829 a &= 0x7fff;\r
830 if (a >= 0x2000)\r
831 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
832 else if (a >= 0x20) {\r
833 a &= 0x1e;\r
834 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
835 if (a & 2)\r
836 d >>= 8;\r
837 }\r
838 return d & 0xff;\r
839 }\r
840\r
841 return s68k_unmapped_read8(a);\r
842}\r
843\r
844static u32 PicoReadS68k16_pr(u32 a)\r
845{\r
846 u32 d = 0;\r
847\r
848 // regs\r
849 if ((a & 0xfe00) == 0x8000) {\r
850 a &= 0x1fe;\r
851 if (0x58 <= a && a < 0x68)\r
852 d = gfx_cd_read(a);\r
853 else d = s68k_reg_read16(a);\r
854\r
855 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @ %06x",\r
856 a, d, SekPcS68k);\r
857 return d;\r
858 }\r
859\r
860 // PCM\r
861 if ((a & 0x8000) == 0x0000) {\r
862 //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r
863 a &= 0x7fff;\r
864 if (a >= 0x2000)\r
865 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r
866 else if (a >= 0x20) {\r
867 a &= 0x1e;\r
868 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
869 if (a & 2) d >>= 8;\r
870 }\r
871 elprintf(EL_CDREGS, "ret = %04x", d);\r
872 return d;\r
873 }\r
874\r
875 return s68k_unmapped_read16(a);\r
876}\r
877\r
878static void PicoWriteS68k8_pr(u32 a, u32 d)\r
879{\r
880 // regs\r
881 if ((a & 0xfe00) == 0x8000) {\r
882 a &= 0x1ff;\r
883 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @ %06x", a, d, SekPcS68k);\r
884 if (0x58 <= a && a < 0x68)\r
885 gfx_cd_write16(a&~1, (d<<8)|d);\r
886 else s68k_reg_write8(a,d);\r
887 return;\r
888 }\r
889\r
890 // PCM\r
891 if ((a & 0x8000) == 0x0000) {\r
892 a &= 0x7fff;\r
893 if (a >= 0x2000)\r
894 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
895 else if (a < 0x12)\r
896 pcm_write(a>>1, d);\r
897 return;\r
898 }\r
899\r
900 s68k_unmapped_write8(a, d);\r
901}\r
902\r
903static void PicoWriteS68k16_pr(u32 a, u32 d)\r
904{\r
905 // regs\r
906 if ((a & 0xfe00) == 0x8000) {\r
907 a &= 0x1fe;\r
908 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @ %06x", a, d, SekPcS68k);\r
909 if (a >= 0x58 && a < 0x68)\r
910 gfx_cd_write16(a, d);\r
911 else {\r
912 if (a == 0xe) {\r
913 // special case, 2 byte writes would be handled differently\r
914 // TODO: verify\r
915 Pico_mcd->s68k_regs[0xf] = d;\r
916 return;\r
917 }\r
918 s68k_reg_write8(a, d >> 8);\r
919 s68k_reg_write8(a + 1, d & 0xff);\r
920 }\r
921 return;\r
922 }\r
923\r
924 // PCM\r
925 if ((a & 0x8000) == 0x0000) {\r
926 a &= 0x7fff;\r
927 if (a >= 0x2000)\r
928 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
929 else if (a < 0x12)\r
930 pcm_write(a>>1, d & 0xff);\r
931 return;\r
932 }\r
933\r
934 s68k_unmapped_write16(a, d);\r
935}\r
936\r
937#endif\r
938\r
939static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
940static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
941static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
942static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
943\r
944static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
945static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
946\r
947static const void *s68k_dec_write8[2][4] = {\r
948 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
949 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
950};\r
951\r
952static const void *s68k_dec_write16[2][4] = {\r
953 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
954 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
955};\r
956\r
957// -----------------------------------------------------------------\r
958\r
959static void remap_prg_window(int r3)\r
960{\r
961 // PRG RAM\r
962 if (Pico_mcd->m.busreq & 2) {\r
963 void *bank = Pico_mcd->prg_ram_b[r3 >> 6];\r
964 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
965 }\r
966 else {\r
967 m68k_map_unmap(0x020000, 0x03ffff);\r
968 }\r
969}\r
970\r
971static void remap_word_ram(int r3)\r
972{\r
973 void *bank;\r
974\r
975 // WORD RAM\r
976 if (!(r3 & 4)) {\r
977 // 2M mode. XXX: allowing access in all cases for simplicity\r
978 bank = Pico_mcd->word_ram2M;\r
979 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
980 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
981 // TODO: handle 0x0c0000\r
982 }\r
983 else {\r
984 int b0 = r3 & 1;\r
985 int m = (r3 & 0x18) >> 3;\r
986 bank = Pico_mcd->word_ram1M[b0];\r
987 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
988 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
989 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
990 // "cell arrange" on m68k\r
991 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
992 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
993 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
994 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
995 // "decode format" on s68k\r
996 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
997 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
998 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
999 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
1000 }\r
1001\r
1002#ifdef EMU_F68K\r
1003 // update fetchmap..\r
1004 int i;\r
1005 if (!(r3 & 4))\r
1006 {\r
1007 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
1008 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
1009 }\r
1010 else\r
1011 {\r
1012 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
1013 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
1014 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
1015 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
1016 }\r
1017#endif\r
1018}\r
1019\r
1020void pcd_state_loaded_mem(void)\r
1021{\r
1022 int r3 = Pico_mcd->s68k_regs[3];\r
1023\r
1024 /* after load events */\r
1025 if (r3 & 4) // 1M mode?\r
1026 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1027 remap_word_ram(r3);\r
1028 remap_prg_window(r3);\r
1029 Pico_mcd->m.dmna_ret_2m &= 3;\r
1030\r
1031 // restore hint vector\r
1032 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1033}\r
1034\r
1035#ifdef EMU_M68K\r
1036static void m68k_mem_setup_cd(void);\r
1037#endif\r
1038\r
1039PICO_INTERNAL void PicoMemSetupCD(void)\r
1040{\r
1041 // setup default main68k map\r
1042 PicoMemSetup();\r
1043\r
1044 // main68k map (BIOS mapped by PicoMemSetup()):\r
1045 // RAM cart\r
1046 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1047 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1048 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1049 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1050 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1051 }\r
1052\r
1053 // registers/IO:\r
1054 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r
1055 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r
1056 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r
1057 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r
1058\r
1059 // sub68k map\r
1060 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1061 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1062 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1063 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1064\r
1065 // PRG RAM\r
1066 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1067 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1068 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1069 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1070 cpu68k_map_set(s68k_write8_map, 0x000000, 0x00ffff, PicoWriteS68k8_prgwp, 1);\r
1071 cpu68k_map_set(s68k_write16_map, 0x000000, 0x00ffff, PicoWriteS68k16_prgwp, 1);\r
1072\r
1073 // BRAM\r
1074 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1075 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1076 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1077 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1078\r
1079 // PCM, regs\r
1080 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1081 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1082 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1083 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
1084\r
1085 // RAMs\r
1086 remap_word_ram(1);\r
1087\r
1088#ifdef EMU_C68K\r
1089 // s68k\r
1090 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1091 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1092 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1093 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1094 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1095 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1096 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1097 PicoCpuCS68k.fetch8 = NULL;\r
1098 PicoCpuCS68k.fetch16 = NULL;\r
1099 PicoCpuCS68k.fetch32 = NULL;\r
1100#endif\r
1101#ifdef EMU_F68K\r
1102 // s68k\r
1103 PicoCpuFS68k.read_byte = s68k_read8;\r
1104 PicoCpuFS68k.read_word = s68k_read16;\r
1105 PicoCpuFS68k.read_long = s68k_read32;\r
1106 PicoCpuFS68k.write_byte = s68k_write8;\r
1107 PicoCpuFS68k.write_word = s68k_write16;\r
1108 PicoCpuFS68k.write_long = s68k_write32;\r
1109\r
1110 // setup FAME fetchmap\r
1111 {\r
1112 int i;\r
1113 // M68k\r
1114 // by default, point everything to fitst 64k of ROM (BIOS)\r
1115 for (i = 0; i < M68K_FETCHBANK1; i++)\r
1116 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
1117 // now real ROM (BIOS)\r
1118 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
1119 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
1120 // .. and RAM\r
1121 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
1122 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
1123 // S68k\r
1124 // PRG RAM is default\r
1125 for (i = 0; i < M68K_FETCHBANK1; i++)\r
1126 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
1127 // real PRG RAM\r
1128 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
1129 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
1130 // WORD RAM 2M area\r
1131 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
1132 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
1133 // remap_word_ram() will setup word ram for both\r
1134 }\r
1135#endif\r
1136#ifdef EMU_M68K\r
1137 m68k_mem_setup_cd();\r
1138#endif\r
1139}\r
1140\r
1141\r
1142#ifdef EMU_M68K\r
1143u32 m68k_read8(u32 a);\r
1144u32 m68k_read16(u32 a);\r
1145u32 m68k_read32(u32 a);\r
1146void m68k_write8(u32 a, u8 d);\r
1147void m68k_write16(u32 a, u16 d);\r
1148void m68k_write32(u32 a, u32 d);\r
1149\r
1150static unsigned int PicoReadCD8w (unsigned int a) {\r
1151 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
1152}\r
1153static unsigned int PicoReadCD16w(unsigned int a) {\r
1154 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
1155}\r
1156static unsigned int PicoReadCD32w(unsigned int a) {\r
1157 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
1158}\r
1159static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
1160 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
1161}\r
1162static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
1163 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
1164}\r
1165static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
1166 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
1167}\r
1168\r
1169extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1170extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1171extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1172extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1173extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1174extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
1175\r
1176static void m68k_mem_setup_cd(void)\r
1177{\r
1178 pm68k_read_memory_8 = PicoReadCD8w;\r
1179 pm68k_read_memory_16 = PicoReadCD16w;\r
1180 pm68k_read_memory_32 = PicoReadCD32w;\r
1181 pm68k_write_memory_8 = PicoWriteCD8w;\r
1182 pm68k_write_memory_16 = PicoWriteCD16w;\r
1183 pm68k_write_memory_32 = PicoWriteCD32w;\r
1184}\r
1185#endif // EMU_M68K\r
1186\r
1187// vim:shiftwidth=2:ts=2:expandtab\r