| 1 | /*\r |
| 2 | * Memory I/O handlers for Sega/Mega CD.\r |
| 3 | * (C) notaz, 2007-2009\r |
| 4 | *\r |
| 5 | * This work is licensed under the terms of MAME license.\r |
| 6 | * See COPYING file in the top-level directory.\r |
| 7 | */\r |
| 8 | \r |
| 9 | #include "../pico_int.h"\r |
| 10 | #include "../memory.h"\r |
| 11 | \r |
| 12 | #include "gfx_cd.h"\r |
| 13 | #include "pcm.h"\r |
| 14 | \r |
| 15 | uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r |
| 16 | uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r |
| 17 | uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r |
| 18 | uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r |
| 19 | \r |
| 20 | MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r |
| 21 | MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r |
| 22 | MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r |
| 23 | MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r |
| 24 | MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r |
| 25 | MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r |
| 26 | \r |
| 27 | // -----------------------------------------------------------------\r |
| 28 | \r |
| 29 | // provided by ASM code:\r |
| 30 | #ifdef _ASM_CD_MEMORY_C\r |
| 31 | u32 PicoReadM68k8_io(u32 a);\r |
| 32 | u32 PicoReadM68k16_io(u32 a);\r |
| 33 | void PicoWriteM68k8_io(u32 a, u32 d);\r |
| 34 | void PicoWriteM68k16_io(u32 a, u32 d);\r |
| 35 | \r |
| 36 | u32 PicoReadS68k8_pr(u32 a);\r |
| 37 | u32 PicoReadS68k16_pr(u32 a);\r |
| 38 | void PicoWriteS68k8_pr(u32 a, u32 d);\r |
| 39 | void PicoWriteS68k16_pr(u32 a, u32 d);\r |
| 40 | \r |
| 41 | u32 PicoReadM68k8_cell0(u32 a);\r |
| 42 | u32 PicoReadM68k8_cell1(u32 a);\r |
| 43 | u32 PicoReadM68k16_cell0(u32 a);\r |
| 44 | u32 PicoReadM68k16_cell1(u32 a);\r |
| 45 | void PicoWriteM68k8_cell0(u32 a, u32 d);\r |
| 46 | void PicoWriteM68k8_cell1(u32 a, u32 d);\r |
| 47 | void PicoWriteM68k16_cell0(u32 a, u32 d);\r |
| 48 | void PicoWriteM68k16_cell1(u32 a, u32 d);\r |
| 49 | \r |
| 50 | u32 PicoReadS68k8_dec0(u32 a);\r |
| 51 | u32 PicoReadS68k8_dec1(u32 a);\r |
| 52 | u32 PicoReadS68k16_dec0(u32 a);\r |
| 53 | u32 PicoReadS68k16_dec1(u32 a);\r |
| 54 | void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r |
| 55 | void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r |
| 56 | void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r |
| 57 | void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r |
| 58 | void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r |
| 59 | void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r |
| 60 | void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r |
| 61 | void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r |
| 62 | void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r |
| 63 | void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r |
| 64 | void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r |
| 65 | void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r |
| 66 | #endif\r |
| 67 | \r |
| 68 | static void remap_prg_window(u32 r1, u32 r3);\r |
| 69 | static void remap_word_ram(u32 r3);\r |
| 70 | \r |
| 71 | // poller detection\r |
| 72 | #define POLL_LIMIT 16\r |
| 73 | #define POLL_CYCLES 64\r |
| 74 | \r |
| 75 | void m68k_comm_check(u32 a)\r |
| 76 | {\r |
| 77 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
| 78 | if (SekNotPolling || a != Pico_mcd->m.m68k_poll_a) {\r |
| 79 | Pico_mcd->m.m68k_poll_a = a;\r |
| 80 | Pico_mcd->m.m68k_poll_cnt = 0;\r |
| 81 | SekNotPolling = 0;\r |
| 82 | return;\r |
| 83 | }\r |
| 84 | Pico_mcd->m.m68k_poll_cnt++;\r |
| 85 | }\r |
| 86 | \r |
| 87 | #ifndef _ASM_CD_MEMORY_C\r |
| 88 | static u32 m68k_reg_read16(u32 a)\r |
| 89 | {\r |
| 90 | u32 d = 0;\r |
| 91 | a &= 0x3e;\r |
| 92 | \r |
| 93 | switch (a) {\r |
| 94 | case 0:\r |
| 95 | // here IFL2 is always 0, just like in Gens\r |
| 96 | d = ((Pico_mcd->s68k_regs[0x33] << 13) & 0x8000)\r |
| 97 | | Pico_mcd->m.busreq;\r |
| 98 | goto end;\r |
| 99 | case 2:\r |
| 100 | m68k_comm_check(a);\r |
| 101 | d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r |
| 102 | elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r |
| 103 | goto end;\r |
| 104 | case 4:\r |
| 105 | d = Pico_mcd->s68k_regs[4]<<8;\r |
| 106 | goto end;\r |
| 107 | case 6:\r |
| 108 | d = *(u16 *)(Pico_mcd->bios + 0x72);\r |
| 109 | goto end;\r |
| 110 | case 8:\r |
| 111 | d = Read_CDC_Host(0);\r |
| 112 | goto end;\r |
| 113 | case 0xA:\r |
| 114 | elprintf(EL_UIO, "m68k FIXME: reserved read");\r |
| 115 | goto end;\r |
| 116 | case 0xC: // 384 cycle stopwatch timer\r |
| 117 | // ugh..\r |
| 118 | d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r |
| 119 | d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r |
| 120 | d &= 0x0fff;\r |
| 121 | elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r |
| 122 | goto end;\r |
| 123 | }\r |
| 124 | \r |
| 125 | if (a < 0x30) {\r |
| 126 | // comm flag/cmd/status (0xE-0x2F)\r |
| 127 | m68k_comm_check(a);\r |
| 128 | d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r |
| 129 | goto end;\r |
| 130 | }\r |
| 131 | \r |
| 132 | elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r |
| 133 | \r |
| 134 | end:\r |
| 135 | return d;\r |
| 136 | }\r |
| 137 | #endif\r |
| 138 | \r |
| 139 | #ifndef _ASM_CD_MEMORY_C\r |
| 140 | static\r |
| 141 | #endif\r |
| 142 | void m68k_reg_write8(u32 a, u32 d)\r |
| 143 | {\r |
| 144 | u32 dold;\r |
| 145 | a &= 0x3f;\r |
| 146 | \r |
| 147 | switch (a) {\r |
| 148 | case 0:\r |
| 149 | d &= 1;\r |
| 150 | if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r |
| 151 | elprintf(EL_INTS, "m68k: s68k irq 2");\r |
| 152 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
| 153 | SekInterruptS68k(2);\r |
| 154 | }\r |
| 155 | return;\r |
| 156 | case 1:\r |
| 157 | d &= 3;\r |
| 158 | dold = Pico_mcd->m.busreq;\r |
| 159 | if (!(d & 1))\r |
| 160 | d |= 2; // verified: can't release bus on reset\r |
| 161 | if (dold == d)\r |
| 162 | return;\r |
| 163 | \r |
| 164 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
| 165 | \r |
| 166 | if ((dold ^ d) & 1)\r |
| 167 | elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r |
| 168 | if (!(d & 1))\r |
| 169 | Pico_mcd->m.state_flags |= PCD_ST_S68K_RST;\r |
| 170 | else if (d == 1 && (Pico_mcd->m.state_flags & PCD_ST_S68K_RST)) {\r |
| 171 | Pico_mcd->m.state_flags &= ~PCD_ST_S68K_RST;\r |
| 172 | elprintf(EL_CDREGS, "m68k: resetting s68k");\r |
| 173 | SekResetS68k();\r |
| 174 | }\r |
| 175 | if ((dold ^ d) & 2) {\r |
| 176 | elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r |
| 177 | remap_prg_window(d, Pico_mcd->s68k_regs[3]);\r |
| 178 | }\r |
| 179 | Pico_mcd->m.busreq = d;\r |
| 180 | return;\r |
| 181 | case 2:\r |
| 182 | elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r |
| 183 | Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r |
| 184 | return;\r |
| 185 | case 3:\r |
| 186 | dold = Pico_mcd->s68k_regs[3];\r |
| 187 | elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r |
| 188 | if ((d ^ dold) & 0xc0) {\r |
| 189 | elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r |
| 190 | (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r |
| 191 | remap_prg_window(Pico_mcd->m.busreq, d);\r |
| 192 | }\r |
| 193 | \r |
| 194 | // 2M mode state is tracked regardless of current mode\r |
| 195 | if (d & 2) {\r |
| 196 | Pico_mcd->m.dmna_ret_2m |= 2;\r |
| 197 | Pico_mcd->m.dmna_ret_2m &= ~1;\r |
| 198 | }\r |
| 199 | if (dold & 4) { // 1M mode\r |
| 200 | d ^= 2; // 0 sets DMNA, 1 does nothing\r |
| 201 | d = (d & 0xc2) | (dold & 0x1f);\r |
| 202 | }\r |
| 203 | else\r |
| 204 | d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r |
| 205 | \r |
| 206 | goto write_comm;\r |
| 207 | case 6:\r |
| 208 | Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r |
| 209 | return;\r |
| 210 | case 7:\r |
| 211 | Pico_mcd->bios[0x72] = d;\r |
| 212 | elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r |
| 213 | ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r |
| 214 | return;\r |
| 215 | case 0x0f:\r |
| 216 | a = 0x0e;\r |
| 217 | case 0x0e:\r |
| 218 | goto write_comm;\r |
| 219 | }\r |
| 220 | \r |
| 221 | if ((a&0xf0) == 0x10)\r |
| 222 | goto write_comm;\r |
| 223 | \r |
| 224 | elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r |
| 225 | return;\r |
| 226 | \r |
| 227 | write_comm:\r |
| 228 | if (d == Pico_mcd->s68k_regs[a])\r |
| 229 | return;\r |
| 230 | \r |
| 231 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
| 232 | Pico_mcd->s68k_regs[a] = d;\r |
| 233 | if (Pico_mcd->m.s68k_poll_a == (a & ~1)\r |
| 234 | && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT)\r |
| 235 | {\r |
| 236 | SekSetStopS68k(0);\r |
| 237 | Pico_mcd->m.s68k_poll_a = 0;\r |
| 238 | elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r |
| 239 | }\r |
| 240 | }\r |
| 241 | \r |
| 242 | u32 s68k_poll_detect(u32 a, u32 d)\r |
| 243 | {\r |
| 244 | #ifdef USE_POLL_DETECT\r |
| 245 | u32 cycles, cnt = 0;\r |
| 246 | if (SekIsStoppedS68k())\r |
| 247 | return d;\r |
| 248 | \r |
| 249 | cycles = SekCyclesDoneS68k();\r |
| 250 | if (!SekNotPolling && a == Pico_mcd->m.s68k_poll_a) {\r |
| 251 | u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r |
| 252 | if (clkdiff <= POLL_CYCLES) {\r |
| 253 | cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r |
| 254 | //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r |
| 255 | if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r |
| 256 | SekSetStopS68k(1);\r |
| 257 | elprintf(EL_CDPOLL, "s68k poll detected @%06x, a=%02x",\r |
| 258 | SekPcS68k, a);\r |
| 259 | }\r |
| 260 | }\r |
| 261 | }\r |
| 262 | Pico_mcd->m.s68k_poll_a = a;\r |
| 263 | Pico_mcd->m.s68k_poll_clk = cycles;\r |
| 264 | Pico_mcd->m.s68k_poll_cnt = cnt;\r |
| 265 | SekNotPollingS68k = 0;\r |
| 266 | #endif\r |
| 267 | return d;\r |
| 268 | }\r |
| 269 | \r |
| 270 | #define READ_FONT_DATA(basemask) \\r |
| 271 | { \\r |
| 272 | unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r |
| 273 | unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r |
| 274 | if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r |
| 275 | if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r |
| 276 | if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r |
| 277 | if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r |
| 278 | }\r |
| 279 | \r |
| 280 | \r |
| 281 | #ifndef _ASM_CD_MEMORY_C\r |
| 282 | static\r |
| 283 | #endif\r |
| 284 | u32 s68k_reg_read16(u32 a)\r |
| 285 | {\r |
| 286 | u32 d=0;\r |
| 287 | \r |
| 288 | switch (a) {\r |
| 289 | case 0:\r |
| 290 | return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r |
| 291 | case 2:\r |
| 292 | d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r |
| 293 | elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r |
| 294 | return s68k_poll_detect(a, d);\r |
| 295 | case 6:\r |
| 296 | return CDC_Read_Reg();\r |
| 297 | case 8:\r |
| 298 | return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r |
| 299 | case 0xC:\r |
| 300 | d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r |
| 301 | d /= 384;\r |
| 302 | d &= 0x0fff;\r |
| 303 | elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r |
| 304 | return d;\r |
| 305 | case 0x30:\r |
| 306 | elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r |
| 307 | return Pico_mcd->s68k_regs[31];\r |
| 308 | case 0x34: // fader\r |
| 309 | return 0; // no busy bit\r |
| 310 | case 0x50: // font data (check: Lunar 2, Silpheed)\r |
| 311 | READ_FONT_DATA(0x00100000);\r |
| 312 | return d;\r |
| 313 | case 0x52:\r |
| 314 | READ_FONT_DATA(0x00010000);\r |
| 315 | return d;\r |
| 316 | case 0x54:\r |
| 317 | READ_FONT_DATA(0x10000000);\r |
| 318 | return d;\r |
| 319 | case 0x56:\r |
| 320 | READ_FONT_DATA(0x01000000);\r |
| 321 | return d;\r |
| 322 | }\r |
| 323 | \r |
| 324 | d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r |
| 325 | \r |
| 326 | if (a >= 0x0e && a < 0x30)\r |
| 327 | return s68k_poll_detect(a, d);\r |
| 328 | \r |
| 329 | return d;\r |
| 330 | }\r |
| 331 | \r |
| 332 | #ifndef _ASM_CD_MEMORY_C\r |
| 333 | static\r |
| 334 | #endif\r |
| 335 | void s68k_reg_write8(u32 a, u32 d)\r |
| 336 | {\r |
| 337 | // Warning: d might have upper bits set\r |
| 338 | switch (a) {\r |
| 339 | case 2:\r |
| 340 | return; // only m68k can change WP\r |
| 341 | case 3: {\r |
| 342 | int dold = Pico_mcd->s68k_regs[3];\r |
| 343 | elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r |
| 344 | d &= 0x1d;\r |
| 345 | d |= dold & 0xc2;\r |
| 346 | \r |
| 347 | // 2M mode state\r |
| 348 | if (d & 1) {\r |
| 349 | Pico_mcd->m.dmna_ret_2m |= 1;\r |
| 350 | Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r |
| 351 | }\r |
| 352 | \r |
| 353 | if (d & 4)\r |
| 354 | {\r |
| 355 | if (!(dold & 4)) {\r |
| 356 | elprintf(EL_CDREG3, "wram mode 2M->1M");\r |
| 357 | wram_2M_to_1M(Pico_mcd->word_ram2M);\r |
| 358 | }\r |
| 359 | \r |
| 360 | if ((d ^ dold) & 0x1d)\r |
| 361 | remap_word_ram(d);\r |
| 362 | \r |
| 363 | if ((d ^ dold) & 0x05)\r |
| 364 | d &= ~2; // clear DMNA - swap complete\r |
| 365 | }\r |
| 366 | else\r |
| 367 | {\r |
| 368 | if (dold & 4) {\r |
| 369 | elprintf(EL_CDREG3, "wram mode 1M->2M");\r |
| 370 | wram_1M_to_2M(Pico_mcd->word_ram2M);\r |
| 371 | remap_word_ram(d);\r |
| 372 | }\r |
| 373 | d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r |
| 374 | }\r |
| 375 | goto write_comm;\r |
| 376 | }\r |
| 377 | case 4:\r |
| 378 | elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r |
| 379 | Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r |
| 380 | return;\r |
| 381 | case 5:\r |
| 382 | //dprintf("s68k CDC reg addr: %x", d&0xf);\r |
| 383 | break;\r |
| 384 | case 7:\r |
| 385 | CDC_Write_Reg(d);\r |
| 386 | return;\r |
| 387 | case 0xa:\r |
| 388 | elprintf(EL_CDREGS, "s68k set CDC dma addr");\r |
| 389 | break;\r |
| 390 | case 0xc:\r |
| 391 | case 0xd: // 384 cycle stopwatch timer\r |
| 392 | elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r |
| 393 | // does this also reset internal 384 cycle counter?\r |
| 394 | Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r |
| 395 | return;\r |
| 396 | case 0x0e:\r |
| 397 | a = 0x0f;\r |
| 398 | case 0x0f:\r |
| 399 | goto write_comm;\r |
| 400 | case 0x31: // 384 cycle int3 timer\r |
| 401 | d &= 0xff;\r |
| 402 | elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r |
| 403 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
| 404 | if (d) // d or d+1??\r |
| 405 | pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r |
| 406 | else\r |
| 407 | pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r |
| 408 | break;\r |
| 409 | case 0x33: // IRQ mask\r |
| 410 | elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r |
| 411 | d &= 0x7e;\r |
| 412 | if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r |
| 413 | if (Pico_mcd->s68k_regs[0x37] & 4)\r |
| 414 | CDD_Export_Status();\r |
| 415 | }\r |
| 416 | break;\r |
| 417 | case 0x34: // fader\r |
| 418 | Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r |
| 419 | return;\r |
| 420 | case 0x36:\r |
| 421 | return; // d/m bit is unsetable\r |
| 422 | case 0x37: {\r |
| 423 | u32 d_old = Pico_mcd->s68k_regs[0x37];\r |
| 424 | Pico_mcd->s68k_regs[0x37] = d&7;\r |
| 425 | if ((d&4) && !(d_old&4)) {\r |
| 426 | CDD_Export_Status();\r |
| 427 | }\r |
| 428 | return;\r |
| 429 | }\r |
| 430 | case 0x4b:\r |
| 431 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
| 432 | CDD_Import_Command();\r |
| 433 | return;\r |
| 434 | }\r |
| 435 | \r |
| 436 | if ((a&0x1f0) == 0x20)\r |
| 437 | goto write_comm;\r |
| 438 | \r |
| 439 | if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r |
| 440 | {\r |
| 441 | elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r |
| 442 | return;\r |
| 443 | }\r |
| 444 | \r |
| 445 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
| 446 | return;\r |
| 447 | \r |
| 448 | write_comm:\r |
| 449 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
| 450 | if (Pico_mcd->m.m68k_poll_cnt)\r |
| 451 | SekEndRunS68k(0);\r |
| 452 | Pico_mcd->m.m68k_poll_cnt = 0;\r |
| 453 | }\r |
| 454 | \r |
| 455 | // -----------------------------------------------------------------\r |
| 456 | // Main 68k\r |
| 457 | // -----------------------------------------------------------------\r |
| 458 | \r |
| 459 | #ifndef _ASM_CD_MEMORY_C\r |
| 460 | #include "cell_map.c"\r |
| 461 | \r |
| 462 | // WORD RAM, cell aranged area (220000 - 23ffff)\r |
| 463 | static u32 PicoReadM68k8_cell0(u32 a)\r |
| 464 | {\r |
| 465 | a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r |
| 466 | return Pico_mcd->word_ram1M[0][a ^ 1];\r |
| 467 | }\r |
| 468 | \r |
| 469 | static u32 PicoReadM68k8_cell1(u32 a)\r |
| 470 | {\r |
| 471 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
| 472 | return Pico_mcd->word_ram1M[1][a ^ 1];\r |
| 473 | }\r |
| 474 | \r |
| 475 | static u32 PicoReadM68k16_cell0(u32 a)\r |
| 476 | {\r |
| 477 | a = (a&2) | (cell_map(a >> 2) << 2);\r |
| 478 | return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r |
| 479 | }\r |
| 480 | \r |
| 481 | static u32 PicoReadM68k16_cell1(u32 a)\r |
| 482 | {\r |
| 483 | a = (a&2) | (cell_map(a >> 2) << 2);\r |
| 484 | return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r |
| 485 | }\r |
| 486 | \r |
| 487 | static void PicoWriteM68k8_cell0(u32 a, u32 d)\r |
| 488 | {\r |
| 489 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
| 490 | Pico_mcd->word_ram1M[0][a ^ 1] = d;\r |
| 491 | }\r |
| 492 | \r |
| 493 | static void PicoWriteM68k8_cell1(u32 a, u32 d)\r |
| 494 | {\r |
| 495 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
| 496 | Pico_mcd->word_ram1M[1][a ^ 1] = d;\r |
| 497 | }\r |
| 498 | \r |
| 499 | static void PicoWriteM68k16_cell0(u32 a, u32 d)\r |
| 500 | {\r |
| 501 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
| 502 | *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r |
| 503 | }\r |
| 504 | \r |
| 505 | static void PicoWriteM68k16_cell1(u32 a, u32 d)\r |
| 506 | {\r |
| 507 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
| 508 | *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r |
| 509 | }\r |
| 510 | #endif\r |
| 511 | \r |
| 512 | // RAM cart (40000 - 7fffff, optional)\r |
| 513 | static u32 PicoReadM68k8_ramc(u32 a)\r |
| 514 | {\r |
| 515 | u32 d = 0;\r |
| 516 | if (a == 0x400001) {\r |
| 517 | if (SRam.data != NULL)\r |
| 518 | d = 3; // 64k cart\r |
| 519 | return d;\r |
| 520 | }\r |
| 521 | \r |
| 522 | if ((a & 0xfe0000) == 0x600000) {\r |
| 523 | if (SRam.data != NULL)\r |
| 524 | d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r |
| 525 | return d;\r |
| 526 | }\r |
| 527 | \r |
| 528 | if (a == 0x7fffff)\r |
| 529 | return Pico_mcd->m.bcram_reg;\r |
| 530 | \r |
| 531 | elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r |
| 532 | return d;\r |
| 533 | }\r |
| 534 | \r |
| 535 | static u32 PicoReadM68k16_ramc(u32 a)\r |
| 536 | {\r |
| 537 | elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r |
| 538 | return PicoReadM68k8_ramc(a + 1);\r |
| 539 | }\r |
| 540 | \r |
| 541 | static void PicoWriteM68k8_ramc(u32 a, u32 d)\r |
| 542 | {\r |
| 543 | if ((a & 0xfe0000) == 0x600000) {\r |
| 544 | if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r |
| 545 | SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r |
| 546 | SRam.changed = 1;\r |
| 547 | }\r |
| 548 | return;\r |
| 549 | }\r |
| 550 | \r |
| 551 | if (a == 0x7fffff) {\r |
| 552 | Pico_mcd->m.bcram_reg = d;\r |
| 553 | return;\r |
| 554 | }\r |
| 555 | \r |
| 556 | elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x",\r |
| 557 | a, d & 0xff, SekPc);\r |
| 558 | }\r |
| 559 | \r |
| 560 | static void PicoWriteM68k16_ramc(u32 a, u32 d)\r |
| 561 | {\r |
| 562 | elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x",\r |
| 563 | a, d, SekPcS68k);\r |
| 564 | PicoWriteM68k8_ramc(a + 1, d);\r |
| 565 | }\r |
| 566 | \r |
| 567 | // IO/control/cd registers (a10000 - ...)\r |
| 568 | #ifndef _ASM_CD_MEMORY_C\r |
| 569 | static u32 PicoReadM68k8_io(u32 a)\r |
| 570 | {\r |
| 571 | u32 d;\r |
| 572 | if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r |
| 573 | d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r |
| 574 | if (!(a & 1))\r |
| 575 | d >>= 8;\r |
| 576 | d &= 0xff;\r |
| 577 | elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x",\r |
| 578 | a & 0x3f, d, SekPc);\r |
| 579 | return d;\r |
| 580 | }\r |
| 581 | \r |
| 582 | // fallback to default MD handler\r |
| 583 | return PicoRead8_io(a);\r |
| 584 | }\r |
| 585 | \r |
| 586 | static u32 PicoReadM68k16_io(u32 a)\r |
| 587 | {\r |
| 588 | u32 d;\r |
| 589 | if ((a & 0xff00) == 0x2000) {\r |
| 590 | d = m68k_reg_read16(a);\r |
| 591 | elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x",\r |
| 592 | a & 0x3f, d, SekPc);\r |
| 593 | return d;\r |
| 594 | }\r |
| 595 | \r |
| 596 | return PicoRead16_io(a);\r |
| 597 | }\r |
| 598 | \r |
| 599 | static void PicoWriteM68k8_io(u32 a, u32 d)\r |
| 600 | {\r |
| 601 | if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r |
| 602 | elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x",\r |
| 603 | a & 0x3f, d, SekPc);\r |
| 604 | m68k_reg_write8(a, d);\r |
| 605 | return;\r |
| 606 | }\r |
| 607 | \r |
| 608 | PicoWrite16_io(a, d);\r |
| 609 | }\r |
| 610 | \r |
| 611 | static void PicoWriteM68k16_io(u32 a, u32 d)\r |
| 612 | {\r |
| 613 | if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r |
| 614 | elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x",\r |
| 615 | a & 0x3f, d, SekPc);\r |
| 616 | \r |
| 617 | m68k_reg_write8(a, d >> 8);\r |
| 618 | if ((a & 0x3e) != 0x0e) // special case\r |
| 619 | m68k_reg_write8(a + 1, d & 0xff);\r |
| 620 | return;\r |
| 621 | }\r |
| 622 | \r |
| 623 | PicoWrite16_io(a, d);\r |
| 624 | }\r |
| 625 | #endif\r |
| 626 | \r |
| 627 | // -----------------------------------------------------------------\r |
| 628 | // Sub 68k\r |
| 629 | // -----------------------------------------------------------------\r |
| 630 | \r |
| 631 | static u32 s68k_unmapped_read8(u32 a)\r |
| 632 | {\r |
| 633 | elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r |
| 634 | return 0;\r |
| 635 | }\r |
| 636 | \r |
| 637 | static u32 s68k_unmapped_read16(u32 a)\r |
| 638 | {\r |
| 639 | elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r |
| 640 | return 0;\r |
| 641 | }\r |
| 642 | \r |
| 643 | static void s68k_unmapped_write8(u32 a, u32 d)\r |
| 644 | {\r |
| 645 | elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x",\r |
| 646 | a, d & 0xff, SekPc);\r |
| 647 | }\r |
| 648 | \r |
| 649 | static void s68k_unmapped_write16(u32 a, u32 d)\r |
| 650 | {\r |
| 651 | elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x",\r |
| 652 | a, d & 0xffff, SekPc);\r |
| 653 | }\r |
| 654 | \r |
| 655 | // PRG RAM protected range (000000 - 01fdff)?\r |
| 656 | // XXX verify: ff00 or 1fe00 max?\r |
| 657 | static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r |
| 658 | {\r |
| 659 | if (a >= (Pico_mcd->s68k_regs[2] << 9))\r |
| 660 | Pico_mcd->prg_ram[a ^ 1] = d;\r |
| 661 | }\r |
| 662 | \r |
| 663 | static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r |
| 664 | {\r |
| 665 | if (a >= (Pico_mcd->s68k_regs[2] << 9))\r |
| 666 | *(u16 *)(Pico_mcd->prg_ram + a) = d;\r |
| 667 | }\r |
| 668 | \r |
| 669 | #ifndef _ASM_CD_MEMORY_C\r |
| 670 | \r |
| 671 | // decode (080000 - 0bffff, in 1M mode)\r |
| 672 | static u32 PicoReadS68k8_dec0(u32 a)\r |
| 673 | {\r |
| 674 | u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r |
| 675 | if (a & 1)\r |
| 676 | d &= 0x0f;\r |
| 677 | else\r |
| 678 | d >>= 4;\r |
| 679 | return d;\r |
| 680 | }\r |
| 681 | \r |
| 682 | static u32 PicoReadS68k8_dec1(u32 a)\r |
| 683 | {\r |
| 684 | u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r |
| 685 | if (a & 1)\r |
| 686 | d &= 0x0f;\r |
| 687 | else\r |
| 688 | d >>= 4;\r |
| 689 | return d;\r |
| 690 | }\r |
| 691 | \r |
| 692 | static u32 PicoReadS68k16_dec0(u32 a)\r |
| 693 | {\r |
| 694 | u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r |
| 695 | d |= d << 4;\r |
| 696 | d &= ~0xf0;\r |
| 697 | return d;\r |
| 698 | }\r |
| 699 | \r |
| 700 | static u32 PicoReadS68k16_dec1(u32 a)\r |
| 701 | {\r |
| 702 | u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r |
| 703 | d |= d << 4;\r |
| 704 | d &= ~0xf0;\r |
| 705 | return d;\r |
| 706 | }\r |
| 707 | \r |
| 708 | /* check: jaguar xj 220 (draws entire world using decode) */\r |
| 709 | #define mk_decode_w8(bank) \\r |
| 710 | static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r |
| 711 | { \\r |
| 712 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
| 713 | \\r |
| 714 | if (!(a & 1)) \\r |
| 715 | *pd = (*pd & 0x0f) | (d << 4); \\r |
| 716 | else \\r |
| 717 | *pd = (*pd & 0xf0) | (d & 0x0f); \\r |
| 718 | } \\r |
| 719 | \\r |
| 720 | static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r |
| 721 | { \\r |
| 722 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
| 723 | u8 mask = (a & 1) ? 0x0f : 0xf0; \\r |
| 724 | \\r |
| 725 | if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r |
| 726 | PicoWriteS68k8_dec_m0b##bank(a, d); \\r |
| 727 | } \\r |
| 728 | \\r |
| 729 | static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r |
| 730 | { \\r |
| 731 | if (d & 0x0f) /* overwrite */ \\r |
| 732 | PicoWriteS68k8_dec_m0b##bank(a, d); \\r |
| 733 | }\r |
| 734 | \r |
| 735 | mk_decode_w8(0)\r |
| 736 | mk_decode_w8(1)\r |
| 737 | \r |
| 738 | #define mk_decode_w16(bank) \\r |
| 739 | static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r |
| 740 | { \\r |
| 741 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
| 742 | \\r |
| 743 | d &= 0x0f0f; \\r |
| 744 | *pd = d | (d >> 4); \\r |
| 745 | } \\r |
| 746 | \\r |
| 747 | static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r |
| 748 | { \\r |
| 749 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
| 750 | \\r |
| 751 | d &= 0x0f0f; /* underwrite */ \\r |
| 752 | if (!(*pd & 0xf0)) *pd |= d >> 4; \\r |
| 753 | if (!(*pd & 0x0f)) *pd |= d; \\r |
| 754 | } \\r |
| 755 | \\r |
| 756 | static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r |
| 757 | { \\r |
| 758 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
| 759 | \\r |
| 760 | d &= 0x0f0f; /* overwrite */ \\r |
| 761 | d |= d >> 4; \\r |
| 762 | \\r |
| 763 | if (!(d & 0xf0)) d |= *pd & 0xf0; \\r |
| 764 | if (!(d & 0x0f)) d |= *pd & 0x0f; \\r |
| 765 | *pd = d; \\r |
| 766 | }\r |
| 767 | \r |
| 768 | mk_decode_w16(0)\r |
| 769 | mk_decode_w16(1)\r |
| 770 | \r |
| 771 | #endif\r |
| 772 | \r |
| 773 | // backup RAM (fe0000 - feffff)\r |
| 774 | static u32 PicoReadS68k8_bram(u32 a)\r |
| 775 | {\r |
| 776 | return Pico_mcd->bram[(a>>1)&0x1fff];\r |
| 777 | }\r |
| 778 | \r |
| 779 | static u32 PicoReadS68k16_bram(u32 a)\r |
| 780 | {\r |
| 781 | u32 d;\r |
| 782 | elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r |
| 783 | a = (a >> 1) & 0x1fff;\r |
| 784 | d = Pico_mcd->bram[a++];\r |
| 785 | d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r |
| 786 | return d;\r |
| 787 | }\r |
| 788 | \r |
| 789 | static void PicoWriteS68k8_bram(u32 a, u32 d)\r |
| 790 | {\r |
| 791 | Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r |
| 792 | SRam.changed = 1;\r |
| 793 | }\r |
| 794 | \r |
| 795 | static void PicoWriteS68k16_bram(u32 a, u32 d)\r |
| 796 | {\r |
| 797 | elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r |
| 798 | a = (a >> 1) & 0x1fff;\r |
| 799 | Pico_mcd->bram[a++] = d;\r |
| 800 | Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r |
| 801 | SRam.changed = 1;\r |
| 802 | }\r |
| 803 | \r |
| 804 | #ifndef _ASM_CD_MEMORY_C\r |
| 805 | \r |
| 806 | // PCM and registers (ff0000 - ffffff)\r |
| 807 | static u32 PicoReadS68k8_pr(u32 a)\r |
| 808 | {\r |
| 809 | u32 d = 0;\r |
| 810 | \r |
| 811 | // regs\r |
| 812 | if ((a & 0xfe00) == 0x8000) {\r |
| 813 | a &= 0x1ff;\r |
| 814 | if (a >= 0x0e && a < 0x30) {\r |
| 815 | d = Pico_mcd->s68k_regs[a];\r |
| 816 | s68k_poll_detect(a & ~1, d);\r |
| 817 | goto regs_done;\r |
| 818 | }\r |
| 819 | else if (a >= 0x58 && a < 0x68)\r |
| 820 | d = gfx_cd_read(a & ~1);\r |
| 821 | else d = s68k_reg_read16(a & ~1);\r |
| 822 | if (!(a & 1))\r |
| 823 | d >>= 8;\r |
| 824 | \r |
| 825 | regs_done:\r |
| 826 | d &= 0xff;\r |
| 827 | elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @%06x",\r |
| 828 | a, d, SekPcS68k);\r |
| 829 | return d;\r |
| 830 | }\r |
| 831 | \r |
| 832 | // PCM\r |
| 833 | // XXX: verify: probably odd addrs only?\r |
| 834 | if ((a & 0x8000) == 0x0000) {\r |
| 835 | a &= 0x7fff;\r |
| 836 | if (a >= 0x2000)\r |
| 837 | d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r |
| 838 | else if (a >= 0x20) {\r |
| 839 | a &= 0x1e;\r |
| 840 | d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r |
| 841 | if (a & 2)\r |
| 842 | d >>= 8;\r |
| 843 | }\r |
| 844 | return d & 0xff;\r |
| 845 | }\r |
| 846 | \r |
| 847 | return s68k_unmapped_read8(a);\r |
| 848 | }\r |
| 849 | \r |
| 850 | static u32 PicoReadS68k16_pr(u32 a)\r |
| 851 | {\r |
| 852 | u32 d = 0;\r |
| 853 | \r |
| 854 | // regs\r |
| 855 | if ((a & 0xfe00) == 0x8000) {\r |
| 856 | a &= 0x1fe;\r |
| 857 | if (0x58 <= a && a < 0x68)\r |
| 858 | d = gfx_cd_read(a);\r |
| 859 | else d = s68k_reg_read16(a);\r |
| 860 | \r |
| 861 | elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @%06x",\r |
| 862 | a, d, SekPcS68k);\r |
| 863 | return d;\r |
| 864 | }\r |
| 865 | \r |
| 866 | // PCM\r |
| 867 | if ((a & 0x8000) == 0x0000) {\r |
| 868 | //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r |
| 869 | a &= 0x7fff;\r |
| 870 | if (a >= 0x2000)\r |
| 871 | d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r |
| 872 | else if (a >= 0x20) {\r |
| 873 | a &= 0x1e;\r |
| 874 | d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r |
| 875 | if (a & 2) d >>= 8;\r |
| 876 | }\r |
| 877 | elprintf(EL_CDREGS, "ret = %04x", d);\r |
| 878 | return d;\r |
| 879 | }\r |
| 880 | \r |
| 881 | return s68k_unmapped_read16(a);\r |
| 882 | }\r |
| 883 | \r |
| 884 | static void PicoWriteS68k8_pr(u32 a, u32 d)\r |
| 885 | {\r |
| 886 | // regs\r |
| 887 | if ((a & 0xfe00) == 0x8000) {\r |
| 888 | a &= 0x1ff;\r |
| 889 | elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @%06x", a, d, SekPcS68k);\r |
| 890 | if (0x58 <= a && a < 0x68)\r |
| 891 | gfx_cd_write16(a&~1, (d<<8)|d);\r |
| 892 | else s68k_reg_write8(a,d);\r |
| 893 | return;\r |
| 894 | }\r |
| 895 | \r |
| 896 | // PCM\r |
| 897 | if ((a & 0x8000) == 0x0000) {\r |
| 898 | a &= 0x7fff;\r |
| 899 | if (a >= 0x2000)\r |
| 900 | Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r |
| 901 | else if (a < 0x12)\r |
| 902 | pcm_write(a>>1, d);\r |
| 903 | return;\r |
| 904 | }\r |
| 905 | \r |
| 906 | s68k_unmapped_write8(a, d);\r |
| 907 | }\r |
| 908 | \r |
| 909 | static void PicoWriteS68k16_pr(u32 a, u32 d)\r |
| 910 | {\r |
| 911 | // regs\r |
| 912 | if ((a & 0xfe00) == 0x8000) {\r |
| 913 | a &= 0x1fe;\r |
| 914 | elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @%06x", a, d, SekPcS68k);\r |
| 915 | if (a >= 0x58 && a < 0x68)\r |
| 916 | gfx_cd_write16(a, d);\r |
| 917 | else {\r |
| 918 | if (a == 0xe) {\r |
| 919 | // special case, 2 byte writes would be handled differently\r |
| 920 | // TODO: verify\r |
| 921 | Pico_mcd->s68k_regs[0xf] = d;\r |
| 922 | return;\r |
| 923 | }\r |
| 924 | s68k_reg_write8(a, d >> 8);\r |
| 925 | s68k_reg_write8(a + 1, d & 0xff);\r |
| 926 | }\r |
| 927 | return;\r |
| 928 | }\r |
| 929 | \r |
| 930 | // PCM\r |
| 931 | if ((a & 0x8000) == 0x0000) {\r |
| 932 | a &= 0x7fff;\r |
| 933 | if (a >= 0x2000)\r |
| 934 | Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r |
| 935 | else if (a < 0x12)\r |
| 936 | pcm_write(a>>1, d & 0xff);\r |
| 937 | return;\r |
| 938 | }\r |
| 939 | \r |
| 940 | s68k_unmapped_write16(a, d);\r |
| 941 | }\r |
| 942 | \r |
| 943 | #endif\r |
| 944 | \r |
| 945 | static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r |
| 946 | static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r |
| 947 | static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r |
| 948 | static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r |
| 949 | \r |
| 950 | static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r |
| 951 | static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r |
| 952 | \r |
| 953 | static const void *s68k_dec_write8[2][4] = {\r |
| 954 | { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r |
| 955 | { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r |
| 956 | };\r |
| 957 | \r |
| 958 | static const void *s68k_dec_write16[2][4] = {\r |
| 959 | { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r |
| 960 | { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r |
| 961 | };\r |
| 962 | \r |
| 963 | // -----------------------------------------------------------------\r |
| 964 | \r |
| 965 | static void remap_prg_window(u32 r1, u32 r3)\r |
| 966 | {\r |
| 967 | // PRG RAM\r |
| 968 | if (r1 & 2) {\r |
| 969 | void *bank = Pico_mcd->prg_ram_b[(r3 >> 6) & 3];\r |
| 970 | cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r |
| 971 | }\r |
| 972 | else {\r |
| 973 | m68k_map_unmap(0x020000, 0x03ffff);\r |
| 974 | }\r |
| 975 | }\r |
| 976 | \r |
| 977 | static void remap_word_ram(u32 r3)\r |
| 978 | {\r |
| 979 | void *bank;\r |
| 980 | \r |
| 981 | // WORD RAM\r |
| 982 | if (!(r3 & 4)) {\r |
| 983 | // 2M mode. XXX: allowing access in all cases for simplicity\r |
| 984 | bank = Pico_mcd->word_ram2M;\r |
| 985 | cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r |
| 986 | cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r |
| 987 | // TODO: handle 0x0c0000\r |
| 988 | }\r |
| 989 | else {\r |
| 990 | int b0 = r3 & 1;\r |
| 991 | int m = (r3 & 0x18) >> 3;\r |
| 992 | bank = Pico_mcd->word_ram1M[b0];\r |
| 993 | cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r |
| 994 | bank = Pico_mcd->word_ram1M[b0 ^ 1];\r |
| 995 | cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r |
| 996 | // "cell arrange" on m68k\r |
| 997 | cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r |
| 998 | cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r |
| 999 | cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r |
| 1000 | cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r |
| 1001 | // "decode format" on s68k\r |
| 1002 | cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r |
| 1003 | cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r |
| 1004 | cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r |
| 1005 | cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r |
| 1006 | }\r |
| 1007 | \r |
| 1008 | #ifdef EMU_F68K\r |
| 1009 | // update fetchmap..\r |
| 1010 | int i;\r |
| 1011 | if (!(r3 & 4))\r |
| 1012 | {\r |
| 1013 | for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r |
| 1014 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r |
| 1015 | }\r |
| 1016 | else\r |
| 1017 | {\r |
| 1018 | for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r |
| 1019 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r |
| 1020 | for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r |
| 1021 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r |
| 1022 | }\r |
| 1023 | #endif\r |
| 1024 | }\r |
| 1025 | \r |
| 1026 | void pcd_state_loaded_mem(void)\r |
| 1027 | {\r |
| 1028 | u32 r3 = Pico_mcd->s68k_regs[3];\r |
| 1029 | \r |
| 1030 | /* after load events */\r |
| 1031 | if (r3 & 4) // 1M mode?\r |
| 1032 | wram_2M_to_1M(Pico_mcd->word_ram2M);\r |
| 1033 | remap_word_ram(r3);\r |
| 1034 | remap_prg_window(Pico_mcd->m.busreq, r3);\r |
| 1035 | Pico_mcd->m.dmna_ret_2m &= 3;\r |
| 1036 | \r |
| 1037 | // restore hint vector\r |
| 1038 | *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r |
| 1039 | }\r |
| 1040 | \r |
| 1041 | #ifdef EMU_M68K\r |
| 1042 | static void m68k_mem_setup_cd(void);\r |
| 1043 | #endif\r |
| 1044 | \r |
| 1045 | PICO_INTERNAL void PicoMemSetupCD(void)\r |
| 1046 | {\r |
| 1047 | // setup default main68k map\r |
| 1048 | PicoMemSetup();\r |
| 1049 | \r |
| 1050 | // main68k map (BIOS mapped by PicoMemSetup()):\r |
| 1051 | // RAM cart\r |
| 1052 | if (PicoOpt & POPT_EN_MCD_RAMCART) {\r |
| 1053 | cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r |
| 1054 | cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r |
| 1055 | cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r |
| 1056 | cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r |
| 1057 | }\r |
| 1058 | \r |
| 1059 | // registers/IO:\r |
| 1060 | cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r |
| 1061 | cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r |
| 1062 | cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r |
| 1063 | cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r |
| 1064 | \r |
| 1065 | // sub68k map\r |
| 1066 | cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r |
| 1067 | cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r |
| 1068 | cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r |
| 1069 | cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r |
| 1070 | \r |
| 1071 | // PRG RAM\r |
| 1072 | cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
| 1073 | cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
| 1074 | cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
| 1075 | cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
| 1076 | cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r |
| 1077 | cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r |
| 1078 | \r |
| 1079 | // BRAM\r |
| 1080 | cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r |
| 1081 | cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r |
| 1082 | cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r |
| 1083 | cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r |
| 1084 | \r |
| 1085 | // PCM, regs\r |
| 1086 | cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r |
| 1087 | cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r |
| 1088 | cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r |
| 1089 | cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r |
| 1090 | \r |
| 1091 | // RAMs\r |
| 1092 | remap_word_ram(1);\r |
| 1093 | \r |
| 1094 | #ifdef EMU_C68K\r |
| 1095 | // s68k\r |
| 1096 | PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r |
| 1097 | PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r |
| 1098 | PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r |
| 1099 | PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r |
| 1100 | PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r |
| 1101 | PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r |
| 1102 | PicoCpuCS68k.checkpc = NULL; /* unused */\r |
| 1103 | PicoCpuCS68k.fetch8 = NULL;\r |
| 1104 | PicoCpuCS68k.fetch16 = NULL;\r |
| 1105 | PicoCpuCS68k.fetch32 = NULL;\r |
| 1106 | #endif\r |
| 1107 | #ifdef EMU_F68K\r |
| 1108 | // s68k\r |
| 1109 | PicoCpuFS68k.read_byte = s68k_read8;\r |
| 1110 | PicoCpuFS68k.read_word = s68k_read16;\r |
| 1111 | PicoCpuFS68k.read_long = s68k_read32;\r |
| 1112 | PicoCpuFS68k.write_byte = s68k_write8;\r |
| 1113 | PicoCpuFS68k.write_word = s68k_write16;\r |
| 1114 | PicoCpuFS68k.write_long = s68k_write32;\r |
| 1115 | \r |
| 1116 | // setup FAME fetchmap\r |
| 1117 | {\r |
| 1118 | int i;\r |
| 1119 | // M68k\r |
| 1120 | // by default, point everything to fitst 64k of ROM (BIOS)\r |
| 1121 | for (i = 0; i < M68K_FETCHBANK1; i++)\r |
| 1122 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r |
| 1123 | // now real ROM (BIOS)\r |
| 1124 | for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r |
| 1125 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r |
| 1126 | // .. and RAM\r |
| 1127 | for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r |
| 1128 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r |
| 1129 | // S68k\r |
| 1130 | // PRG RAM is default\r |
| 1131 | for (i = 0; i < M68K_FETCHBANK1; i++)\r |
| 1132 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r |
| 1133 | // real PRG RAM\r |
| 1134 | for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r |
| 1135 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r |
| 1136 | // WORD RAM 2M area\r |
| 1137 | for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r |
| 1138 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r |
| 1139 | // remap_word_ram() will setup word ram for both\r |
| 1140 | }\r |
| 1141 | #endif\r |
| 1142 | #ifdef EMU_M68K\r |
| 1143 | m68k_mem_setup_cd();\r |
| 1144 | #endif\r |
| 1145 | }\r |
| 1146 | \r |
| 1147 | \r |
| 1148 | #ifdef EMU_M68K\r |
| 1149 | u32 m68k_read8(u32 a);\r |
| 1150 | u32 m68k_read16(u32 a);\r |
| 1151 | u32 m68k_read32(u32 a);\r |
| 1152 | void m68k_write8(u32 a, u8 d);\r |
| 1153 | void m68k_write16(u32 a, u16 d);\r |
| 1154 | void m68k_write32(u32 a, u32 d);\r |
| 1155 | \r |
| 1156 | static unsigned int PicoReadCD8w (unsigned int a) {\r |
| 1157 | return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r |
| 1158 | }\r |
| 1159 | static unsigned int PicoReadCD16w(unsigned int a) {\r |
| 1160 | return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r |
| 1161 | }\r |
| 1162 | static unsigned int PicoReadCD32w(unsigned int a) {\r |
| 1163 | return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r |
| 1164 | }\r |
| 1165 | static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r |
| 1166 | if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r |
| 1167 | }\r |
| 1168 | static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r |
| 1169 | if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r |
| 1170 | }\r |
| 1171 | static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r |
| 1172 | if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r |
| 1173 | }\r |
| 1174 | \r |
| 1175 | extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r |
| 1176 | extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r |
| 1177 | extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r |
| 1178 | extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r |
| 1179 | extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r |
| 1180 | extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r |
| 1181 | \r |
| 1182 | static void m68k_mem_setup_cd(void)\r |
| 1183 | {\r |
| 1184 | pm68k_read_memory_8 = PicoReadCD8w;\r |
| 1185 | pm68k_read_memory_16 = PicoReadCD16w;\r |
| 1186 | pm68k_read_memory_32 = PicoReadCD32w;\r |
| 1187 | pm68k_write_memory_8 = PicoWriteCD8w;\r |
| 1188 | pm68k_write_memory_16 = PicoWriteCD16w;\r |
| 1189 | pm68k_write_memory_32 = PicoWriteCD32w;\r |
| 1190 | }\r |
| 1191 | #endif // EMU_M68K\r |
| 1192 | \r |
| 1193 | // vim:shiftwidth=2:ts=2:expandtab\r |