1 // Memory I/O handlers for Sega/Mega CD.
\r
2 // Loosely based on Gens code.
\r
3 // (c) Copyright 2007, Grazvydas "notaz" Ignotas
\r
5 // A68K no longer supported here
\r
9 #include "../PicoInt.h"
\r
11 #include "../sound/sound.h"
\r
12 #include "../sound/ym2612.h"
\r
13 #include "../sound/sn76496.h"
\r
18 typedef unsigned char u8;
\r
19 typedef unsigned short u16;
\r
20 typedef unsigned int u32;
\r
22 //#define __debug_io
\r
23 //#define __debug_io2
\r
25 #define rdprintf dprintf
\r
26 //#define rdprintf(...)
\r
27 //#define wrdprintf dprintf
\r
28 #define wrdprintf(...)
\r
29 #define plprintf dprintf
\r
30 //#define plprintf(...)
\r
32 // -----------------------------------------------------------------
\r
35 //#undef USE_POLL_DETECT
\r
36 #define POLL_LIMIT 16
\r
37 #define POLL_CYCLES 124
\r
38 // int m68k_poll_addr, m68k_poll_cnt;
\r
39 unsigned int s68k_poll_adclk, s68k_poll_cnt;
\r
41 #ifndef _ASM_CD_MEMORY_C
\r
42 static u32 m68k_reg_read16(u32 a)
\r
46 // dprintf("m68k_regs r%2i: [%02x] @%06x", realsize&~1, a+(realsize&1), SekPc);
\r
50 d = ((Pico_mcd->s68k_regs[0x33]<<13)&0x8000) | Pico_mcd->m.busreq; // here IFL2 is always 0, just like in Gens
\r
53 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);
\r
54 // the DMNA delay must only be visible on s68k side (Lunar2, Silpheed)
\r
55 if (Pico_mcd->m.state_flags&2) { d &= ~1; d |= 2; }
\r
56 //printf("m68k_regs r3: %02x @%06x\n", (u8)d, SekPc);
\r
59 d = Pico_mcd->s68k_regs[4]<<8;
\r
62 d = *(u16 *)(Pico_mcd->bios + 0x72);
\r
65 d = Read_CDC_Host(0);
\r
68 dprintf("m68k FIXME: reserved read");
\r
71 d = Pico_mcd->m.timer_stopwatch >> 16;
\r
72 dprintf("m68k stopwatch timer read (%04x)", d);
\r
77 // comm flag/cmd/status (0xE-0x2F)
\r
78 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];
\r
82 dprintf("m68k_regs FIXME invalid read @ %02x", a);
\r
86 // dprintf("ret = %04x", d);
\r
91 #ifndef _ASM_CD_MEMORY_C
\r
94 void m68k_reg_write8(u32 a, u32 d)
\r
97 // dprintf("m68k_regs w%2i: [%02x] %02x @%06x", realsize, a, d, SekPc);
\r
102 if ((d&1) && (Pico_mcd->s68k_regs[0x33]&(1<<2))) { dprintf("m68k: s68k irq 2"); SekInterruptS68k(2); }
\r
106 if (!(d&1)) Pico_mcd->m.state_flags |= 1; // reset pending, needed to be sure we fetch the right vectors on reset
\r
107 if ( (Pico_mcd->m.busreq&1) != (d&1)) dprintf("m68k: s68k reset %i", !(d&1));
\r
108 if ( (Pico_mcd->m.busreq&2) != (d&2)) dprintf("m68k: s68k brq %i", (d&2)>>1);
\r
109 if ((Pico_mcd->m.state_flags&1) && (d&3)==1) {
\r
110 SekResetS68k(); // S68k comes out of RESET or BRQ state
\r
111 Pico_mcd->m.state_flags&=~1;
\r
112 dprintf("m68k: resetting s68k, cycles=%i", SekCyclesLeft);
\r
114 Pico_mcd->m.busreq = d;
\r
117 dprintf("m68k: prg wp=%02x", d);
\r
118 Pico_mcd->s68k_regs[2] = d; // really use s68k side register
\r
121 u32 dold = Pico_mcd->s68k_regs[3]&0x1f;
\r
122 //printf("m68k_regs w3: %02x @%06x\n", (u8)d, SekPc);
\r
124 if ((dold>>6) != ((d>>6)&3))
\r
125 dprintf("m68k: prg bank: %i -> %i", (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));
\r
126 //if ((Pico_mcd->s68k_regs[3]&4) != (d&4)) dprintf("m68k: ram mode %i mbit", (d&4) ? 1 : 2);
\r
127 //if ((Pico_mcd->s68k_regs[3]&2) != (d&2)) dprintf("m68k: %s", (d&4) ? ((d&2) ? "word swap req" : "noop?") :
\r
128 // ((d&2) ? "word ram to s68k" : "word ram to m68k"));
\r
130 d ^= 2; // writing 0 to DMNA actually sets it, 1 does nothing
\r
132 //dold &= ~2; // ??
\r
134 if ((d & 2) && !(dold & 2)) {
\r
135 Pico_mcd->m.state_flags |= 2; // we must delay setting DMNA bit (needed for Silpheed)
\r
139 if (d & 2) dold &= ~1; // return word RAM to s68k in 2M mode
\r
142 Pico_mcd->s68k_regs[3] = d | dold; // really use s68k side register
\r
143 #ifdef USE_POLL_DETECT
\r
144 if ((s68k_poll_adclk&0xfe) == 2 && s68k_poll_cnt > POLL_LIMIT) {
\r
145 SekSetStopS68k(0); s68k_poll_adclk = 0;
\r
146 plprintf("s68k poll release, a=%02x\n", a);
\r
152 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer
\r
155 Pico_mcd->bios[0x72] = d;
\r
156 dprintf("hint vector set to %08x", PicoRead32(0x70));
\r
159 d = (d << 1) | ((d >> 7) & 1); // rol8 1 (special case)
\r
161 //dprintf("m68k: comm flag: %02x", d);
\r
162 Pico_mcd->s68k_regs[0xe] = d;
\r
163 #ifdef USE_POLL_DETECT
\r
164 if ((s68k_poll_adclk&0xfe) == 0xe && s68k_poll_cnt > POLL_LIMIT) {
\r
165 SekSetStopS68k(0); s68k_poll_adclk = 0;
\r
166 plprintf("s68k poll release, a=%02x\n", a);
\r
172 if ((a&0xf0) == 0x10) {
\r
173 Pico_mcd->s68k_regs[a] = d;
\r
174 #ifdef USE_POLL_DETECT
\r
175 if ((a&0xfe) == (s68k_poll_adclk&0xfe) && s68k_poll_cnt > POLL_LIMIT) {
\r
176 SekSetStopS68k(0); s68k_poll_adclk = 0;
\r
177 plprintf("s68k poll release, a=%02x\n", a);
\r
183 dprintf("m68k FIXME: invalid write? [%02x] %02x", a, d);
\r
186 #ifndef _ASM_CD_MEMORY_C
\r
189 u32 s68k_poll_detect(u32 a, u32 d)
\r
191 #ifdef USE_POLL_DETECT
\r
192 // polling detection
\r
193 if (a == (s68k_poll_adclk&0xff)) {
\r
194 unsigned int clkdiff = SekCyclesDoneS68k() - (s68k_poll_adclk>>8);
\r
195 if (clkdiff <= POLL_CYCLES) {
\r
197 //printf("-- diff: %u, cnt = %i\n", clkdiff, s68k_poll_cnt);
\r
198 if (s68k_poll_cnt > POLL_LIMIT) {
\r
200 plprintf("s68k poll detected @ %06x, a=%02x\n", SekPcS68k, a);
\r
202 s68k_poll_adclk = (SekCyclesDoneS68k() << 8) | a;
\r
206 s68k_poll_adclk = (SekCyclesDoneS68k() << 8) | a;
\r
212 #define READ_FONT_DATA(basemask) \
\r
214 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \
\r
215 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \
\r
216 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \
\r
217 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \
\r
218 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \
\r
219 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \
\r
223 #ifndef _ASM_CD_MEMORY_C
\r
226 u32 s68k_reg_read16(u32 a)
\r
230 // dprintf("s68k_regs r%2i: [%02x] @ %06x", realsize&~1, a+(realsize&1), SekPcS68k);
\r
234 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state
\r
236 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);
\r
237 //printf("s68k_regs r3: %02x @%06x\n", (u8)d, SekPcS68k);
\r
238 return s68k_poll_detect(a, d);
\r
240 return CDC_Read_Reg();
\r
242 return Read_CDC_Host(1); // Gens returns 0 here on byte reads
\r
244 d = Pico_mcd->m.timer_stopwatch >> 16;
\r
245 dprintf("s68k stopwatch timer read (%04x)", d);
\r
248 dprintf("s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);
\r
249 return Pico_mcd->s68k_regs[31];
\r
250 case 0x34: // fader
\r
251 return 0; // no busy bit
\r
252 case 0x50: // font data (check: Lunar 2, Silpheed)
\r
253 READ_FONT_DATA(0x00100000);
\r
256 READ_FONT_DATA(0x00010000);
\r
259 READ_FONT_DATA(0x10000000);
\r
262 READ_FONT_DATA(0x01000000);
\r
266 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];
\r
268 if (a >= 0x0e && a < 0x30)
\r
269 return s68k_poll_detect(a, d);
\r
274 #ifndef _ASM_CD_MEMORY_C
\r
277 void s68k_reg_write8(u32 a, u32 d)
\r
279 //dprintf("s68k_regs w%2i: [%02x] %02x @ %06x", realsize, a, d, SekPcS68k);
\r
281 // TODO: review against Gens
\r
282 // Warning: d might have upper bits set
\r
285 return; // only m68k can change WP
\r
287 int dold = Pico_mcd->s68k_regs[3];
\r
288 //printf("s68k_regs w3: %02x @%06x\n", (u8)d, SekPcS68k);
\r
292 if ((d ^ dold) & 5) {
\r
293 d &= ~2; // in case of mode or bank change we clear DMNA (m68k req) bit
\r
294 #ifdef _ASM_CD_MEMORY_C
\r
298 #ifdef _ASM_CD_MEMORY_C
\r
299 if ((d ^ dold) & 0x1d)
\r
300 PicoMemResetCDdecode(d);
\r
303 dprintf("wram mode 2M->1M");
\r
304 wram_2M_to_1M(Pico_mcd->word_ram2M);
\r
308 dprintf("wram mode 1M->2M");
\r
309 if (!(d&1)) { // it didn't set the ret bit, which means it doesn't want to give WRAM to m68k
\r
311 d |= (dold&1) ? 2 : 1; // then give it to the one which had bank0 in 1M mode
\r
313 wram_1M_to_2M(Pico_mcd->word_ram2M);
\r
314 #ifdef _ASM_CD_MEMORY_C
\r
320 if (d&1) d &= ~2; // return word RAM to m68k in 2M mode
\r
325 dprintf("s68k CDC dest: %x", d&7);
\r
326 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode
\r
329 //dprintf("s68k CDC reg addr: %x", d&0xf);
\r
335 dprintf("s68k set CDC dma addr");
\r
339 dprintf("s68k set stopwatch timer");
\r
340 Pico_mcd->m.timer_stopwatch = 0;
\r
343 Pico_mcd->s68k_regs[0xf] = (d>>1) | (d<<7); // ror8 1, Gens note: Dragons lair
\r
346 dprintf("s68k set int3 timer: %02x", d);
\r
347 Pico_mcd->m.timer_int3 = (d & 0xff) << 16;
\r
349 case 0x33: // IRQ mask
\r
350 dprintf("s68k irq mask: %02x", d);
\r
351 if ((d&(1<<4)) && (Pico_mcd->s68k_regs[0x37]&4) && !(Pico_mcd->s68k_regs[0x33]&(1<<4))) {
\r
352 CDD_Export_Status();
\r
355 case 0x34: // fader
\r
356 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;
\r
359 return; // d/m bit is unsetable
\r
361 u32 d_old = Pico_mcd->s68k_regs[0x37];
\r
362 Pico_mcd->s68k_regs[0x37] = d&7;
\r
363 if ((d&4) && !(d_old&4)) {
\r
364 CDD_Export_Status();
\r
369 Pico_mcd->s68k_regs[a] = (u8) d;
\r
370 CDD_Import_Command();
\r
374 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))
\r
376 dprintf("s68k FIXME: invalid write @ %02x?", a);
\r
380 Pico_mcd->s68k_regs[a] = (u8) d;
\r
384 #ifndef _ASM_CD_MEMORY_C
\r
385 static u32 OtherRead16End(u32 a, int realsize)
\r
389 if ((a&0xffffc0)==0xa12000) {
\r
390 d=m68k_reg_read16(a);
\r
394 dprintf("m68k FIXME: unusual r%i: %06x @%06x", realsize&~1, (a&0xfffffe)+(realsize&1), SekPc);
\r
401 static void OtherWrite8End(u32 a, u32 d, int realsize)
\r
403 if ((a&0xffffc0)==0xa12000) { m68k_reg_write8(a, d); return; }
\r
405 dprintf("m68k FIXME: strange w%i: [%06x], %08x @%06x", realsize, a&0xffffff, d, SekPc);
\r
409 #undef _ASM_MEMORY_C
\r
410 #include "../MemoryCmn.c"
\r
411 #include "cell_map.c"
\r
412 #endif // !def _ASM_CD_MEMORY_C
\r
415 // -----------------------------------------------------------------
\r
416 // Read Rom and read Ram
\r
418 //u8 PicoReadM68k8_(u32 a);
\r
419 #ifdef _ASM_CD_MEMORY_C
\r
420 u8 PicoReadM68k8(u32 a);
\r
422 static u8 PicoReadM68k8(u32 a)
\r
426 if ((a&0xe00000)==0xe00000) { d = *(u8 *)(Pico.ram+((a^1)&0xffff)); goto end; } // Ram
\r
430 if (a < 0x20000) { d = *(u8 *)(Pico_mcd->bios+(a^1)); goto end; } // bios
\r
433 if ((a&0xfe0000)==0x020000 && (Pico_mcd->m.busreq&3)!=1) {
\r
434 u8 *prg_bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3]>>6];
\r
435 d = *(prg_bank+((a^1)&0x1ffff));
\r
440 if ((a&0xfc0000)==0x200000) {
\r
441 wrdprintf("m68k_wram r8: [%06x] @%06x", a, SekPc);
\r
442 if (Pico_mcd->s68k_regs[3]&4) { // 1M mode?
\r
443 int bank = Pico_mcd->s68k_regs[3]&1;
\r
445 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged
\r
447 d = Pico_mcd->word_ram1M[bank][a^1];
\r
449 // allow access in any mode, like Gens does
\r
450 d = Pico_mcd->word_ram2M[(a^1)&0x3ffff];
\r
452 wrdprintf("ret = %02x", (u8)d);
\r
456 if ((a&0xff4000)==0xa00000) { d=z80Read8(a); goto end; } // Z80 Ram
\r
458 if ((a&0xffffc0)==0xa12000)
\r
459 rdprintf("m68k_regs r8: [%02x] @%06x", a&0x3f, SekPc);
\r
461 d=OtherRead16(a&~1, 8|(a&1)); if ((a&1)==0) d>>=8;
\r
463 if ((a&0xffffc0)==0xa12000)
\r
464 rdprintf("ret = %02x", (u8)d);
\r
469 dprintf("r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPc);
\r
476 #ifdef _ASM_CD_MEMORY_C
\r
477 u16 PicoReadM68k16(u32 a);
\r
479 static u16 PicoReadM68k16(u32 a)
\r
483 if ((a&0xe00000)==0xe00000) { d=*(u16 *)(Pico.ram+(a&0xfffe)); goto end; } // Ram
\r
487 if (a < 0x20000) { d = *(u16 *)(Pico_mcd->bios+a); goto end; } // bios
\r
490 if ((a&0xfe0000)==0x020000 && (Pico_mcd->m.busreq&3)!=1) {
\r
491 u8 *prg_bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3]>>6];
\r
492 wrdprintf("m68k_prgram r16: [%i,%06x] @%06x", Pico_mcd->s68k_regs[3]>>6, a, SekPc);
\r
493 d = *(u16 *)(prg_bank+(a&0x1fffe));
\r
494 wrdprintf("ret = %04x", d);
\r
499 if ((a&0xfc0000)==0x200000) {
\r
500 wrdprintf("m68k_wram r16: [%06x] @%06x", a, SekPc);
\r
501 if (Pico_mcd->s68k_regs[3]&4) { // 1M mode?
\r
502 int bank = Pico_mcd->s68k_regs[3]&1;
\r
504 a = (a&2) | (cell_map(a >> 2) << 2); // cell arranged
\r
506 d = *(u16 *)(Pico_mcd->word_ram1M[bank]+a);
\r
508 // allow access in any mode, like Gens does
\r
509 d = *(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe));
\r
511 wrdprintf("ret = %04x", d);
\r
515 if ((a&0xffffc0)==0xa12000)
\r
516 rdprintf("m68k_regs r16: [%02x] @%06x", a&0x3f, SekPc);
\r
518 d = (u16)OtherRead16(a, 16);
\r
520 if ((a&0xffffc0)==0xa12000)
\r
521 rdprintf("ret = %04x", d);
\r
526 dprintf("r16: %06x, %04x @%06x", a&0xffffff, d, SekPc);
\r
533 #ifdef _ASM_CD_MEMORY_C
\r
534 u32 PicoReadM68k32(u32 a);
\r
536 static u32 PicoReadM68k32(u32 a)
\r
540 if ((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); d = (pm[0]<<16)|pm[1]; goto end; } // Ram
\r
544 if (a < 0x20000) { u16 *pm=(u16 *)(Pico_mcd->bios+a); d = (pm[0]<<16)|pm[1]; goto end; } // bios
\r
547 if ((a&0xfe0000)==0x020000 && (Pico_mcd->m.busreq&3)!=1) {
\r
548 u8 *prg_bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3]>>6];
\r
549 u16 *pm=(u16 *)(prg_bank+(a&0x1fffe));
\r
550 d = (pm[0]<<16)|pm[1];
\r
555 if ((a&0xfc0000)==0x200000) {
\r
556 wrdprintf("m68k_wram r32: [%06x] @%06x", a, SekPc);
\r
557 if (Pico_mcd->s68k_regs[3]&4) { // 1M mode?
\r
558 int bank = Pico_mcd->s68k_regs[3]&1;
\r
559 if (a >= 0x220000) { // cell arranged
\r
561 a1 = (a&2) | (cell_map(a >> 2) << 2);
\r
562 if (a&2) a2 = cell_map((a+2) >> 2) << 2;
\r
564 d = *(u16 *)(Pico_mcd->word_ram1M[bank]+a1) << 16;
\r
565 d |= *(u16 *)(Pico_mcd->word_ram1M[bank]+a2);
\r
567 u16 *pm=(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe)); d = (pm[0]<<16)|pm[1];
\r
570 // allow access in any mode, like Gens does
\r
571 u16 *pm=(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe)); d = (pm[0]<<16)|pm[1];
\r
573 wrdprintf("ret = %08x", d);
\r
577 if ((a&0xffffc0)==0xa12000)
\r
578 rdprintf("m68k_regs r32: [%02x] @%06x", a&0x3f, SekPc);
\r
580 d = (OtherRead16(a, 32)<<16)|OtherRead16(a+2, 32);
\r
582 if ((a&0xffffc0)==0xa12000)
\r
583 rdprintf("ret = %08x", d);
\r
587 dprintf("r32: %06x, %08x @%06x", a&0xffffff, d, SekPc);
\r
594 // -----------------------------------------------------------------
\r
596 #ifdef _ASM_CD_MEMORY_C
\r
597 void PicoWriteM68k8(u32 a,u8 d);
\r
599 static void PicoWriteM68k8(u32 a,u8 d)
\r
602 dprintf("w8 : %06x, %02x @%06x", a&0xffffff, d, SekPc);
\r
604 //if ((a&0xe0ffff)==0xe0a9ba+0x69c)
\r
605 // dprintf("w8 : %06x, %02x @%06x", a&0xffffff, d, SekPc);
\r
608 if ((a&0xe00000)==0xe00000) { // Ram
\r
609 *(u8 *)(Pico.ram+((a^1)&0xffff)) = d;
\r
616 if ((a&0xfe0000)==0x020000 && (Pico_mcd->m.busreq&3)!=1) {
\r
617 u8 *prg_bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3]>>6];
\r
618 *(u8 *)(prg_bank+((a^1)&0x1ffff))=d;
\r
623 if ((a&0xfc0000)==0x200000) {
\r
624 wrdprintf("m68k_wram w8: [%06x] %02x @%06x", a, d, SekPc);
\r
625 if (Pico_mcd->s68k_regs[3]&4) { // 1M mode?
\r
626 int bank = Pico_mcd->s68k_regs[3]&1;
\r
628 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged
\r
630 *(u8 *)(Pico_mcd->word_ram1M[bank]+(a^1))=d;
\r
632 // allow access in any mode, like Gens does
\r
633 *(u8 *)(Pico_mcd->word_ram2M+((a^1)&0x3ffff))=d;
\r
638 if ((a&0xffffc0)==0xa12000) {
\r
639 rdprintf("m68k_regs w8: [%02x] %02x @%06x", a&0x3f, d, SekPc);
\r
640 m68k_reg_write8(a, d);
\r
644 OtherWrite8(a,d,8);
\r
649 #ifdef _ASM_CD_MEMORY_C
\r
650 void PicoWriteM68k16(u32 a,u16 d);
\r
652 static void PicoWriteM68k16(u32 a,u16 d)
\r
655 dprintf("w16: %06x, %04x", a&0xffffff, d);
\r
657 // dprintf("w16: %06x, %04x @%06x", a&0xffffff, d, SekPc);
\r
659 if ((a&0xe00000)==0xe00000) { // Ram
\r
660 *(u16 *)(Pico.ram+(a&0xfffe))=d;
\r
667 if ((a&0xfe0000)==0x020000 && (Pico_mcd->m.busreq&3)!=1) {
\r
668 u8 *prg_bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3]>>6];
\r
669 wrdprintf("m68k_prgram w16: [%i,%06x] %04x @%06x", Pico_mcd->s68k_regs[3]>>6, a, d, SekPc);
\r
670 *(u16 *)(prg_bank+(a&0x1fffe))=d;
\r
675 if ((a&0xfc0000)==0x200000) {
\r
676 wrdprintf("m68k_wram w16: [%06x] %04x @%06x", a, d, SekPc);
\r
677 if (Pico_mcd->s68k_regs[3]&4) { // 1M mode?
\r
678 int bank = Pico_mcd->s68k_regs[3]&1;
\r
680 a = (a&2) | (cell_map(a >> 2) << 2); // cell arranged
\r
682 *(u16 *)(Pico_mcd->word_ram1M[bank]+a)=d;
\r
684 // allow access in any mode, like Gens does
\r
685 *(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe))=d;
\r
691 if ((a&0xffffc0)==0xa12000) {
\r
692 rdprintf("m68k_regs w16: [%02x] %04x @%06x", a&0x3f, d, SekPc);
\r
693 if (a == 0xe) { // special case, 2 byte writes would be handled differently
\r
694 Pico_mcd->s68k_regs[0xe] = d >> 8;
\r
695 #ifdef USE_POLL_DETECT
\r
696 if ((s68k_poll_adclk&0xfe) == 0xe && s68k_poll_cnt > POLL_LIMIT) {
\r
697 SekSetStopS68k(0); s68k_poll_adclk = 0;
\r
698 plprintf("s68k poll release, a=%02x\n", a);
\r
703 m68k_reg_write8(a, d>>8);
\r
704 m68k_reg_write8(a+1,d&0xff);
\r
713 #ifdef _ASM_CD_MEMORY_C
\r
714 void PicoWriteM68k32(u32 a,u32 d);
\r
716 static void PicoWriteM68k32(u32 a,u32 d)
\r
719 dprintf("w32: %06x, %08x", a&0xffffff, d);
\r
722 if ((a&0xe00000)==0xe00000)
\r
725 u16 *pm=(u16 *)(Pico.ram+(a&0xfffe));
\r
726 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
733 if ((a&0xfe0000)==0x020000 && (Pico_mcd->m.busreq&3)!=1) {
\r
734 u8 *prg_bank = Pico_mcd->prg_ram_b[Pico_mcd->s68k_regs[3]>>6];
\r
735 u16 *pm=(u16 *)(prg_bank+(a&0x1fffe));
\r
736 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
741 if ((a&0xfc0000)==0x200000) {
\r
742 if (d != 0) // don't log clears
\r
743 wrdprintf("m68k_wram w32: [%06x] %08x @%06x", a, d, SekPc);
\r
744 if (Pico_mcd->s68k_regs[3]&4) { // 1M mode?
\r
745 int bank = Pico_mcd->s68k_regs[3]&1;
\r
746 if (a >= 0x220000) { // cell arranged
\r
748 a1 = (a&2) | (cell_map(a >> 2) << 2);
\r
749 if (a&2) a2 = cell_map((a+2) >> 2) << 2;
\r
751 *(u16 *)(Pico_mcd->word_ram1M[bank]+a1) = d >> 16;
\r
752 *(u16 *)(Pico_mcd->word_ram1M[bank]+a2) = d;
\r
754 u16 *pm=(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
755 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
758 // allow access in any mode, like Gens does
\r
759 u16 *pm=(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe));
\r
760 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
765 if ((a&0xffffc0)==0xa12000) {
\r
766 rdprintf("m68k_regs w32: [%02x] %08x @%06x", a&0x3f, d, SekPc);
\r
767 if ((a&0x3e) == 0xe) dprintf("m68k FIXME: w32 [%02x]", a&0x3f);
\r
770 OtherWrite16(a, (u16)(d>>16));
\r
771 OtherWrite16(a+2,(u16)d);
\r
776 // -----------------------------------------------------------------
\r
778 // -----------------------------------------------------------------
\r
780 #ifdef _ASM_CD_MEMORY_C
\r
781 u8 PicoReadS68k8(u32 a);
\r
783 static u8 PicoReadS68k8(u32 a)
\r
791 d = *(Pico_mcd->prg_ram+(a^1));
\r
796 if ((a&0xfffe00) == 0xff8000) {
\r
798 rdprintf("s68k_regs r8: [%02x] @ %06x", a, SekPcS68k);
\r
799 if (a >= 0x0e && a < 0x30) {
\r
800 d = Pico_mcd->s68k_regs[a];
\r
801 s68k_poll_detect(a, d);
\r
802 rdprintf("ret = %02x", (u8)d);
\r
805 else if (a >= 0x58 && a < 0x68)
\r
806 d = gfx_cd_read(a&~1);
\r
807 else d = s68k_reg_read16(a&~1);
\r
808 if ((a&1)==0) d>>=8;
\r
809 rdprintf("ret = %02x", (u8)d);
\r
813 // word RAM (2M area)
\r
814 if ((a&0xfc0000)==0x080000) { // 080000-0bffff
\r
815 // test: batman returns
\r
816 wrdprintf("s68k_wram2M r8: [%06x] @%06x", a, SekPcS68k);
\r
817 if (Pico_mcd->s68k_regs[3]&4) { // 1M decode mode?
\r
818 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
819 d = Pico_mcd->word_ram1M[bank][((a>>1)^1)&0x1ffff];
\r
820 if (a&1) d &= 0x0f;
\r
822 dprintf("FIXME: decode");
\r
824 // allow access in any mode, like Gens does
\r
825 d = Pico_mcd->word_ram2M[(a^1)&0x3ffff];
\r
827 wrdprintf("ret = %02x", (u8)d);
\r
831 // word RAM (1M area)
\r
832 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // 0c0000-0dffff
\r
834 wrdprintf("s68k_wram1M r8: [%06x] @%06x", a, SekPcS68k);
\r
835 // if (!(Pico_mcd->s68k_regs[3]&4))
\r
836 // dprintf("s68k_wram1M FIXME: wrong mode");
\r
837 bank = !(Pico_mcd->s68k_regs[3]&1);
\r
838 d = Pico_mcd->word_ram1M[bank][(a^1)&0x1ffff];
\r
839 wrdprintf("ret = %02x", (u8)d);
\r
844 if ((a&0xff8000)==0xff0000) {
\r
845 dprintf("s68k_pcm r8: [%06x] @%06x", a, SekPcS68k);
\r
848 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];
\r
849 else if (a >= 0x20) {
\r
851 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;
\r
852 if (a & 2) d >>= 8;
\r
854 dprintf("ret = %02x", (u8)d);
\r
859 if ((a&0xff0000)==0xfe0000) {
\r
860 d = Pico_mcd->bram[(a>>1)&0x1fff];
\r
864 dprintf("s68k r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPcS68k);
\r
869 dprintf("s68k r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPcS68k);
\r
876 //u16 PicoReadS68k16_(u32 a);
\r
877 #ifdef _ASM_CD_MEMORY_C
\r
878 u16 PicoReadS68k16(u32 a);
\r
880 static u16 PicoReadS68k16(u32 a)
\r
888 wrdprintf("s68k_prgram r16: [%06x] @%06x", a, SekPcS68k);
\r
889 d = *(u16 *)(Pico_mcd->prg_ram+a);
\r
890 wrdprintf("ret = %04x", d);
\r
895 if ((a&0xfffe00) == 0xff8000) {
\r
897 rdprintf("s68k_regs r16: [%02x] @ %06x", a, SekPcS68k);
\r
898 if (a >= 0x58 && a < 0x68)
\r
899 d = gfx_cd_read(a);
\r
900 else d = s68k_reg_read16(a);
\r
901 rdprintf("ret = %04x", d);
\r
905 // word RAM (2M area)
\r
906 if ((a&0xfc0000)==0x080000) { // 080000-0bffff
\r
907 wrdprintf("s68k_wram2M r16: [%06x] @%06x", a, SekPcS68k);
\r
908 if (Pico_mcd->s68k_regs[3]&4) { // 1M decode mode?
\r
909 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
910 d = Pico_mcd->word_ram1M[bank][((a>>1)^1)&0x1ffff];
\r
911 d |= d << 4; d &= ~0xf0;
\r
912 dprintf("FIXME: decode");
\r
914 // allow access in any mode, like Gens does
\r
915 d = *(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe));
\r
917 wrdprintf("ret = %04x", d);
\r
921 // word RAM (1M area)
\r
922 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // 0c0000-0dffff
\r
924 wrdprintf("s68k_wram1M r16: [%06x] @%06x", a, SekPcS68k);
\r
925 // if (!(Pico_mcd->s68k_regs[3]&4))
\r
926 // dprintf("s68k_wram1M FIXME: wrong mode");
\r
927 bank = !(Pico_mcd->s68k_regs[3]&1);
\r
928 d = *(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
929 wrdprintf("ret = %04x", d);
\r
934 if ((a&0xff0000)==0xfe0000) {
\r
935 dprintf("FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);
\r
937 d = Pico_mcd->bram[a++]; // Gens does little endian here, and so do we..
\r
938 d|= Pico_mcd->bram[a++] << 8; // This is most likely wrong
\r
939 dprintf("ret = %04x", d);
\r
944 if ((a&0xff8000)==0xff0000) {
\r
945 dprintf("FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);
\r
948 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];
\r
949 else if (a >= 0x20) {
\r
951 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;
\r
952 if (a & 2) d >>= 8;
\r
954 dprintf("ret = %04x", d);
\r
958 dprintf("s68k r16: %06x, %04x @%06x", a&0xffffff, d, SekPcS68k);
\r
963 dprintf("s68k r16: %06x, %04x @%06x", a&0xffffff, d, SekPcS68k);
\r
970 #ifdef _ASM_CD_MEMORY_C
\r
971 u32 PicoReadS68k32(u32 a);
\r
973 static u32 PicoReadS68k32(u32 a)
\r
981 u16 *pm=(u16 *)(Pico_mcd->prg_ram+a);
\r
982 d = (pm[0]<<16)|pm[1];
\r
987 if ((a&0xfffe00) == 0xff8000) {
\r
989 rdprintf("s68k_regs r32: [%02x] @ %06x", a, SekPcS68k);
\r
990 if (a >= 0x58 && a < 0x68)
\r
991 d = (gfx_cd_read(a)<<16)|gfx_cd_read(a+2);
\r
992 else d = (s68k_reg_read16(a)<<16)|s68k_reg_read16(a+2);
\r
993 rdprintf("ret = %08x", d);
\r
997 // word RAM (2M area)
\r
998 if ((a&0xfc0000)==0x080000) { // 080000-0bffff
\r
999 wrdprintf("s68k_wram2M r32: [%06x] @%06x", a, SekPcS68k);
\r
1000 if (Pico_mcd->s68k_regs[3]&4) { // 1M decode mode?
\r
1001 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1003 d = Pico_mcd->word_ram1M[bank][((a+0)^1)&0x1ffff] << 16;
\r
1004 d |= Pico_mcd->word_ram1M[bank][((a+1)^1)&0x1ffff];
\r
1005 d |= d << 4; d &= 0x0f0f0f0f;
\r
1007 // allow access in any mode, like Gens does
\r
1008 u16 *pm=(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe)); d = (pm[0]<<16)|pm[1];
\r
1010 wrdprintf("ret = %08x", d);
\r
1014 // word RAM (1M area)
\r
1015 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // 0c0000-0dffff
\r
1017 wrdprintf("s68k_wram1M r32: [%06x] @%06x", a, SekPcS68k);
\r
1018 // if (!(Pico_mcd->s68k_regs[3]&4))
\r
1019 // dprintf("s68k_wram1M FIXME: wrong mode");
\r
1020 bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1021 u16 *pm=(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe)); d = (pm[0]<<16)|pm[1];
\r
1022 wrdprintf("ret = %08x", d);
\r
1027 if ((a&0xff8000)==0xff0000) {
\r
1028 dprintf("s68k_pcm r32: [%06x] @%06x", a, SekPcS68k);
\r
1030 if (a >= 0x2000) {
\r
1032 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][a&0xfff] << 16;
\r
1033 d |= Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a+1)&0xfff];
\r
1034 } else if (a >= 0x20) {
\r
1038 d = (Pico_mcd->pcm.ch[a].addr >> (PCM_STEP_SHIFT-8)) & 0xff0000;
\r
1039 d |= (Pico_mcd->pcm.ch[(a+1)&7].addr >> PCM_STEP_SHIFT) & 0xff;
\r
1041 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;
\r
1042 d = ((d<<16)&0xff0000) | ((d>>8)&0xff); // PCM chip is LE
\r
1045 dprintf("ret = %08x", d);
\r
1050 if ((a&0xff0000)==0xfe0000) {
\r
1051 dprintf("FIXME: s68k_bram r32: [%06x] @%06x", a, SekPcS68k);
\r
1052 a = (a>>1)&0x1fff;
\r
1053 d = Pico_mcd->bram[a++] << 16; // middle endian? TODO: verify against Fusion..
\r
1054 d|= Pico_mcd->bram[a++] << 24;
\r
1055 d|= Pico_mcd->bram[a++];
\r
1056 d|= Pico_mcd->bram[a++] << 8;
\r
1057 dprintf("ret = %08x", d);
\r
1061 dprintf("s68k r32: %06x, %08x @%06x", a&0xffffff, d, SekPcS68k);
\r
1065 #ifdef __debug_io2
\r
1066 dprintf("s68k r32: %06x, %08x @%06x", a&0xffffff, d, SekPcS68k);
\r
1073 #ifndef _ASM_CD_MEMORY_C
\r
1074 /* check: jaguar xj 220 (draws entire world using decode) */
\r
1075 static void decode_write8(u32 a, u8 d, int r3)
\r
1077 u8 *pd = Pico_mcd->word_ram1M[!(r3 & 1)] + (((a>>1)^1)&0x1ffff);
\r
1078 u8 oldmask = (a&1) ? 0xf0 : 0x0f;
\r
1082 if (!(a&1)) d <<= 4;
\r
1085 if ((!(*pd & (~oldmask))) && d) goto do_it;
\r
1086 } else if (r3 > 8) {
\r
1087 if (d) goto do_it;
\r
1094 *pd = d | (*pd & oldmask);
\r
1098 static void decode_write16(u32 a, u16 d, int r3)
\r
1100 u8 *pd = Pico_mcd->word_ram1M[!(r3 & 1)] + (((a>>1)^1)&0x1ffff);
\r
1102 //if ((a & 0x3ffff) < 0x28000) return;
\r
1110 if (!(dold & 0xf0)) dold |= d & 0xf0;
\r
1111 if (!(dold & 0x0f)) dold |= d & 0x0f;
\r
1113 } else if (r3 > 8) {
\r
1115 if (!(d & 0xf0)) d |= dold & 0xf0;
\r
1116 if (!(d & 0x0f)) d |= dold & 0x0f;
\r
1124 // -----------------------------------------------------------------
\r
1126 #ifdef _ASM_CD_MEMORY_C
\r
1127 void PicoWriteS68k8(u32 a,u8 d);
\r
1129 static void PicoWriteS68k8(u32 a,u8 d)
\r
1131 #ifdef __debug_io2
\r
1132 dprintf("s68k w8 : %06x, %02x @%06x", a&0xffffff, d, SekPcS68k);
\r
1138 if (a < 0x80000) {
\r
1139 u8 *pm=(u8 *)(Pico_mcd->prg_ram+(a^1));
\r
1140 if (a >= (Pico_mcd->s68k_regs[2]<<8)) *pm=d;
\r
1145 if ((a&0xfffe00) == 0xff8000) {
\r
1147 rdprintf("s68k_regs w8: [%02x] %02x @ %06x", a, d, SekPcS68k);
\r
1148 if (a >= 0x58 && a < 0x68)
\r
1149 gfx_cd_write16(a&~1, (d<<8)|d);
\r
1150 else s68k_reg_write8(a,d);
\r
1154 // word RAM (2M area)
\r
1155 if ((a&0xfc0000)==0x080000) { // 080000-0bffff
\r
1156 int r3 = Pico_mcd->s68k_regs[3];
\r
1157 wrdprintf("s68k_wram2M w8: [%06x] %02x @%06x", a, d, SekPcS68k);
\r
1158 if (r3 & 4) { // 1M decode mode?
\r
1159 decode_write8(a, d, r3);
\r
1161 // allow access in any mode, like Gens does
\r
1162 *(u8 *)(Pico_mcd->word_ram2M+((a^1)&0x3ffff))=d;
\r
1167 // word RAM (1M area)
\r
1168 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // 0c0000-0dffff
\r
1169 // Wing Commander tries to write here in wrong mode
\r
1172 wrdprintf("s68k_wram1M w8: [%06x] %02x @%06x", a, d, SekPcS68k);
\r
1173 // if (!(Pico_mcd->s68k_regs[3]&4))
\r
1174 // dprintf("s68k_wram1M FIXME: wrong mode");
\r
1175 bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1176 *(u8 *)(Pico_mcd->word_ram1M[bank]+((a^1)&0x1ffff))=d;
\r
1181 if ((a&0xff8000)==0xff0000) {
\r
1184 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;
\r
1185 else if (a < 0x12)
\r
1186 pcm_write(a>>1, d);
\r
1191 if ((a&0xff0000)==0xfe0000) {
\r
1192 Pico_mcd->bram[(a>>1)&0x1fff] = d;
\r
1197 dprintf("s68k w8 : %06x, %02x @%06x", a&0xffffff, d, SekPcS68k);
\r
1202 #ifdef _ASM_CD_MEMORY_C
\r
1203 void PicoWriteS68k16(u32 a,u16 d);
\r
1205 static void PicoWriteS68k16(u32 a,u16 d)
\r
1207 #ifdef __debug_io2
\r
1208 dprintf("s68k w16: %06x, %04x @%06x", a&0xffffff, d, SekPcS68k);
\r
1214 if (a < 0x80000) {
\r
1215 wrdprintf("s68k_prgram w16: [%06x] %04x @%06x", a, d, SekPcS68k);
\r
1216 if (a >= (Pico_mcd->s68k_regs[2]<<8)) // needed for Dungeon Explorer
\r
1217 *(u16 *)(Pico_mcd->prg_ram+a)=d;
\r
1222 if ((a&0xfffe00) == 0xff8000) {
\r
1224 rdprintf("s68k_regs w16: [%02x] %04x @ %06x", a, d, SekPcS68k);
\r
1225 if (a >= 0x58 && a < 0x68)
\r
1226 gfx_cd_write16(a, d);
\r
1228 if (a == 0xe) { // special case, 2 byte writes would be handled differently
\r
1229 Pico_mcd->s68k_regs[0xf] = d;
\r
1232 s68k_reg_write8(a, d>>8);
\r
1233 s68k_reg_write8(a+1,d&0xff);
\r
1238 // word RAM (2M area)
\r
1239 if ((a&0xfc0000)==0x080000) { // 080000-0bffff
\r
1240 int r3 = Pico_mcd->s68k_regs[3];
\r
1241 wrdprintf("s68k_wram2M w16: [%06x] %04x @%06x", a, d, SekPcS68k);
\r
1242 if (r3 & 4) { // 1M decode mode?
\r
1243 decode_write16(a, d, r3);
\r
1245 // allow access in any mode, like Gens does
\r
1246 *(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe))=d;
\r
1251 // word RAM (1M area)
\r
1252 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // 0c0000-0dffff
\r
1255 wrdprintf("s68k_wram1M w16: [%06x] %04x @%06x", a, d, SekPcS68k);
\r
1256 // if (!(Pico_mcd->s68k_regs[3]&4))
\r
1257 // dprintf("s68k_wram1M FIXME: wrong mode");
\r
1258 bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1259 *(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe))=d;
\r
1264 if ((a&0xff8000)==0xff0000) {
\r
1267 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;
\r
1268 else if (a < 0x12)
\r
1269 pcm_write(a>>1, d & 0xff);
\r
1274 if ((a&0xff0000)==0xfe0000) {
\r
1275 dprintf("s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);
\r
1276 a = (a>>1)&0x1fff;
\r
1277 Pico_mcd->bram[a++] = d; // Gens does little endian here, an so do we..
\r
1278 Pico_mcd->bram[a++] = d >> 8;
\r
1283 dprintf("s68k w16: %06x, %04x @%06x", a&0xffffff, d, SekPcS68k);
\r
1288 #ifdef _ASM_CD_MEMORY_C
\r
1289 void PicoWriteS68k32(u32 a,u32 d);
\r
1291 static void PicoWriteS68k32(u32 a,u32 d)
\r
1293 #ifdef __debug_io2
\r
1294 dprintf("s68k w32: %06x, %08x @%06x", a&0xffffff, d, SekPcS68k);
\r
1300 if (a < 0x80000) {
\r
1301 if (a >= (Pico_mcd->s68k_regs[2]<<8)) {
\r
1302 u16 *pm=(u16 *)(Pico_mcd->prg_ram+a);
\r
1303 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
1309 if ((a&0xfffe00) == 0xff8000) {
\r
1311 rdprintf("s68k_regs w32: [%02x] %08x @ %06x", a, d, SekPcS68k);
\r
1312 if (a >= 0x58 && a < 0x68) {
\r
1313 gfx_cd_write16(a, d>>16);
\r
1314 gfx_cd_write16(a+2, d&0xffff);
\r
1316 if ((a&0x1fe) == 0xe) dprintf("s68k FIXME: w32 [%02x]", a&0x3f);
\r
1317 s68k_reg_write8(a, d>>24);
\r
1318 s68k_reg_write8(a+1,(d>>16)&0xff);
\r
1319 s68k_reg_write8(a+2,(d>>8) &0xff);
\r
1320 s68k_reg_write8(a+3, d &0xff);
\r
1325 // word RAM (2M area)
\r
1326 if ((a&0xfc0000)==0x080000) { // 080000-0bffff
\r
1327 int r3 = Pico_mcd->s68k_regs[3];
\r
1328 wrdprintf("s68k_wram2M w32: [%06x] %08x @%06x", a, d, SekPcS68k);
\r
1329 if (r3 & 4) { // 1M decode mode?
\r
1330 decode_write16(a , d >> 16, r3);
\r
1331 decode_write16(a+2, d , r3);
\r
1333 // allow access in any mode, like Gens does
\r
1334 u16 *pm=(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe));
\r
1335 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
1340 // word RAM (1M area)
\r
1341 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // 0c0000-0dffff
\r
1345 wrdprintf("s68k_wram1M w32: [%06x] %08x @%06x", a, d, SekPcS68k);
\r
1346 // if (!(Pico_mcd->s68k_regs[3]&4))
\r
1347 // dprintf("s68k_wram1M FIXME: wrong mode");
\r
1348 bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1349 pm=(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
1350 pm[0]=(u16)(d>>16); pm[1]=(u16)d;
\r
1355 if ((a&0xff8000)==0xff0000) {
\r
1357 if (a >= 0x2000) {
\r
1359 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][a&0xfff] = (d >> 16);
\r
1360 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a+1)&0xfff] = d;
\r
1361 } else if (a < 0x12) {
\r
1363 pcm_write(a, (d>>16) & 0xff);
\r
1364 pcm_write(a+1, d & 0xff);
\r
1370 if ((a&0xff0000)==0xfe0000) {
\r
1371 dprintf("s68k_bram w32: [%06x] %08x @%06x", a, d, SekPcS68k);
\r
1372 a = (a>>1)&0x1fff;
\r
1373 Pico_mcd->bram[a++] = d >> 16; // middle endian? verify?
\r
1374 Pico_mcd->bram[a++] = d >> 24;
\r
1375 Pico_mcd->bram[a++] = d;
\r
1376 Pico_mcd->bram[a++] = d >> 8;
\r
1381 dprintf("s68k w32: %06x, %08x @%06x", a&0xffffff, d, SekPcS68k);
\r
1386 // -----------------------------------------------------------------
\r
1389 #if defined(EMU_C68K)
\r
1390 static __inline int PicoMemBaseM68k(u32 pc)
\r
1392 if ((pc&0xe00000)==0xe00000)
\r
1393 return (int)Pico.ram-(pc&0xff0000); // Program Counter in Ram
\r
1396 return (int)Pico_mcd->bios; // Program Counter in BIOS
\r
1398 if ((pc&0xfc0000)==0x200000)
\r
1400 if (!(Pico_mcd->s68k_regs[3]&4))
\r
1401 return (int)Pico_mcd->word_ram2M - 0x200000; // Program Counter in Word Ram
\r
1402 if (pc < 0x220000) {
\r
1403 int bank = (Pico_mcd->s68k_regs[3]&1);
\r
1404 return (int)Pico_mcd->word_ram1M[bank] - 0x200000;
\r
1408 // Error - Program Counter is invalid
\r
1409 dprintf("m68k FIXME: unhandled jump to %06x", pc);
\r
1411 return (int)Pico_mcd->bios;
\r
1415 static u32 PicoCheckPcM68k(u32 pc)
\r
1417 pc-=PicoCpu.membase; // Get real pc
\r
1420 PicoCpu.membase=PicoMemBaseM68k(pc);
\r
1422 return PicoCpu.membase+pc;
\r
1426 static __inline int PicoMemBaseS68k(u32 pc)
\r
1428 if (pc < 0x80000) // PRG RAM
\r
1429 return (int)Pico_mcd->prg_ram;
\r
1431 if ((pc&0xfc0000)==0x080000) // WORD RAM 2M area (assume we are in the right mode..)
\r
1432 return (int)Pico_mcd->word_ram2M - 0x080000;
\r
1434 if ((pc&0xfe0000)==0x0c0000) { // word RAM 1M area
\r
1435 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1436 return (int)Pico_mcd->word_ram1M[bank] - 0x0c0000;
\r
1439 // Error - Program Counter is invalid
\r
1440 dprintf("s68k FIXME: unhandled jump to %06x", pc);
\r
1442 return (int)Pico_mcd->prg_ram;
\r
1446 static u32 PicoCheckPcS68k(u32 pc)
\r
1448 pc-=PicoCpuS68k.membase; // Get real pc
\r
1451 PicoCpuS68k.membase=PicoMemBaseS68k(pc);
\r
1453 return PicoCpuS68k.membase+pc;
\r
1458 void PicoMemSetupCD()
\r
1460 dprintf("PicoMemSetupCD()");
\r
1462 // Setup m68k memory callbacks:
\r
1463 PicoCpu.checkpc=PicoCheckPcM68k;
\r
1464 PicoCpu.fetch8 =PicoCpu.read8 =PicoReadM68k8;
\r
1465 PicoCpu.fetch16=PicoCpu.read16=PicoReadM68k16;
\r
1466 PicoCpu.fetch32=PicoCpu.read32=PicoReadM68k32;
\r
1467 PicoCpu.write8 =PicoWriteM68k8;
\r
1468 PicoCpu.write16=PicoWriteM68k16;
\r
1469 PicoCpu.write32=PicoWriteM68k32;
\r
1471 PicoCpuS68k.checkpc=PicoCheckPcS68k;
\r
1472 PicoCpuS68k.fetch8 =PicoCpuS68k.read8 =PicoReadS68k8;
\r
1473 PicoCpuS68k.fetch16=PicoCpuS68k.read16=PicoReadS68k16;
\r
1474 PicoCpuS68k.fetch32=PicoCpuS68k.read32=PicoReadS68k32;
\r
1475 PicoCpuS68k.write8 =PicoWriteS68k8;
\r
1476 PicoCpuS68k.write16=PicoWriteS68k16;
\r
1477 PicoCpuS68k.write32=PicoWriteS68k32;
\r
1479 // m68k_poll_addr = m68k_poll_cnt = 0;
\r
1480 s68k_poll_adclk = s68k_poll_cnt = 0;
\r
1485 unsigned char PicoReadCD8w (unsigned int a) {
\r
1486 return m68ki_cpu_p == &PicoS68kCPU ? PicoReadS68k8(a) : PicoReadM68k8(a);
\r
1488 unsigned short PicoReadCD16w(unsigned int a) {
\r
1489 return m68ki_cpu_p == &PicoS68kCPU ? PicoReadS68k16(a) : PicoReadM68k16(a);
\r
1491 unsigned int PicoReadCD32w(unsigned int a) {
\r
1492 return m68ki_cpu_p == &PicoS68kCPU ? PicoReadS68k32(a) : PicoReadM68k32(a);
\r
1494 void PicoWriteCD8w (unsigned int a, unsigned char d) {
\r
1495 if (m68ki_cpu_p == &PicoS68kCPU) PicoWriteS68k8(a, d); else PicoWriteM68k8(a, d);
\r
1497 void PicoWriteCD16w(unsigned int a, unsigned short d) {
\r
1498 if (m68ki_cpu_p == &PicoS68kCPU) PicoWriteS68k16(a, d); else PicoWriteM68k16(a, d);
\r
1500 void PicoWriteCD32w(unsigned int a, unsigned int d) {
\r
1501 if (m68ki_cpu_p == &PicoS68kCPU) PicoWriteS68k32(a, d); else PicoWriteM68k32(a, d);
\r
1504 // these are allowed to access RAM
\r
1505 unsigned int m68k_read_pcrelative_CD8 (unsigned int a) {
\r
1507 if(m68ki_cpu_p == &PicoS68kCPU) {
\r
1508 if (a < 0x80000) return *(u8 *)(Pico_mcd->prg_ram+(a^1)); // PRG Ram
\r
1509 if ((a&0xfc0000)==0x080000 && !(Pico_mcd->s68k_regs[3]&4)) // word RAM (2M area: 080000-0bffff)
\r
1510 return *(u8 *)(Pico_mcd->word_ram2M+((a^1)&0x3ffff));
\r
1511 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // word RAM (1M area: 0c0000-0dffff)
\r
1512 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1513 return *(u8 *)(Pico_mcd->word_ram1M[bank]+((a^1)&0x1ffff));
\r
1515 dprintf("s68k_read_pcrelative_CD8 FIXME: can't handle %06x", a);
\r
1517 if((a&0xe00000)==0xe00000) return *(u8 *)(Pico.ram+((a^1)&0xffff)); // Ram
\r
1518 if(a<0x20000) return *(u8 *)(Pico.rom+(a^1)); // Bios
\r
1519 if((a&0xfc0000)==0x200000) { // word RAM
\r
1520 if(!(Pico_mcd->s68k_regs[3]&4)) // 2M?
\r
1521 return *(u8 *)(Pico_mcd->word_ram2M+((a^1)&0x3ffff));
\r
1522 else if (a < 0x220000) {
\r
1523 int bank = Pico_mcd->s68k_regs[3]&1;
\r
1524 return *(u8 *)(Pico_mcd->word_ram1M[bank]+((a^1)&0x1ffff));
\r
1527 dprintf("m68k_read_pcrelative_CD8 FIXME: can't handle %06x", a);
\r
1529 return 0;//(u8) lastread_d;
\r
1531 unsigned int m68k_read_pcrelative_CD16(unsigned int a) {
\r
1533 if(m68ki_cpu_p == &PicoS68kCPU) {
\r
1534 if (a < 0x80000) return *(u16 *)(Pico_mcd->prg_ram+(a&~1)); // PRG Ram
\r
1535 if ((a&0xfc0000)==0x080000 && !(Pico_mcd->s68k_regs[3]&4)) // word RAM (2M area: 080000-0bffff)
\r
1536 return *(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe));
\r
1537 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // word RAM (1M area: 0c0000-0dffff)
\r
1538 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1539 return *(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
1541 dprintf("s68k_read_pcrelative_CD16 FIXME: can't handle %06x", a);
\r
1543 if((a&0xe00000)==0xe00000) return *(u16 *)(Pico.ram+(a&0xfffe)); // Ram
\r
1544 if(a<0x20000) return *(u16 *)(Pico.rom+(a&~1)); // Bios
\r
1545 if((a&0xfc0000)==0x200000) { // word RAM
\r
1546 if(!(Pico_mcd->s68k_regs[3]&4)) // 2M?
\r
1547 return *(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe));
\r
1548 else if (a < 0x220000) {
\r
1549 int bank = Pico_mcd->s68k_regs[3]&1;
\r
1550 return *(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
1553 dprintf("m68k_read_pcrelative_CD16 FIXME: can't handle %06x", a);
\r
1557 unsigned int m68k_read_pcrelative_CD32(unsigned int a) {
\r
1560 if(m68ki_cpu_p == &PicoS68kCPU) {
\r
1561 if (a < 0x80000) { u16 *pm=(u16 *)(Pico_mcd->prg_ram+(a&~1)); return (pm[0]<<16)|pm[1]; } // PRG Ram
\r
1562 if ((a&0xfc0000)==0x080000 && !(Pico_mcd->s68k_regs[3]&4)) // word RAM (2M area: 080000-0bffff)
\r
1563 { pm=(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe)); return (pm[0]<<16)|pm[1]; }
\r
1564 if ((a&0xfe0000)==0x0c0000 && (Pico_mcd->s68k_regs[3]&4)) { // word RAM (1M area: 0c0000-0dffff)
\r
1565 int bank = !(Pico_mcd->s68k_regs[3]&1);
\r
1566 pm=(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
1567 return (pm[0]<<16)|pm[1];
\r
1569 dprintf("s68k_read_pcrelative_CD32 FIXME: can't handle %06x", a);
\r
1571 if((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); return (pm[0]<<16)|pm[1]; } // Ram
\r
1572 if(a<0x20000) { u16 *pm=(u16 *)(Pico.rom+(a&~1)); return (pm[0]<<16)|pm[1]; }
\r
1573 if((a&0xfc0000)==0x200000) { // word RAM
\r
1574 if(!(Pico_mcd->s68k_regs[3]&4)) // 2M?
\r
1575 { pm=(u16 *)(Pico_mcd->word_ram2M+(a&0x3fffe)); return (pm[0]<<16)|pm[1]; }
\r
1576 else if (a < 0x220000) {
\r
1577 int bank = Pico_mcd->s68k_regs[3]&1;
\r
1578 pm=(u16 *)(Pico_mcd->word_ram1M[bank]+(a&0x1fffe));
\r
1579 return (pm[0]<<16)|pm[1];
\r
1582 dprintf("m68k_read_pcrelative_CD32 FIXME: can't handle %06x", a);
\r
1586 #endif // EMU_M68K
\r