1 ;@ Reesy's Z80 Emulator Version 0.001
\r
3 ;@ (c) Copyright 2004 Reesy, All rights reserved
\r
4 ;@ DrZ80 is free for non-commercial use.
\r
6 ;@ For commercial use, separate licencing terms must be obtained.
\r
14 .equiv INTERRUPT_MODE, 0 ;@0 = Use internal int handler, 1 = Use Mames int handler
\r
15 .equiv FAST_Z80SP, 1 ;@0 = Use mem functions for stack pointer, 1 = Use direct mem pointer
\r
16 .equiv UPDATE_CONTEXT, 0
\r
17 .equiv DRZ80_XMAP, 1
\r
18 .equiv DRZ80_XMAP_MORE_INLINE, 1
\r
21 .equ Z80_MEM_SHIFT, 13
\r
28 DrZ80Ver: .long 0x0001
\r
30 ;@ --------------------------- Defines ----------------------------
\r
31 ;@ Make sure that regs/pointers for z80pc to z80sp match up!
\r
45 .equ z80pc_pointer, 0 ;@ 0
\r
46 .equ z80a_pointer, z80pc_pointer+4 ;@ 4
\r
47 .equ z80f_pointer, z80a_pointer+4 ;@ 8
\r
48 .equ z80bc_pointer, z80f_pointer+4 ;@
\r
49 .equ z80de_pointer, z80bc_pointer+4
\r
50 .equ z80hl_pointer, z80de_pointer+4
\r
51 .equ z80sp_pointer, z80hl_pointer+4
\r
52 .equ z80pc_base, z80sp_pointer+4
\r
53 .equ z80sp_base, z80pc_base+4
\r
54 .equ z80ix, z80sp_base+4
\r
59 .equ z80bc2, z80f2+4
\r
60 .equ z80de2, z80bc2+4
\r
61 .equ z80hl2, z80de2+4
\r
62 .equ cycles_pointer, z80hl2+4
\r
63 .equ previouspc, cycles_pointer+4
\r
64 .equ z80irq, previouspc+4
\r
65 .equ z80if, z80irq+1
\r
68 .equ z80irqvector, z80r+1
\r
69 .equ z80irqcallback, z80irqvector+4
\r
70 .equ z80_write8, z80irqcallback+4
\r
71 .equ z80_write16, z80_write8+4
\r
72 .equ z80_in, z80_write16+4
\r
73 .equ z80_out, z80_in+4
\r
74 .equ z80_read8, z80_out+4
\r
75 .equ z80_read16, z80_read8+4
\r
76 .equ z80_rebaseSP, z80_read16+4
\r
77 .equ z80_rebasePC, z80_rebaseSP+4
\r
102 ;@---------------------------------------
\r
108 z80_xmap_read8: @ addr
\r
109 ldr r1,[cpucontext,#z80_read8]
\r
110 mov r2,r0,lsr #Z80_MEM_SHIFT
\r
111 ldr r1,[r1,r2,lsl #2]
\r
116 z80_xmap_read8_handler: @ addr, func
\r
117 str z80_icount,[cpucontext,#cycles_pointer]
\r
121 ldr z80_icount,[cpucontext,#cycles_pointer]
\r
124 z80_xmap_write8: @ data, addr
\r
125 ldr r2,[cpucontext,#z80_write8]
\r
126 add r2,r2,r1,lsr #Z80_MEM_SHIFT-2
\r
133 z80_xmap_write8_handler: @ data, addr, func
\r
134 str z80_icount,[cpucontext,#cycles_pointer]
\r
141 ldr z80_icount,[cpucontext,#cycles_pointer]
\r
144 z80_xmap_read16: @ addr
\r
145 @ check if we cross bank boundary
\r
148 tst r1,#1<<Z80_MEM_SHIFT
\r
151 ldr r1,[cpucontext,#z80_read8]
\r
152 mov r2,r0,lsr #Z80_MEM_SHIFT
\r
153 ldr r1,[r1,r2,lsl #2]
\r
158 orr r0,r0,r1,lsl #8
\r
162 @ z80_xmap_read8 will save r3 and r12 for us
\r
163 stmfd sp!,{r8,r9,lr}
\r
169 orr r0,r9,r0,lsl #8
\r
170 ldmfd sp!,{r8,r9,pc}
\r
172 z80_xmap_write16: @ data, addr
\r
175 tst r2,#1<<Z80_MEM_SHIFT
\r
178 ldr r2,[cpucontext,#z80_write8]
\r
179 add r2,r2,r1,lsr #Z80_MEM_SHIFT-2
\r
190 stmfd sp!,{r8,r9,lr}
\r
197 ldmfd sp!,{r8,r9,pc}
\r
199 z80_xmap_rebase_pc:
\r
200 ldr r1,[cpucontext,#z80_read8]
\r
201 mov r2,r0,lsr #Z80_MEM_SHIFT
\r
202 ldr r1,[r1,r2,lsl #2]
\r
204 strcc r1,[cpucontext,#z80pc_base]
\r
209 stmfd sp!,{r3,r12,lr}
\r
211 ldr pc,[cpucontext,#z80_rebasePC]
\r
213 ldmfd sp!,{r3,r12,pc}
\r
215 z80_xmap_rebase_sp:
\r
216 ldr r1,[cpucontext,#z80_read8]
\r
219 mov r2,r2,lsr #(Z80_MEM_SHIFT+16)
\r
220 ldr r1,[r1,r2,lsl #2]
\r
222 strcc r1,[cpucontext,#z80sp_base]
\r
226 stmfd sp!,{r3,r12,lr}
\r
228 ldr pc,[cpucontext,#z80_rebaseSP]
\r
230 ldmfd sp!,{r3,r12,pc}
\r
232 .endif @ DRZ80_XMAP
\r
236 subs z80_icount,z80_icount,#\cycs
\r
238 str z80pc,[cpucontext,#z80pc_pointer]
\r
239 str z80_icount,[cpucontext,#cycles_pointer]
\r
240 ldr r1,[cpucontext,#z80pc_base]
\r
242 str r2,[cpucontext,#previouspc]
\r
244 ldrplb r0,[z80pc],#1
\r
245 ldrpl pc,[opcodes,r0, lsl #2]
\r
246 bmi z80_execute_end
\r
249 .macro eatcycles cycs
\r
250 sub z80_icount,z80_icount,#\cycs
\r
252 str z80_icount,[cpucontext,#cycles_pointer]
\r
258 str z80pc,[cpucontext,#z80pc_pointer]
\r
261 .if !DRZ80_XMAP_MORE_INLINE
\r
262 ldr r1,[cpucontext,#z80_read8]
\r
263 mov r2,r0,lsr #Z80_MEM_SHIFT
\r
264 ldr r1,[r1,r2,lsl #2]
\r
267 blcs z80_xmap_read8_handler
\r
271 .else ;@ if !DRZ80_XMAP
\r
274 ldr pc,[cpucontext,#z80_read8] ;@ r0 = addr - data returned in r0
\r
280 mov r0,z80hl, lsr #16
\r
286 str z80pc,[cpucontext,#z80pc_pointer]
\r
293 ldr pc,[cpucontext,#z80_read16]
\r
300 str z80pc,[cpucontext,#z80pc_pointer]
\r
303 .if DRZ80_XMAP_MORE_INLINE
\r
304 ldr r2,[cpucontext,#z80_write8]
\r
305 mov lr,r1,lsr #Z80_MEM_SHIFT
\r
306 ldr r2,[r2,lr,lsl #2]
\r
309 blcs z80_xmap_write8_handler
\r
313 .else ;@ if !DRZ80_XMAP
\r
316 ldr pc,[cpucontext,#z80_write8] ;@ r0=data r1=addr
\r
322 mov r1,z80de, lsr #16
\r
327 mov r1,z80hl, lsr #16
\r
333 str z80pc,[cpucontext,#z80pc_pointer]
\r
336 bl z80_xmap_write16
\r
340 ldr pc,[cpucontext,#z80_write16] ;@ r0=data r1=addr
\r
345 .macro copymem8HL_DE
\r
347 str z80pc,[cpucontext,#z80pc_pointer]
\r
349 mov r0,z80hl, lsr #16
\r
355 ldr pc,[cpucontext,#z80_read8] ;@ r0 = addr - data returned in r0
\r
357 mov r1,z80de, lsr #16
\r
362 ldr pc,[cpucontext,#z80_write8] ;@ r0=data r1=addr
\r
366 ;@---------------------------------------
\r
370 str z80pc,[cpucontext,#z80pc_pointer]
\r
373 bl z80_xmap_rebase_pc
\r
377 ldr pc,[cpucontext,#z80_rebasePC] ;@ r0=new pc - external function sets z80pc_base and returns new z80pc in r0
\r
385 str z80pc,[cpucontext,#z80pc_pointer]
\r
388 bl z80_xmap_rebase_sp
\r
392 ldr pc,[cpucontext,#z80_rebaseSP] ;@ external function must rebase sp
\r
397 ;@----------------------------------------------------------------------------
\r
400 movs z80f,z80f,lsr#2 ;@ get C
\r
402 eor z80f,r0,z80a,lsr#24 ;@ prepare for check of half carry
\r
403 adcs z80a,z80a,r0,ror#8
\r
404 mrs r0,cpsr ;@ S,Z,V&C
\r
405 eor z80f,z80f,z80a,lsr#24
\r
406 and z80f,z80f,#1<<HFlag ;@ H, correct
\r
407 orr z80f,z80f,r0,lsr#28
\r
411 movs z80f,z80f,lsr#2 ;@ get C
\r
412 orrcs z80a,z80a,#0x00800000
\r
413 adds z80a,z80a,z80a
\r
414 mrs z80f,cpsr ;@ S,Z,V&C
\r
415 mov z80f,z80f,lsr#28
\r
416 tst z80a,#0x10000000 ;@ H, correct
\r
417 orrne z80f,z80f,#1<<HFlag
\r
428 movs z80f,z80f,lsr#2 ;@ get C
\r
429 adc r0,\reg,\reg,lsr#15
\r
430 orrcs z80a,z80a,#0x00800000
\r
431 mov r1,z80a,lsl#4 ;@ Prepare for check of half carry
\r
432 adds z80a,z80a,r0,lsl#23
\r
433 mrs z80f,cpsr ;@ S,Z,V&C
\r
434 mov z80f,z80f,lsr#28
\r
436 orrcs z80f,z80f,#1<<HFlag ;@ H, correct
\r
443 ;@---------------------------------------
\r
445 .macro opADD reg shift
\r
446 mov r1,z80a,lsl#4 ;@ Prepare for check of half carry
\r
447 adds z80a,z80a,\reg,lsl#\shift
\r
448 mrs z80f,cpsr ;@ S,Z,V&C
\r
449 mov z80f,z80f,lsr#28
\r
450 cmn r1,\reg,lsl#\shift+4
\r
451 orrcs z80f,z80f,#1<<HFlag
\r
455 adds z80a,z80a,z80a
\r
456 mrs z80f,cpsr ;@ S,Z,V&C
\r
457 mov z80f,z80f,lsr#28
\r
458 tst z80a,#0x10000000 ;@ H, correct
\r
459 orrne z80f,z80f,#1<<HFlag
\r
464 and r0,\reg,#0xFF000000
\r
477 ;@---------------------------------------
\r
480 movs z80f,z80f,lsr#2 ;@ get C
\r
481 adc r0,z80a,\reg,lsr#15
\r
482 orrcs z80hl,z80hl,#0x00008000
\r
484 adds z80hl,z80hl,r0,lsl#15
\r
485 mrs z80f,cpsr ;@ S, Z, V & C
\r
486 mov z80f,z80f,lsr#28
\r
488 orrcs z80f,z80f,#1<<HFlag
\r
493 movs z80f,z80f,lsr#2 ;@ get C
\r
494 orrcs z80hl,z80hl,#0x00008000
\r
495 adds z80hl,z80hl,z80hl
\r
496 mrs z80f,cpsr ;@ S, Z, V & C
\r
497 mov z80f,z80f,lsr#28
\r
498 tst z80hl,#0x10000000 ;@ H, correct.
\r
499 orrne z80f,z80f,#1<<HFlag
\r
503 .macro opADD16 reg1 reg2
\r
504 mov r1,\reg1,lsl#4 ;@ Prepare for check of half carry
\r
505 adds \reg1,\reg1,\reg2
\r
506 bic z80f,z80f,#(1<<CFlag)|(1<<HFlag)|(1<<NFlag)
\r
507 orrcs z80f,z80f,#1<<CFlag
\r
509 orrcs z80f,z80f,#1<<HFlag
\r
512 .macro opADD16s reg1 reg2 shift
\r
513 mov r1,\reg1,lsl#4 ;@ Prepare for check of half carry
\r
514 adds \reg1,\reg1,\reg2,lsl#\shift
\r
515 bic z80f,z80f,#(1<<CFlag)|(1<<HFlag)|(1<<NFlag)
\r
516 orrcs z80f,z80f,#1<<CFlag
\r
517 cmn r1,\reg2,lsl#4+\shift
\r
518 orrcs z80f,z80f,#1<<HFlag
\r
521 .macro opADD16_2 reg
\r
522 adds \reg,\reg,\reg
\r
523 bic z80f,z80f,#(1<<CFlag)|(1<<HFlag)|(1<<NFlag)
\r
524 orrcs z80f,z80f,#1<<CFlag
\r
525 tst \reg,#0x10000000 ;@ H, correct.
\r
526 orrne z80f,z80f,#1<<HFlag
\r
528 ;@---------------------------------------
\r
530 .macro opAND reg shift
\r
531 and z80a,z80a,\reg,lsl#\shift
\r
532 sub r0,opcodes,#0x100
\r
533 ldrb z80f,[r0,z80a, lsr #24]
\r
534 orr z80f,z80f,#1<<HFlag
\r
538 sub r0,opcodes,#0x100
\r
539 ldrb z80f,[r0,z80a, lsr #24]
\r
540 orr z80f,z80f,#1<<HFlag
\r
557 ;@---------------------------------------
\r
559 .macro opBITH reg bit
\r
560 and z80f,z80f,#1<<CFlag
\r
561 tst \reg,#1<<(24+\bit)
\r
562 orreq z80f,z80f,#(1<<HFlag)|(1<<ZFlag)|(1<<VFlag)
\r
563 orrne z80f,z80f,#(1<<HFlag)
\r
568 and z80f,z80f,#1<<CFlag
\r
569 tst \reg,#1<<(24+7)
\r
570 orreq z80f,z80f,#(1<<HFlag)|(1<<ZFlag)|(1<<VFlag)
\r
571 orrne z80f,z80f,#(1<<HFlag)|(1<<SFlag)
\r
575 .macro opBITL reg bit
\r
576 and z80f,z80f,#1<<CFlag
\r
577 tst \reg,#1<<(16+\bit)
\r
578 orreq z80f,z80f,#(1<<HFlag)|(1<<ZFlag)|(1<<VFlag)
\r
579 orrne z80f,z80f,#(1<<HFlag)
\r
584 and z80f,z80f,#1<<CFlag
\r
585 tst \reg,#1<<(16+7)
\r
586 orreq z80f,z80f,#(1<<HFlag)|(1<<ZFlag)|(1<<VFlag)
\r
587 orrne z80f,z80f,#(1<<HFlag)|(1<<SFlag)
\r
592 and z80f,z80f,#1<<CFlag
\r
594 orreq z80f,z80f,#(1<<HFlag)|(1<<ZFlag)|(1<<VFlag)
\r
595 orrne z80f,z80f,#(1<<HFlag)
\r
599 and z80f,z80f,#1<<CFlag
\r
601 orreq z80f,z80f,#(1<<HFlag)|(1<<ZFlag)|(1<<VFlag)
\r
602 orrne z80f,z80f,#(1<<HFlag)|(1<<SFlag)
\r
604 ;@---------------------------------------
\r
606 .macro opCP reg shift
\r
607 mov r1,z80a,lsl#4 ;@ prepare for check of half carry
\r
608 cmp z80a,\reg,lsl#\shift
\r
610 mov z80f,z80f,lsr#28 ;@ S,Z,V&C
\r
611 eor z80f,z80f,#(1<<CFlag)|(1<<NFlag) ;@ invert C and set n
\r
612 cmp r1,\reg,lsl#\shift+4
\r
613 orrcc z80f,z80f,#1<<HFlag
\r
617 mov z80f,#(1<<ZFlag)|(1<<NFlag) ;@ set Z & n
\r
622 and r0,\reg,#0xFF000000
\r
635 ;@---------------------------------------
\r
637 .macro opDEC8 reg ;@for A and memory
\r
638 and z80f,z80f,#1<<CFlag ;@save carry
\r
639 orr z80f,z80f,#1<<NFlag ;@set n
\r
640 tst \reg,#0x0f000000
\r
641 orreq z80f,z80f,#1<<HFlag
\r
642 subs \reg,\reg,#0x01000000
\r
643 orrmi z80f,z80f,#1<<SFlag
\r
644 orrvs z80f,z80f,#1<<VFlag
\r
645 orreq z80f,z80f,#1<<ZFlag
\r
648 .macro opDEC8H reg ;@for B, D & H
\r
649 and z80f,z80f,#1<<CFlag ;@save carry
\r
650 orr z80f,z80f,#1<<NFlag ;@set n
\r
651 tst \reg,#0x0f000000
\r
652 orreq z80f,z80f,#1<<HFlag
\r
653 subs \reg,\reg,#0x01000000
\r
654 orrmi z80f,z80f,#1<<SFlag
\r
655 orrvs z80f,z80f,#1<<VFlag
\r
656 tst \reg,#0xff000000 ;@Z
\r
657 orreq z80f,z80f,#1<<ZFlag
\r
660 .macro opDEC8L reg ;@for C, E & L
\r
661 mov \reg,\reg,ror#24
\r
663 mov \reg,\reg,ror#8
\r
666 .macro opDEC8b ;@for memory
\r
671 ;@---------------------------------------
\r
676 ldr pc,[cpucontext,#z80_in] ;@ r0=port - data returned in r0
\r
681 mov r0,z80bc, lsr #16
\r
684 ;@---------------------------------------
\r
686 .macro opINC8 reg ;@for A and memory
\r
687 and z80f,z80f,#1<<CFlag ;@save carry, clear n
\r
688 adds \reg,\reg,#0x01000000
\r
689 orrmi z80f,z80f,#1<<SFlag
\r
690 orrvs z80f,z80f,#1<<VFlag
\r
691 orrcs z80f,z80f,#1<<ZFlag ;@cs when going from 0xFF to 0x00
\r
692 tst \reg,#0x0f000000
\r
693 orreq z80f,z80f,#1<<HFlag
\r
696 .macro opINC8H reg ;@for B, D & H
\r
700 .macro opINC8L reg ;@for C, E & L
\r
701 mov \reg,\reg,ror#24
\r
703 mov \reg,\reg,ror#8
\r
706 .macro opINC8b ;@for memory
\r
711 ;@---------------------------------------
\r
713 .macro opOR reg shift
\r
714 orr z80a,z80a,\reg,lsl#\shift
\r
715 sub r0,opcodes,#0x100
\r
716 ldrb z80f,[r0,z80a, lsr #24]
\r
720 sub r0,opcodes,#0x100
\r
721 ldrb z80f,[r0,z80a, lsr #24]
\r
726 and r0,\reg,#0xFF000000
\r
739 ;@---------------------------------------
\r
744 ldr pc,[cpucontext,#z80_out] ;@ r0=port r1=data
\r
749 mov r0,z80bc, lsr #16
\r
752 ;@---------------------------------------
\r
758 orr r0,r0,r1, lsl #8
\r
766 .macro opPOPreg reg
\r
768 mov \reg,r0, lsl #16
\r
771 ;@---------------------------------------
\r
774 @ try to protect against stack overflows, lock into current bank
\r
775 ldr r1,[cpucontext,#z80sp_base]
\r
778 addlt z80sp,z80sp,#1<<Z80_MEM_SHIFT
\r
781 .macro opPUSHareg reg @ reg > r1
\r
786 mov r1,\reg, lsr #8
\r
787 strb r1,[z80sp,#-1]!
\r
788 strb \reg,[z80sp,#-1]!
\r
797 .macro opPUSHreg reg
\r
802 mov r1,\reg, lsr #24
\r
803 strb r1,[z80sp,#-1]!
\r
804 mov r1,\reg, lsr #16
\r
805 strb r1,[z80sp,#-1]!
\r
807 mov r0,\reg,lsr #16
\r
813 ;@---------------------------------------
\r
815 .macro opRESmemHL bit
\r
816 mov r0,z80hl, lsr #16
\r
820 mov r1,z80hl, lsr #16
\r
825 ldr pc,[cpucontext,#z80_read8] ;@ r0 = addr - data returned in r0
\r
827 mov r1,z80hl, lsr #16
\r
829 ldr pc,[cpucontext,#z80_write8] ;@ r0=data r1=addr
\r
834 ;@---------------------------------------
\r
836 .macro opRESmem bit
\r
838 stmfd sp!,{r0} ;@ save addr as well
\r
841 ldmfd sp!,{r1} ;@ restore addr into r1
\r
845 stmfd sp!,{r0} ;@ save addr as well
\r
847 ldr pc,[cpucontext,#z80_read8] ;@ r0=addr - data returned in r0
\r
849 ldmfd sp!,{r1} ;@ restore addr into r1
\r
851 ldr pc,[cpucontext,#z80_write8] ;@ r0=data r1=addr
\r
856 ;@---------------------------------------
\r
858 .macro opRL reg1 reg2 shift
\r
859 movs \reg1,\reg2,lsl \shift
\r
860 tst z80f,#1<<CFlag ;@doesn't affect ARM carry, as long as the imidiate value is < 0x100. Watch out!
\r
861 orrne \reg1,\reg1,#0x01000000
\r
862 ;@ and r2,z80f,#1<<CFlag
\r
863 ;@ orr $x,$x,r2,lsl#23
\r
864 sub r1,opcodes,#0x100
\r
865 ldrb z80f,[r1,\reg1,lsr#24] ;@get PZS
\r
866 orrcs z80f,z80f,#1<<CFlag
\r
870 opRL z80a, z80a, #1
\r
875 and r0,\reg,#0xFF000000 ;@mask high to r0
\r
877 tst z80f,#1<<CFlag ;@doesn't affect ARM carry, as long as the imidiate value is < 0x100. Watch out!
\r
878 orrne \reg,\reg,#0x01000000
\r
879 sub r1,opcodes,#0x100
\r
880 ldrb z80f,[r1,\reg,lsr#24] ;@get PZS
\r
881 orrcs z80f,z80f,#1<<CFlag
\r
887 and \reg,\reg,#0xFF000000 ;@mask out high
\r
888 orr \reg,\reg,r0,lsr#8
\r
896 ;@---------------------------------------
\r
898 .macro opRLC reg1 reg2 shift
\r
899 movs \reg1,\reg2,lsl#\shift
\r
900 orrcs \reg1,\reg1,#0x01000000
\r
901 sub r1,opcodes,#0x100
\r
902 ldrb z80f,[r1,\reg1,lsr#24]
\r
903 orrcs z80f,z80f,#1<<CFlag
\r
907 opRLC z80a, z80a, 1
\r
912 and r0,\reg,#0xFF000000 ;@mask high to r0
\r
914 orrcs \reg,\reg,#0x01000000
\r
915 sub r1,opcodes,#0x100
\r
916 ldrb z80f,[r1,\reg,lsr#24]
\r
917 orrcs z80f,z80f,#1<<CFlag
\r
923 and \reg,\reg,#0xFF000000 ;@mask out high
\r
924 orr \reg,\reg,r0,lsr#8
\r
932 ;@---------------------------------------
\r
934 .macro opRR reg1 reg2 shift
\r
935 movs \reg1,\reg2,lsr#\shift
\r
936 tst z80f,#1<<CFlag ;@doesn't affect ARM carry, as long as the imidiate value is < 0x100. Watch out!
\r
937 orrne \reg1,\reg1,#0x00000080
\r
938 ;@ and r2,z80_f,#PSR_C
\r
939 ;@ orr \reg1,\reg1,r2,lsl#6
\r
940 sub r1,opcodes,#0x100
\r
941 ldrb z80f,[r1,\reg1]
\r
942 orrcs z80f,z80f,#1<<CFlag
\r
946 orr z80a,z80a,z80f,lsr#1 ;@get C
\r
947 movs z80a,z80a,ror#25
\r
948 mov z80a,z80a,lsl#24
\r
949 sub r1,opcodes,#0x100
\r
950 ldrb z80f,[r1,z80a,lsr#24]
\r
951 orrcs z80f,z80f,#1<<CFlag
\r
956 orr r0,\reg,z80f,lsr#1 ;@get C
\r
958 and \reg,\reg,#0x00FF0000 ;@mask out low
\r
959 orr \reg,\reg,r0,lsl#24
\r
960 sub r1,opcodes,#0x100
\r
961 ldrb z80f,[r1,\reg,lsr#24]
\r
962 orrcs z80f,z80f,#1<<CFlag
\r
967 and r0,\reg,#0x00FF0000 ;@mask out low to r0
\r
969 and \reg,\reg,#0xFF000000 ;@mask out high
\r
970 orr \reg,\reg,r0,lsl#16
\r
977 ;@---------------------------------------
\r
979 .macro opRRC reg1 reg2 shift
\r
980 movs \reg1,\reg2,lsr#\shift
\r
981 orrcs \reg1,\reg1,#0x00000080
\r
982 sub r1,opcodes,#0x100
\r
983 ldrb z80f,[r1,\reg1]
\r
984 orrcs z80f,z80f,#1<<CFlag
\r
988 opRRC z80a, z80a, 25
\r
989 mov z80a,z80a,lsl#24
\r
995 and \reg,\reg,#0x00FF0000 ;@mask out low
\r
996 orr \reg,\reg,r0,lsl#24
\r
1001 and r0,\reg,#0x00FF0000 ;@mask low to r0
\r
1003 and \reg,\reg,#0xFF000000 ;@mask out high
\r
1004 orr \reg,\reg,r0,lsl#16
\r
1011 ;@---------------------------------------
\r
1014 ldr r0,[cpucontext,#z80pc_base]
\r
1021 ;@---------------------------------------
\r
1024 eor z80f,z80f,#1<<CFlag ;@ invert C
\r
1025 movs z80f,z80f,lsr#2 ;@ get C
\r
1026 subcc r0,r0,#0x100
\r
1027 eor z80f,r0,z80a,lsr#24 ;@ prepare for check of H
\r
1028 sbcs z80a,z80a,r0,ror#8
\r
1030 eor z80f,z80f,z80a,lsr#24
\r
1031 and z80f,z80f,#1<<HFlag ;@ H, correct
\r
1032 orr z80f,z80f,r0,lsr#28 ;@ S,Z,V&C
\r
1033 eor z80f,z80f,#(1<<CFlag)|(1<<NFlag) ;@ invert C and set n.
\r
1037 movs z80f,z80f,lsr#2 ;@ get C
\r
1038 movcc z80a,#0x00000000
\r
1039 movcs z80a,#0xFF000000
\r
1040 movcc z80f,#(1<<NFlag)|(1<<ZFlag)
\r
1041 movcs z80f,#(1<<NFlag)|(1<<SFlag)|(1<<CFlag)|(1<<HFlag)
\r
1046 mov r0,\reg,lsr#24
\r
1053 eor z80f,z80f,#1<<CFlag ;@ invert C
\r
1054 movs z80f,z80f,lsr#2 ;@ get C
\r
1055 sbccc r0,r0,#0xFF000000
\r
1056 mov r1,z80a,lsl#4 ;@ prepare for check of H
\r
1059 mov z80f,z80f,lsr#28 ;@ S,Z,V&C
\r
1060 eor z80f,z80f,#(1<<CFlag)|(1<<NFlag) ;@ invert C and set n.
\r
1062 orrcc z80f,z80f,#1<<HFlag ;@ H, correct
\r
1069 ;@---------------------------------------
\r
1071 .macro opSBC16 reg
\r
1072 eor z80f,z80f,#1<<CFlag ;@ invert C
\r
1073 movs z80f,z80f,lsr#2 ;@ get C
\r
1074 sbc r1,r1,r1 ;@ set r1 to -1 or 0.
\r
1075 orr r0,\reg,r1,lsr#16
\r
1076 mov r1,z80hl,lsl#4 ;@ prepare for check of H
\r
1077 sbcs z80hl,z80hl,r0
\r
1079 mov z80f,z80f,lsr#28 ;@ S,Z,V&C
\r
1080 eor z80f,z80f,#(1<<CFlag)|(1<<NFlag) ;@ invert C and set n.
\r
1082 orrcc z80f,z80f,#1<<HFlag ;@ H, correct
\r
1087 movs z80f,z80f,lsr#2 ;@ get C
\r
1088 mov z80hl,#0x00000000
\r
1089 subcs z80hl,z80hl,#0x00010000
\r
1090 movcc z80f,#(1<<NFlag)|(1<<ZFlag)
\r
1091 movcs z80f,#(1<<NFlag)|(1<<SFlag)|(1<<CFlag)|(1<<HFlag)
\r
1094 ;@---------------------------------------
\r
1096 .macro opSETmemHL bit
\r
1097 mov r0,z80hl, lsr #16
\r
1100 orr r0,r0,#1<<\bit
\r
1101 mov r1,z80hl, lsr #16
\r
1102 bl z80_xmap_write8
\r
1104 stmfd sp!,{r3,r12}
\r
1106 ldr pc,[cpucontext,#z80_read8] ;@ r0 = addr - data returned in r0
\r
1107 orr r0,r0,#1<<\bit
\r
1108 mov r1,z80hl, lsr #16
\r
1110 ldr pc,[cpucontext,#z80_write8] ;@ r0=data r1=addr
\r
1111 ldmfd sp!,{r3,r12}
\r
1115 ;@---------------------------------------
\r
1117 .macro opSETmem bit
\r
1119 stmfd sp!,{r0} ;@ save addr as well
\r
1121 orr r0,r0,#1<<\bit
\r
1122 ldmfd sp!,{r1} ;@ restore addr into r1
\r
1123 bl z80_xmap_write8
\r
1125 stmfd sp!,{r3,r12}
\r
1126 stmfd sp!,{r0} ;@ save addr as well
\r
1128 ldr pc,[cpucontext,#z80_read8] ;@ r0=addr - data returned in r0
\r
1129 orr r0,r0,#1<<\bit
\r
1130 ldmfd sp!,{r1} ;@ restore addr into r1
\r
1132 ldr pc,[cpucontext,#z80_write8] ;@ r0=data r1=addr
\r
1133 ldmfd sp!,{r3,r12}
\r
1137 ;@---------------------------------------
\r
1139 .macro opSLA reg1 reg2 shift
\r
1140 movs \reg1,\reg2,lsl#\shift
\r
1141 sub r1,opcodes,#0x100
\r
1142 ldrb z80f,[r1,\reg1,lsr#24]
\r
1143 orrcs z80f,z80f,#1<<CFlag
\r
1147 opSLA z80a, z80a, 1
\r
1152 and r0,\reg,#0xFF000000 ;@mask high to r0
\r
1154 sub r1,opcodes,#0x100
\r
1155 ldrb z80f,[r1,\reg,lsr#24]
\r
1156 orrcs z80f,z80f,#1<<CFlag
\r
1162 and \reg,\reg,#0xFF000000 ;@mask out high
\r
1163 orr \reg,\reg,r0,lsr#8
\r
1171 ;@---------------------------------------
\r
1173 .macro opSLL reg1 reg2 shift
\r
1174 movs \reg1,\reg2,lsl#\shift
\r
1175 orr \reg1,\reg1,#0x01000000
\r
1176 sub r1,opcodes,#0x100
\r
1177 ldrb z80f,[r1,\reg1,lsr#24]
\r
1178 orrcs z80f,z80f,#1<<CFlag
\r
1182 opSLL z80a, z80a, 1
\r
1187 and r0,\reg,#0xFF000000 ;@mask high to r0
\r
1189 orr \reg,\reg,#0x01000000
\r
1190 sub r1,opcodes,#0x100
\r
1191 ldrb z80f,[r1,\reg,lsr#24]
\r
1192 orrcs z80f,z80f,#1<<CFlag
\r
1198 and \reg,\reg,#0xFF000000 ;@mask out high
\r
1199 orr \reg,\reg,r0,lsr#8
\r
1207 ;@---------------------------------------
\r
1209 .macro opSRA reg1 reg2
\r
1210 movs \reg1,\reg2,asr#25
\r
1211 and \reg1,\reg1,#0xFF
\r
1212 sub r1,opcodes,#0x100
\r
1213 ldrb z80f,[r1,\reg1]
\r
1214 orrcs z80f,z80f,#1<<CFlag
\r
1218 movs r0,z80a,asr#25
\r
1219 mov z80a,r0,lsl#24
\r
1220 sub r1,opcodes,#0x100
\r
1221 ldrb z80f,[r1,z80a,lsr#24]
\r
1222 orrcs z80f,z80f,#1<<CFlag
\r
1227 movs r0,\reg,asr#25
\r
1228 and \reg,\reg,#0x00FF0000 ;@mask out low
\r
1229 orr \reg,\reg,r0,lsl#24
\r
1230 sub r1,opcodes,#0x100
\r
1231 ldrb z80f,[r1,\reg,lsr#24]
\r
1232 orrcs z80f,z80f,#1<<CFlag
\r
1239 and \reg,\reg,#0xFF000000 ;@mask out high
\r
1240 orr \reg,\reg,r0,lsl#16
\r
1248 ;@---------------------------------------
\r
1250 .macro opSRL reg1 reg2 shift
\r
1251 movs \reg1,\reg2,lsr#\shift
\r
1252 sub r1,opcodes,#0x100
\r
1253 ldrb z80f,[r1,\reg1]
\r
1254 orrcs z80f,z80f,#1<<CFlag
\r
1258 opSRL z80a, z80a, 25
\r
1259 mov z80a,z80a,lsl#24
\r
1264 opSRL r0, \reg, 25
\r
1265 and \reg,\reg,#0x00FF0000 ;@mask out low
\r
1266 orr \reg,\reg,r0,lsl#24
\r
1273 and \reg,\reg,#0xFF000000 ;@mask out high
\r
1274 orr \reg,\reg,r0,lsl#16
\r
1281 ;@---------------------------------------
\r
1283 .macro opSUB reg shift
\r
1284 mov r1,z80a,lsl#4 ;@ Prepare for check of half carry
\r
1285 subs z80a,z80a,\reg,lsl#\shift
\r
1287 mov z80f,z80f,lsr#28 ;@ S,Z,V&C
\r
1288 eor z80f,z80f,#(1<<CFlag)|(1<<NFlag) ;@ invert C and set n
\r
1289 cmp r1,\reg,lsl#\shift+4
\r
1290 orrcc z80f,z80f,#1<<HFlag
\r
1295 mov z80f,#(1<<ZFlag)|(1<<NFlag) ;@ set Z & n
\r
1300 and r0,\reg,#0xFF000000
\r
1313 ;@---------------------------------------
\r
1315 .macro opXOR reg shift
\r
1316 eor z80a,z80a,\reg,lsl#\shift
\r
1317 sub r0,opcodes,#0x100
\r
1318 ldrb z80f,[r0,z80a, lsr #24]
\r
1323 mov z80f,#(1<<ZFlag)|(1<<VFlag)
\r
1328 and r0,\reg,#0xFF000000
\r
1341 ;@---------------------------------------
\r
1344 ;@ --------------------------- Framework --------------------------
\r
1349 ;@ r0 = pointer to cpu context
\r
1350 ;@ r1 = ISTATES to execute
\r
1351 ;@#########################################
\r
1352 stmdb sp!,{r4-r12,lr} ;@ save registers on stack
\r
1353 mov cpucontext,r0 ;@ setup main memory pointer
\r
1354 mov z80_icount,r1 ;@ setup number of Tstates to execute
\r
1356 .if INTERRUPT_MODE == 0
\r
1357 ldrh r0,[cpucontext,#z80irq] @ 0x4C, irq and IFF bits
\r
1359 ldmia cpucontext,{z80pc-z80sp} ;@ load Z80 registers
\r
1361 .if INTERRUPT_MODE == 0
\r
1363 tst r0,#(Z80_NMI<<8)
\r
1366 movne r0,r0,lsr #8
\r
1371 ldr opcodes,MAIN_opcodes_POINTER2
\r
1373 cmp z80_icount,#0 ;@ irq might have used all cycles
\r
1374 ldrplb r0,[z80pc],#1
\r
1375 ldrpl pc,[opcodes,r0, lsl #2]
\r
1379 ;@ save registers in CPU context
\r
1380 stmia cpucontext,{z80pc-z80sp} ;@ save Z80 registers
\r
1382 ldmia sp!,{r4-r12,pc} ;@ restore registers from stack and return to C code
\r
1384 MAIN_opcodes_POINTER2: .word MAIN_opcodes
\r
1385 .if INTERRUPT_MODE
\r
1386 Interrupt_local: .word Interrupt
\r
1390 .if INTERRUPT_MODE
\r
1391 ;@ Don't do own int handler, call mames instead
\r
1393 ;@ save everything back into DrZ80 context
\r
1394 stmia cpucontext,{z80pc-z80sp} ;@ save Z80 registers
\r
1395 stmfd sp!,{r3,r4,r5,lr} ;@ save rest of regs on stack
\r
1397 ldr pc,Interrupt_local
\r
1398 ldmfd sp!,{r3,r4,r5,lr} ;@ load regs from stack
\r
1399 ;@ reload regs from DrZ80 context
\r
1400 ldmia cpucontext,{z80pc-z80sp} ;@ load Z80 registers
\r
1401 mov pc,lr ;@ return
\r
1407 tst r0,#4 ;@ check halt
\r
1408 addne z80pc,z80pc,#1
\r
1410 ldrb r1,[cpucontext,#z80im]
\r
1412 ;@ clear halt and int flags
\r
1414 strb r0,[cpucontext,#z80if]
\r
1416 ;@ now check int mode
\r
1418 beq DoInterrupt_mode1
\r
1419 bgt DoInterrupt_mode2
\r
1421 DoInterrupt_mode0:
\r
1422 ;@ get 3 byte vector
\r
1423 ldr r2,[cpucontext, #z80irqvector]
\r
1424 and r1,r2,#0xFF0000
\r
1425 cmp r1,#0xCD0000 ;@ call
\r
1430 ;@ save current pc on stack
\r
1431 ldr r0,[cpucontext,#z80pc_base]
\r
1435 strb r1,[z80sp,#-1]!
\r
1436 strb r0,[z80sp,#-1]!
\r
1438 sub z80sp,z80sp,#2
\r
1441 ldr r2,[cpucontext, #z80irqvector]
\r
1453 cmp r1,#0xC30000 ;@ jump
\r
1454 bne DoInterrupt_mode1 ;@ rst
\r
1467 DoInterrupt_mode1:
\r
1468 ldr r0,[cpucontext,#z80pc_base]
\r
1477 DoInterrupt_mode2:
\r
1478 ;@ push pc on stack
\r
1479 ldr r0,[cpucontext,#z80pc_base]
\r
1483 ;@ get 1 byte vector address
\r
1484 ldrb r0,[cpucontext, #z80irqvector]
\r
1485 ldr r1,[cpucontext, #z80i]
\r
1486 orr r0,r0,r1,lsr#16
\r
1488 ;@ read new pc from vector address
\r
1489 .if UPDATE_CONTEXT
\r
1490 str z80pc,[cpucontext,#z80pc_pointer]
\r
1493 bl z80_xmap_read16
\r
1496 stmfd sp!,{r3,r12}
\r
1498 ldr pc,[cpucontext,#z80_read16]
\r
1502 ldr pc,[cpucontext,#z80_rebasePC] ;@ r0=new pc - external function sets z80pc_base and returns new z80pc in r0
\r
1503 ldmfd sp!,{r3,r12}
\r
1509 ;@ interupt accepted so callback irq interface
\r
1510 ldr r0,[cpucontext, #z80irqcallback]
\r
1512 streqb r0,[cpucontext,#z80irq] ;@ default handling
\r
1514 stmfd sp!,{r3,r12}
\r
1516 mov pc,r0 ;@ call callback function
\r
1517 ldmfd sp!,{r3,r12}
\r
1518 ldmfd sp!,{pc} ;@ return
\r
1524 bic r0,r0,#((Z80_NMI|Z80_HALT|Z80_IF1)<<8)
\r
1525 strh r0,[cpucontext,#z80irq] @ 0x4C, irq and IFF bits
\r
1527 ;@ push pc on stack
\r
1528 ldr r0,[cpucontext,#z80pc_base]
\r
1532 ;@ read new pc from vector address
\r
1533 .if UPDATE_CONTEXT
\r
1534 str z80pc,[cpucontext,#z80pc_pointer]
\r
1540 stmfd sp!,{r3,r12}
\r
1542 ldr pc,[cpucontext,#z80_rebasePC] ;@ r0=new pc - external function sets z80pc_base and returns new z80pc in r0
\r
1543 ldmfd sp!,{r3,r12}
\r
1546 ldrh r0,[cpucontext,#z80irq] @ 0x4C, irq and IFF bits
\r
1554 DAATable: .hword (0x00<<8)|(1<<ZFlag)|(1<<VFlag)
\r
1557 .hword (0x03<<8) |(1<<VFlag)
\r
1559 .hword (0x05<<8) |(1<<VFlag)
\r
1560 .hword (0x06<<8) |(1<<VFlag)
\r
1563 .hword (0x09<<8) |(1<<VFlag)
\r
1564 .hword (0x10<<8) |(1<<HFlag)
\r
1565 .hword (0x11<<8) |(1<<HFlag) |(1<<VFlag)
\r
1566 .hword (0x12<<8) |(1<<HFlag) |(1<<VFlag)
\r
1567 .hword (0x13<<8) |(1<<HFlag)
\r
1568 .hword (0x14<<8) |(1<<HFlag) |(1<<VFlag)
\r
1569 .hword (0x15<<8) |(1<<HFlag)
\r
1571 .hword (0x11<<8) |(1<<VFlag)
\r
1572 .hword (0x12<<8) |(1<<VFlag)
\r
1574 .hword (0x14<<8) |(1<<VFlag)
\r
1577 .hword (0x17<<8) |(1<<VFlag)
\r
1578 .hword (0x18<<8) |(1<<VFlag)
\r
1580 .hword (0x20<<8) |(1<<HFlag)
\r
1581 .hword (0x21<<8) |(1<<HFlag) |(1<<VFlag)
\r
1582 .hword (0x22<<8) |(1<<HFlag) |(1<<VFlag)
\r
1583 .hword (0x23<<8) |(1<<HFlag)
\r
1584 .hword (0x24<<8) |(1<<HFlag) |(1<<VFlag)
\r
1585 .hword (0x25<<8) |(1<<HFlag)
\r
1587 .hword (0x21<<8) |(1<<VFlag)
\r
1588 .hword (0x22<<8) |(1<<VFlag)
\r
1590 .hword (0x24<<8) |(1<<VFlag)
\r
1593 .hword (0x27<<8) |(1<<VFlag)
\r
1594 .hword (0x28<<8) |(1<<VFlag)
\r
1596 .hword (0x30<<8) |(1<<HFlag) |(1<<VFlag)
\r
1597 .hword (0x31<<8) |(1<<HFlag)
\r
1598 .hword (0x32<<8) |(1<<HFlag)
\r
1599 .hword (0x33<<8) |(1<<HFlag) |(1<<VFlag)
\r
1600 .hword (0x34<<8) |(1<<HFlag)
\r
1601 .hword (0x35<<8) |(1<<HFlag) |(1<<VFlag)
\r
1602 .hword (0x30<<8) |(1<<VFlag)
\r
1605 .hword (0x33<<8) |(1<<VFlag)
\r
1607 .hword (0x35<<8) |(1<<VFlag)
\r
1608 .hword (0x36<<8) |(1<<VFlag)
\r
1611 .hword (0x39<<8) |(1<<VFlag)
\r
1612 .hword (0x40<<8) |(1<<HFlag)
\r
1613 .hword (0x41<<8) |(1<<HFlag) |(1<<VFlag)
\r
1614 .hword (0x42<<8) |(1<<HFlag) |(1<<VFlag)
\r
1615 .hword (0x43<<8) |(1<<HFlag)
\r
1616 .hword (0x44<<8) |(1<<HFlag) |(1<<VFlag)
\r
1617 .hword (0x45<<8) |(1<<HFlag)
\r
1619 .hword (0x41<<8) |(1<<VFlag)
\r
1620 .hword (0x42<<8) |(1<<VFlag)
\r
1622 .hword (0x44<<8) |(1<<VFlag)
\r
1625 .hword (0x47<<8) |(1<<VFlag)
\r
1626 .hword (0x48<<8) |(1<<VFlag)
\r
1628 .hword (0x50<<8) |(1<<HFlag) |(1<<VFlag)
\r
1629 .hword (0x51<<8) |(1<<HFlag)
\r
1630 .hword (0x52<<8) |(1<<HFlag)
\r
1631 .hword (0x53<<8) |(1<<HFlag) |(1<<VFlag)
\r
1632 .hword (0x54<<8) |(1<<HFlag)
\r
1633 .hword (0x55<<8) |(1<<HFlag) |(1<<VFlag)
\r
1634 .hword (0x50<<8) |(1<<VFlag)
\r
1637 .hword (0x53<<8) |(1<<VFlag)
\r
1639 .hword (0x55<<8) |(1<<VFlag)
\r
1640 .hword (0x56<<8) |(1<<VFlag)
\r
1643 .hword (0x59<<8) |(1<<VFlag)
\r
1644 .hword (0x60<<8) |(1<<HFlag) |(1<<VFlag)
\r
1645 .hword (0x61<<8) |(1<<HFlag)
\r
1646 .hword (0x62<<8) |(1<<HFlag)
\r
1647 .hword (0x63<<8) |(1<<HFlag) |(1<<VFlag)
\r
1648 .hword (0x64<<8) |(1<<HFlag)
\r
1649 .hword (0x65<<8) |(1<<HFlag) |(1<<VFlag)
\r
1650 .hword (0x60<<8) |(1<<VFlag)
\r
1653 .hword (0x63<<8) |(1<<VFlag)
\r
1655 .hword (0x65<<8) |(1<<VFlag)
\r
1656 .hword (0x66<<8) |(1<<VFlag)
\r
1659 .hword (0x69<<8) |(1<<VFlag)
\r
1660 .hword (0x70<<8) |(1<<HFlag)
\r
1661 .hword (0x71<<8) |(1<<HFlag) |(1<<VFlag)
\r
1662 .hword (0x72<<8) |(1<<HFlag) |(1<<VFlag)
\r
1663 .hword (0x73<<8) |(1<<HFlag)
\r
1664 .hword (0x74<<8) |(1<<HFlag) |(1<<VFlag)
\r
1665 .hword (0x75<<8) |(1<<HFlag)
\r
1667 .hword (0x71<<8) |(1<<VFlag)
\r
1668 .hword (0x72<<8) |(1<<VFlag)
\r
1670 .hword (0x74<<8) |(1<<VFlag)
\r
1673 .hword (0x77<<8) |(1<<VFlag)
\r
1674 .hword (0x78<<8) |(1<<VFlag)
\r
1676 .hword (0x80<<8)|(1<<SFlag) |(1<<HFlag)
\r
1677 .hword (0x81<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
1678 .hword (0x82<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
1679 .hword (0x83<<8)|(1<<SFlag) |(1<<HFlag)
\r
1680 .hword (0x84<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
1681 .hword (0x85<<8)|(1<<SFlag) |(1<<HFlag)
\r
1682 .hword (0x80<<8)|(1<<SFlag)
\r
1683 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)
\r
1684 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)
\r
1685 .hword (0x83<<8)|(1<<SFlag)
\r
1686 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)
\r
1687 .hword (0x85<<8)|(1<<SFlag)
\r
1688 .hword (0x86<<8)|(1<<SFlag)
\r
1689 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)
\r
1690 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)
\r
1691 .hword (0x89<<8)|(1<<SFlag)
\r
1692 .hword (0x90<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
1693 .hword (0x91<<8)|(1<<SFlag) |(1<<HFlag)
\r
1694 .hword (0x92<<8)|(1<<SFlag) |(1<<HFlag)
\r
1695 .hword (0x93<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
1696 .hword (0x94<<8)|(1<<SFlag) |(1<<HFlag)
\r
1697 .hword (0x95<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
1698 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)
\r
1699 .hword (0x91<<8)|(1<<SFlag)
\r
1700 .hword (0x92<<8)|(1<<SFlag)
\r
1701 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)
\r
1702 .hword (0x94<<8)|(1<<SFlag)
\r
1703 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)
\r
1704 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)
\r
1705 .hword (0x97<<8)|(1<<SFlag)
\r
1706 .hword (0x98<<8)|(1<<SFlag)
\r
1707 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)
\r
1708 .hword (0x00<<8) |(1<<ZFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1709 .hword (0x01<<8) |(1<<HFlag) |(1<<CFlag)
\r
1710 .hword (0x02<<8) |(1<<HFlag) |(1<<CFlag)
\r
1711 .hword (0x03<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1712 .hword (0x04<<8) |(1<<HFlag) |(1<<CFlag)
\r
1713 .hword (0x05<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1714 .hword (0x00<<8) |(1<<ZFlag) |(1<<VFlag) |(1<<CFlag)
\r
1715 .hword (0x01<<8) |(1<<CFlag)
\r
1716 .hword (0x02<<8) |(1<<CFlag)
\r
1717 .hword (0x03<<8) |(1<<VFlag) |(1<<CFlag)
\r
1718 .hword (0x04<<8) |(1<<CFlag)
\r
1719 .hword (0x05<<8) |(1<<VFlag) |(1<<CFlag)
\r
1720 .hword (0x06<<8) |(1<<VFlag) |(1<<CFlag)
\r
1721 .hword (0x07<<8) |(1<<CFlag)
\r
1722 .hword (0x08<<8) |(1<<CFlag)
\r
1723 .hword (0x09<<8) |(1<<VFlag) |(1<<CFlag)
\r
1724 .hword (0x10<<8) |(1<<HFlag) |(1<<CFlag)
\r
1725 .hword (0x11<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1726 .hword (0x12<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1727 .hword (0x13<<8) |(1<<HFlag) |(1<<CFlag)
\r
1728 .hword (0x14<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1729 .hword (0x15<<8) |(1<<HFlag) |(1<<CFlag)
\r
1730 .hword (0x10<<8) |(1<<CFlag)
\r
1731 .hword (0x11<<8) |(1<<VFlag) |(1<<CFlag)
\r
1732 .hword (0x12<<8) |(1<<VFlag) |(1<<CFlag)
\r
1733 .hword (0x13<<8) |(1<<CFlag)
\r
1734 .hword (0x14<<8) |(1<<VFlag) |(1<<CFlag)
\r
1735 .hword (0x15<<8) |(1<<CFlag)
\r
1736 .hword (0x16<<8) |(1<<CFlag)
\r
1737 .hword (0x17<<8) |(1<<VFlag) |(1<<CFlag)
\r
1738 .hword (0x18<<8) |(1<<VFlag) |(1<<CFlag)
\r
1739 .hword (0x19<<8) |(1<<CFlag)
\r
1740 .hword (0x20<<8) |(1<<HFlag) |(1<<CFlag)
\r
1741 .hword (0x21<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1742 .hword (0x22<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1743 .hword (0x23<<8) |(1<<HFlag) |(1<<CFlag)
\r
1744 .hword (0x24<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1745 .hword (0x25<<8) |(1<<HFlag) |(1<<CFlag)
\r
1746 .hword (0x20<<8) |(1<<CFlag)
\r
1747 .hword (0x21<<8) |(1<<VFlag) |(1<<CFlag)
\r
1748 .hword (0x22<<8) |(1<<VFlag) |(1<<CFlag)
\r
1749 .hword (0x23<<8) |(1<<CFlag)
\r
1750 .hword (0x24<<8) |(1<<VFlag) |(1<<CFlag)
\r
1751 .hword (0x25<<8) |(1<<CFlag)
\r
1752 .hword (0x26<<8) |(1<<CFlag)
\r
1753 .hword (0x27<<8) |(1<<VFlag) |(1<<CFlag)
\r
1754 .hword (0x28<<8) |(1<<VFlag) |(1<<CFlag)
\r
1755 .hword (0x29<<8) |(1<<CFlag)
\r
1756 .hword (0x30<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1757 .hword (0x31<<8) |(1<<HFlag) |(1<<CFlag)
\r
1758 .hword (0x32<<8) |(1<<HFlag) |(1<<CFlag)
\r
1759 .hword (0x33<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1760 .hword (0x34<<8) |(1<<HFlag) |(1<<CFlag)
\r
1761 .hword (0x35<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1762 .hword (0x30<<8) |(1<<VFlag) |(1<<CFlag)
\r
1763 .hword (0x31<<8) |(1<<CFlag)
\r
1764 .hword (0x32<<8) |(1<<CFlag)
\r
1765 .hword (0x33<<8) |(1<<VFlag) |(1<<CFlag)
\r
1766 .hword (0x34<<8) |(1<<CFlag)
\r
1767 .hword (0x35<<8) |(1<<VFlag) |(1<<CFlag)
\r
1768 .hword (0x36<<8) |(1<<VFlag) |(1<<CFlag)
\r
1769 .hword (0x37<<8) |(1<<CFlag)
\r
1770 .hword (0x38<<8) |(1<<CFlag)
\r
1771 .hword (0x39<<8) |(1<<VFlag) |(1<<CFlag)
\r
1772 .hword (0x40<<8) |(1<<HFlag) |(1<<CFlag)
\r
1773 .hword (0x41<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1774 .hword (0x42<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1775 .hword (0x43<<8) |(1<<HFlag) |(1<<CFlag)
\r
1776 .hword (0x44<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1777 .hword (0x45<<8) |(1<<HFlag) |(1<<CFlag)
\r
1778 .hword (0x40<<8) |(1<<CFlag)
\r
1779 .hword (0x41<<8) |(1<<VFlag) |(1<<CFlag)
\r
1780 .hword (0x42<<8) |(1<<VFlag) |(1<<CFlag)
\r
1781 .hword (0x43<<8) |(1<<CFlag)
\r
1782 .hword (0x44<<8) |(1<<VFlag) |(1<<CFlag)
\r
1783 .hword (0x45<<8) |(1<<CFlag)
\r
1784 .hword (0x46<<8) |(1<<CFlag)
\r
1785 .hword (0x47<<8) |(1<<VFlag) |(1<<CFlag)
\r
1786 .hword (0x48<<8) |(1<<VFlag) |(1<<CFlag)
\r
1787 .hword (0x49<<8) |(1<<CFlag)
\r
1788 .hword (0x50<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1789 .hword (0x51<<8) |(1<<HFlag) |(1<<CFlag)
\r
1790 .hword (0x52<<8) |(1<<HFlag) |(1<<CFlag)
\r
1791 .hword (0x53<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1792 .hword (0x54<<8) |(1<<HFlag) |(1<<CFlag)
\r
1793 .hword (0x55<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1794 .hword (0x50<<8) |(1<<VFlag) |(1<<CFlag)
\r
1795 .hword (0x51<<8) |(1<<CFlag)
\r
1796 .hword (0x52<<8) |(1<<CFlag)
\r
1797 .hword (0x53<<8) |(1<<VFlag) |(1<<CFlag)
\r
1798 .hword (0x54<<8) |(1<<CFlag)
\r
1799 .hword (0x55<<8) |(1<<VFlag) |(1<<CFlag)
\r
1800 .hword (0x56<<8) |(1<<VFlag) |(1<<CFlag)
\r
1801 .hword (0x57<<8) |(1<<CFlag)
\r
1802 .hword (0x58<<8) |(1<<CFlag)
\r
1803 .hword (0x59<<8) |(1<<VFlag) |(1<<CFlag)
\r
1804 .hword (0x60<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1805 .hword (0x61<<8) |(1<<HFlag) |(1<<CFlag)
\r
1806 .hword (0x62<<8) |(1<<HFlag) |(1<<CFlag)
\r
1807 .hword (0x63<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1808 .hword (0x64<<8) |(1<<HFlag) |(1<<CFlag)
\r
1809 .hword (0x65<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1810 .hword (0x60<<8) |(1<<VFlag) |(1<<CFlag)
\r
1811 .hword (0x61<<8) |(1<<CFlag)
\r
1812 .hword (0x62<<8) |(1<<CFlag)
\r
1813 .hword (0x63<<8) |(1<<VFlag) |(1<<CFlag)
\r
1814 .hword (0x64<<8) |(1<<CFlag)
\r
1815 .hword (0x65<<8) |(1<<VFlag) |(1<<CFlag)
\r
1816 .hword (0x66<<8) |(1<<VFlag) |(1<<CFlag)
\r
1817 .hword (0x67<<8) |(1<<CFlag)
\r
1818 .hword (0x68<<8) |(1<<CFlag)
\r
1819 .hword (0x69<<8) |(1<<VFlag) |(1<<CFlag)
\r
1820 .hword (0x70<<8) |(1<<HFlag) |(1<<CFlag)
\r
1821 .hword (0x71<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1822 .hword (0x72<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1823 .hword (0x73<<8) |(1<<HFlag) |(1<<CFlag)
\r
1824 .hword (0x74<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1825 .hword (0x75<<8) |(1<<HFlag) |(1<<CFlag)
\r
1826 .hword (0x70<<8) |(1<<CFlag)
\r
1827 .hword (0x71<<8) |(1<<VFlag) |(1<<CFlag)
\r
1828 .hword (0x72<<8) |(1<<VFlag) |(1<<CFlag)
\r
1829 .hword (0x73<<8) |(1<<CFlag)
\r
1830 .hword (0x74<<8) |(1<<VFlag) |(1<<CFlag)
\r
1831 .hword (0x75<<8) |(1<<CFlag)
\r
1832 .hword (0x76<<8) |(1<<CFlag)
\r
1833 .hword (0x77<<8) |(1<<VFlag) |(1<<CFlag)
\r
1834 .hword (0x78<<8) |(1<<VFlag) |(1<<CFlag)
\r
1835 .hword (0x79<<8) |(1<<CFlag)
\r
1836 .hword (0x80<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1837 .hword (0x81<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1838 .hword (0x82<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1839 .hword (0x83<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1840 .hword (0x84<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1841 .hword (0x85<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1842 .hword (0x80<<8)|(1<<SFlag) |(1<<CFlag)
\r
1843 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1844 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1845 .hword (0x83<<8)|(1<<SFlag) |(1<<CFlag)
\r
1846 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1847 .hword (0x85<<8)|(1<<SFlag) |(1<<CFlag)
\r
1848 .hword (0x86<<8)|(1<<SFlag) |(1<<CFlag)
\r
1849 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1850 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1851 .hword (0x89<<8)|(1<<SFlag) |(1<<CFlag)
\r
1852 .hword (0x90<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1853 .hword (0x91<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1854 .hword (0x92<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1855 .hword (0x93<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1856 .hword (0x94<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1857 .hword (0x95<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1858 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1859 .hword (0x91<<8)|(1<<SFlag) |(1<<CFlag)
\r
1860 .hword (0x92<<8)|(1<<SFlag) |(1<<CFlag)
\r
1861 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1862 .hword (0x94<<8)|(1<<SFlag) |(1<<CFlag)
\r
1863 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1864 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1865 .hword (0x97<<8)|(1<<SFlag) |(1<<CFlag)
\r
1866 .hword (0x98<<8)|(1<<SFlag) |(1<<CFlag)
\r
1867 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1868 .hword (0xA0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1869 .hword (0xA1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1870 .hword (0xA2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1871 .hword (0xA3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1872 .hword (0xA4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1873 .hword (0xA5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1874 .hword (0xA0<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1875 .hword (0xA1<<8)|(1<<SFlag) |(1<<CFlag)
\r
1876 .hword (0xA2<<8)|(1<<SFlag) |(1<<CFlag)
\r
1877 .hword (0xA3<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1878 .hword (0xA4<<8)|(1<<SFlag) |(1<<CFlag)
\r
1879 .hword (0xA5<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1880 .hword (0xA6<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1881 .hword (0xA7<<8)|(1<<SFlag) |(1<<CFlag)
\r
1882 .hword (0xA8<<8)|(1<<SFlag) |(1<<CFlag)
\r
1883 .hword (0xA9<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1884 .hword (0xB0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1885 .hword (0xB1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1886 .hword (0xB2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1887 .hword (0xB3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1888 .hword (0xB4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1889 .hword (0xB5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1890 .hword (0xB0<<8)|(1<<SFlag) |(1<<CFlag)
\r
1891 .hword (0xB1<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1892 .hword (0xB2<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1893 .hword (0xB3<<8)|(1<<SFlag) |(1<<CFlag)
\r
1894 .hword (0xB4<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1895 .hword (0xB5<<8)|(1<<SFlag) |(1<<CFlag)
\r
1896 .hword (0xB6<<8)|(1<<SFlag) |(1<<CFlag)
\r
1897 .hword (0xB7<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1898 .hword (0xB8<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1899 .hword (0xB9<<8)|(1<<SFlag) |(1<<CFlag)
\r
1900 .hword (0xC0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1901 .hword (0xC1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1902 .hword (0xC2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1903 .hword (0xC3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1904 .hword (0xC4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1905 .hword (0xC5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1906 .hword (0xC0<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1907 .hword (0xC1<<8)|(1<<SFlag) |(1<<CFlag)
\r
1908 .hword (0xC2<<8)|(1<<SFlag) |(1<<CFlag)
\r
1909 .hword (0xC3<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1910 .hword (0xC4<<8)|(1<<SFlag) |(1<<CFlag)
\r
1911 .hword (0xC5<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1912 .hword (0xC6<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1913 .hword (0xC7<<8)|(1<<SFlag) |(1<<CFlag)
\r
1914 .hword (0xC8<<8)|(1<<SFlag) |(1<<CFlag)
\r
1915 .hword (0xC9<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1916 .hword (0xD0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1917 .hword (0xD1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1918 .hword (0xD2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1919 .hword (0xD3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1920 .hword (0xD4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1921 .hword (0xD5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1922 .hword (0xD0<<8)|(1<<SFlag) |(1<<CFlag)
\r
1923 .hword (0xD1<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1924 .hword (0xD2<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1925 .hword (0xD3<<8)|(1<<SFlag) |(1<<CFlag)
\r
1926 .hword (0xD4<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1927 .hword (0xD5<<8)|(1<<SFlag) |(1<<CFlag)
\r
1928 .hword (0xD6<<8)|(1<<SFlag) |(1<<CFlag)
\r
1929 .hword (0xD7<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1930 .hword (0xD8<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1931 .hword (0xD9<<8)|(1<<SFlag) |(1<<CFlag)
\r
1932 .hword (0xE0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1933 .hword (0xE1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1934 .hword (0xE2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1935 .hword (0xE3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1936 .hword (0xE4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1937 .hword (0xE5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1938 .hword (0xE0<<8)|(1<<SFlag) |(1<<CFlag)
\r
1939 .hword (0xE1<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1940 .hword (0xE2<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1941 .hword (0xE3<<8)|(1<<SFlag) |(1<<CFlag)
\r
1942 .hword (0xE4<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1943 .hword (0xE5<<8)|(1<<SFlag) |(1<<CFlag)
\r
1944 .hword (0xE6<<8)|(1<<SFlag) |(1<<CFlag)
\r
1945 .hword (0xE7<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1946 .hword (0xE8<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1947 .hword (0xE9<<8)|(1<<SFlag) |(1<<CFlag)
\r
1948 .hword (0xF0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1949 .hword (0xF1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1950 .hword (0xF2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1951 .hword (0xF3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1952 .hword (0xF4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
1953 .hword (0xF5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1954 .hword (0xF0<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1955 .hword (0xF1<<8)|(1<<SFlag) |(1<<CFlag)
\r
1956 .hword (0xF2<<8)|(1<<SFlag) |(1<<CFlag)
\r
1957 .hword (0xF3<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1958 .hword (0xF4<<8)|(1<<SFlag) |(1<<CFlag)
\r
1959 .hword (0xF5<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1960 .hword (0xF6<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1961 .hword (0xF7<<8)|(1<<SFlag) |(1<<CFlag)
\r
1962 .hword (0xF8<<8)|(1<<SFlag) |(1<<CFlag)
\r
1963 .hword (0xF9<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
1964 .hword (0x00<<8) |(1<<ZFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1965 .hword (0x01<<8) |(1<<HFlag) |(1<<CFlag)
\r
1966 .hword (0x02<<8) |(1<<HFlag) |(1<<CFlag)
\r
1967 .hword (0x03<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1968 .hword (0x04<<8) |(1<<HFlag) |(1<<CFlag)
\r
1969 .hword (0x05<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1970 .hword (0x00<<8) |(1<<ZFlag) |(1<<VFlag) |(1<<CFlag)
\r
1971 .hword (0x01<<8) |(1<<CFlag)
\r
1972 .hword (0x02<<8) |(1<<CFlag)
\r
1973 .hword (0x03<<8) |(1<<VFlag) |(1<<CFlag)
\r
1974 .hword (0x04<<8) |(1<<CFlag)
\r
1975 .hword (0x05<<8) |(1<<VFlag) |(1<<CFlag)
\r
1976 .hword (0x06<<8) |(1<<VFlag) |(1<<CFlag)
\r
1977 .hword (0x07<<8) |(1<<CFlag)
\r
1978 .hword (0x08<<8) |(1<<CFlag)
\r
1979 .hword (0x09<<8) |(1<<VFlag) |(1<<CFlag)
\r
1980 .hword (0x10<<8) |(1<<HFlag) |(1<<CFlag)
\r
1981 .hword (0x11<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1982 .hword (0x12<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1983 .hword (0x13<<8) |(1<<HFlag) |(1<<CFlag)
\r
1984 .hword (0x14<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1985 .hword (0x15<<8) |(1<<HFlag) |(1<<CFlag)
\r
1986 .hword (0x10<<8) |(1<<CFlag)
\r
1987 .hword (0x11<<8) |(1<<VFlag) |(1<<CFlag)
\r
1988 .hword (0x12<<8) |(1<<VFlag) |(1<<CFlag)
\r
1989 .hword (0x13<<8) |(1<<CFlag)
\r
1990 .hword (0x14<<8) |(1<<VFlag) |(1<<CFlag)
\r
1991 .hword (0x15<<8) |(1<<CFlag)
\r
1992 .hword (0x16<<8) |(1<<CFlag)
\r
1993 .hword (0x17<<8) |(1<<VFlag) |(1<<CFlag)
\r
1994 .hword (0x18<<8) |(1<<VFlag) |(1<<CFlag)
\r
1995 .hword (0x19<<8) |(1<<CFlag)
\r
1996 .hword (0x20<<8) |(1<<HFlag) |(1<<CFlag)
\r
1997 .hword (0x21<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1998 .hword (0x22<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
1999 .hword (0x23<<8) |(1<<HFlag) |(1<<CFlag)
\r
2000 .hword (0x24<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2001 .hword (0x25<<8) |(1<<HFlag) |(1<<CFlag)
\r
2002 .hword (0x20<<8) |(1<<CFlag)
\r
2003 .hword (0x21<<8) |(1<<VFlag) |(1<<CFlag)
\r
2004 .hword (0x22<<8) |(1<<VFlag) |(1<<CFlag)
\r
2005 .hword (0x23<<8) |(1<<CFlag)
\r
2006 .hword (0x24<<8) |(1<<VFlag) |(1<<CFlag)
\r
2007 .hword (0x25<<8) |(1<<CFlag)
\r
2008 .hword (0x26<<8) |(1<<CFlag)
\r
2009 .hword (0x27<<8) |(1<<VFlag) |(1<<CFlag)
\r
2010 .hword (0x28<<8) |(1<<VFlag) |(1<<CFlag)
\r
2011 .hword (0x29<<8) |(1<<CFlag)
\r
2012 .hword (0x30<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2013 .hword (0x31<<8) |(1<<HFlag) |(1<<CFlag)
\r
2014 .hword (0x32<<8) |(1<<HFlag) |(1<<CFlag)
\r
2015 .hword (0x33<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2016 .hword (0x34<<8) |(1<<HFlag) |(1<<CFlag)
\r
2017 .hword (0x35<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2018 .hword (0x30<<8) |(1<<VFlag) |(1<<CFlag)
\r
2019 .hword (0x31<<8) |(1<<CFlag)
\r
2020 .hword (0x32<<8) |(1<<CFlag)
\r
2021 .hword (0x33<<8) |(1<<VFlag) |(1<<CFlag)
\r
2022 .hword (0x34<<8) |(1<<CFlag)
\r
2023 .hword (0x35<<8) |(1<<VFlag) |(1<<CFlag)
\r
2024 .hword (0x36<<8) |(1<<VFlag) |(1<<CFlag)
\r
2025 .hword (0x37<<8) |(1<<CFlag)
\r
2026 .hword (0x38<<8) |(1<<CFlag)
\r
2027 .hword (0x39<<8) |(1<<VFlag) |(1<<CFlag)
\r
2028 .hword (0x40<<8) |(1<<HFlag) |(1<<CFlag)
\r
2029 .hword (0x41<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2030 .hword (0x42<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2031 .hword (0x43<<8) |(1<<HFlag) |(1<<CFlag)
\r
2032 .hword (0x44<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2033 .hword (0x45<<8) |(1<<HFlag) |(1<<CFlag)
\r
2034 .hword (0x40<<8) |(1<<CFlag)
\r
2035 .hword (0x41<<8) |(1<<VFlag) |(1<<CFlag)
\r
2036 .hword (0x42<<8) |(1<<VFlag) |(1<<CFlag)
\r
2037 .hword (0x43<<8) |(1<<CFlag)
\r
2038 .hword (0x44<<8) |(1<<VFlag) |(1<<CFlag)
\r
2039 .hword (0x45<<8) |(1<<CFlag)
\r
2040 .hword (0x46<<8) |(1<<CFlag)
\r
2041 .hword (0x47<<8) |(1<<VFlag) |(1<<CFlag)
\r
2042 .hword (0x48<<8) |(1<<VFlag) |(1<<CFlag)
\r
2043 .hword (0x49<<8) |(1<<CFlag)
\r
2044 .hword (0x50<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2045 .hword (0x51<<8) |(1<<HFlag) |(1<<CFlag)
\r
2046 .hword (0x52<<8) |(1<<HFlag) |(1<<CFlag)
\r
2047 .hword (0x53<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2048 .hword (0x54<<8) |(1<<HFlag) |(1<<CFlag)
\r
2049 .hword (0x55<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2050 .hword (0x50<<8) |(1<<VFlag) |(1<<CFlag)
\r
2051 .hword (0x51<<8) |(1<<CFlag)
\r
2052 .hword (0x52<<8) |(1<<CFlag)
\r
2053 .hword (0x53<<8) |(1<<VFlag) |(1<<CFlag)
\r
2054 .hword (0x54<<8) |(1<<CFlag)
\r
2055 .hword (0x55<<8) |(1<<VFlag) |(1<<CFlag)
\r
2056 .hword (0x56<<8) |(1<<VFlag) |(1<<CFlag)
\r
2057 .hword (0x57<<8) |(1<<CFlag)
\r
2058 .hword (0x58<<8) |(1<<CFlag)
\r
2059 .hword (0x59<<8) |(1<<VFlag) |(1<<CFlag)
\r
2060 .hword (0x60<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2061 .hword (0x61<<8) |(1<<HFlag) |(1<<CFlag)
\r
2062 .hword (0x62<<8) |(1<<HFlag) |(1<<CFlag)
\r
2063 .hword (0x63<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2064 .hword (0x64<<8) |(1<<HFlag) |(1<<CFlag)
\r
2065 .hword (0x65<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2066 .hword (0x06<<8) |(1<<VFlag)
\r
2069 .hword (0x09<<8) |(1<<VFlag)
\r
2070 .hword (0x0A<<8) |(1<<VFlag)
\r
2072 .hword (0x0C<<8) |(1<<VFlag)
\r
2075 .hword (0x0F<<8) |(1<<VFlag)
\r
2076 .hword (0x10<<8) |(1<<HFlag)
\r
2077 .hword (0x11<<8) |(1<<HFlag) |(1<<VFlag)
\r
2078 .hword (0x12<<8) |(1<<HFlag) |(1<<VFlag)
\r
2079 .hword (0x13<<8) |(1<<HFlag)
\r
2080 .hword (0x14<<8) |(1<<HFlag) |(1<<VFlag)
\r
2081 .hword (0x15<<8) |(1<<HFlag)
\r
2083 .hword (0x17<<8) |(1<<VFlag)
\r
2084 .hword (0x18<<8) |(1<<VFlag)
\r
2087 .hword (0x1B<<8) |(1<<VFlag)
\r
2089 .hword (0x1D<<8) |(1<<VFlag)
\r
2090 .hword (0x1E<<8) |(1<<VFlag)
\r
2092 .hword (0x20<<8) |(1<<HFlag)
\r
2093 .hword (0x21<<8) |(1<<HFlag) |(1<<VFlag)
\r
2094 .hword (0x22<<8) |(1<<HFlag) |(1<<VFlag)
\r
2095 .hword (0x23<<8) |(1<<HFlag)
\r
2096 .hword (0x24<<8) |(1<<HFlag) |(1<<VFlag)
\r
2097 .hword (0x25<<8) |(1<<HFlag)
\r
2099 .hword (0x27<<8) |(1<<VFlag)
\r
2100 .hword (0x28<<8) |(1<<VFlag)
\r
2103 .hword (0x2B<<8) |(1<<VFlag)
\r
2105 .hword (0x2D<<8) |(1<<VFlag)
\r
2106 .hword (0x2E<<8) |(1<<VFlag)
\r
2108 .hword (0x30<<8) |(1<<HFlag) |(1<<VFlag)
\r
2109 .hword (0x31<<8) |(1<<HFlag)
\r
2110 .hword (0x32<<8) |(1<<HFlag)
\r
2111 .hword (0x33<<8) |(1<<HFlag) |(1<<VFlag)
\r
2112 .hword (0x34<<8) |(1<<HFlag)
\r
2113 .hword (0x35<<8) |(1<<HFlag) |(1<<VFlag)
\r
2114 .hword (0x36<<8) |(1<<VFlag)
\r
2117 .hword (0x39<<8) |(1<<VFlag)
\r
2118 .hword (0x3A<<8) |(1<<VFlag)
\r
2120 .hword (0x3C<<8) |(1<<VFlag)
\r
2123 .hword (0x3F<<8) |(1<<VFlag)
\r
2124 .hword (0x40<<8) |(1<<HFlag)
\r
2125 .hword (0x41<<8) |(1<<HFlag) |(1<<VFlag)
\r
2126 .hword (0x42<<8) |(1<<HFlag) |(1<<VFlag)
\r
2127 .hword (0x43<<8) |(1<<HFlag)
\r
2128 .hword (0x44<<8) |(1<<HFlag) |(1<<VFlag)
\r
2129 .hword (0x45<<8) |(1<<HFlag)
\r
2131 .hword (0x47<<8) |(1<<VFlag)
\r
2132 .hword (0x48<<8) |(1<<VFlag)
\r
2135 .hword (0x4B<<8) |(1<<VFlag)
\r
2137 .hword (0x4D<<8) |(1<<VFlag)
\r
2138 .hword (0x4E<<8) |(1<<VFlag)
\r
2140 .hword (0x50<<8) |(1<<HFlag) |(1<<VFlag)
\r
2141 .hword (0x51<<8) |(1<<HFlag)
\r
2142 .hword (0x52<<8) |(1<<HFlag)
\r
2143 .hword (0x53<<8) |(1<<HFlag) |(1<<VFlag)
\r
2144 .hword (0x54<<8) |(1<<HFlag)
\r
2145 .hword (0x55<<8) |(1<<HFlag) |(1<<VFlag)
\r
2146 .hword (0x56<<8) |(1<<VFlag)
\r
2149 .hword (0x59<<8) |(1<<VFlag)
\r
2150 .hword (0x5A<<8) |(1<<VFlag)
\r
2152 .hword (0x5C<<8) |(1<<VFlag)
\r
2155 .hword (0x5F<<8) |(1<<VFlag)
\r
2156 .hword (0x60<<8) |(1<<HFlag) |(1<<VFlag)
\r
2157 .hword (0x61<<8) |(1<<HFlag)
\r
2158 .hword (0x62<<8) |(1<<HFlag)
\r
2159 .hword (0x63<<8) |(1<<HFlag) |(1<<VFlag)
\r
2160 .hword (0x64<<8) |(1<<HFlag)
\r
2161 .hword (0x65<<8) |(1<<HFlag) |(1<<VFlag)
\r
2162 .hword (0x66<<8) |(1<<VFlag)
\r
2165 .hword (0x69<<8) |(1<<VFlag)
\r
2166 .hword (0x6A<<8) |(1<<VFlag)
\r
2168 .hword (0x6C<<8) |(1<<VFlag)
\r
2171 .hword (0x6F<<8) |(1<<VFlag)
\r
2172 .hword (0x70<<8) |(1<<HFlag)
\r
2173 .hword (0x71<<8) |(1<<HFlag) |(1<<VFlag)
\r
2174 .hword (0x72<<8) |(1<<HFlag) |(1<<VFlag)
\r
2175 .hword (0x73<<8) |(1<<HFlag)
\r
2176 .hword (0x74<<8) |(1<<HFlag) |(1<<VFlag)
\r
2177 .hword (0x75<<8) |(1<<HFlag)
\r
2179 .hword (0x77<<8) |(1<<VFlag)
\r
2180 .hword (0x78<<8) |(1<<VFlag)
\r
2183 .hword (0x7B<<8) |(1<<VFlag)
\r
2185 .hword (0x7D<<8) |(1<<VFlag)
\r
2186 .hword (0x7E<<8) |(1<<VFlag)
\r
2188 .hword (0x80<<8)|(1<<SFlag) |(1<<HFlag)
\r
2189 .hword (0x81<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
2190 .hword (0x82<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
2191 .hword (0x83<<8)|(1<<SFlag) |(1<<HFlag)
\r
2192 .hword (0x84<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
2193 .hword (0x85<<8)|(1<<SFlag) |(1<<HFlag)
\r
2194 .hword (0x86<<8)|(1<<SFlag)
\r
2195 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)
\r
2196 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)
\r
2197 .hword (0x89<<8)|(1<<SFlag)
\r
2198 .hword (0x8A<<8)|(1<<SFlag)
\r
2199 .hword (0x8B<<8)|(1<<SFlag) |(1<<VFlag)
\r
2200 .hword (0x8C<<8)|(1<<SFlag)
\r
2201 .hword (0x8D<<8)|(1<<SFlag) |(1<<VFlag)
\r
2202 .hword (0x8E<<8)|(1<<SFlag) |(1<<VFlag)
\r
2203 .hword (0x8F<<8)|(1<<SFlag)
\r
2204 .hword (0x90<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
2205 .hword (0x91<<8)|(1<<SFlag) |(1<<HFlag)
\r
2206 .hword (0x92<<8)|(1<<SFlag) |(1<<HFlag)
\r
2207 .hword (0x93<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
2208 .hword (0x94<<8)|(1<<SFlag) |(1<<HFlag)
\r
2209 .hword (0x95<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag)
\r
2210 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)
\r
2211 .hword (0x97<<8)|(1<<SFlag)
\r
2212 .hword (0x98<<8)|(1<<SFlag)
\r
2213 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)
\r
2214 .hword (0x9A<<8)|(1<<SFlag) |(1<<VFlag)
\r
2215 .hword (0x9B<<8)|(1<<SFlag)
\r
2216 .hword (0x9C<<8)|(1<<SFlag) |(1<<VFlag)
\r
2217 .hword (0x9D<<8)|(1<<SFlag)
\r
2218 .hword (0x9E<<8)|(1<<SFlag)
\r
2219 .hword (0x9F<<8)|(1<<SFlag) |(1<<VFlag)
\r
2220 .hword (0x00<<8) |(1<<ZFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2221 .hword (0x01<<8) |(1<<HFlag) |(1<<CFlag)
\r
2222 .hword (0x02<<8) |(1<<HFlag) |(1<<CFlag)
\r
2223 .hword (0x03<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2224 .hword (0x04<<8) |(1<<HFlag) |(1<<CFlag)
\r
2225 .hword (0x05<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2226 .hword (0x06<<8) |(1<<VFlag) |(1<<CFlag)
\r
2227 .hword (0x07<<8) |(1<<CFlag)
\r
2228 .hword (0x08<<8) |(1<<CFlag)
\r
2229 .hword (0x09<<8) |(1<<VFlag) |(1<<CFlag)
\r
2230 .hword (0x0A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2231 .hword (0x0B<<8) |(1<<CFlag)
\r
2232 .hword (0x0C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2233 .hword (0x0D<<8) |(1<<CFlag)
\r
2234 .hword (0x0E<<8) |(1<<CFlag)
\r
2235 .hword (0x0F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2236 .hword (0x10<<8) |(1<<HFlag) |(1<<CFlag)
\r
2237 .hword (0x11<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2238 .hword (0x12<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2239 .hword (0x13<<8) |(1<<HFlag) |(1<<CFlag)
\r
2240 .hword (0x14<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2241 .hword (0x15<<8) |(1<<HFlag) |(1<<CFlag)
\r
2242 .hword (0x16<<8) |(1<<CFlag)
\r
2243 .hword (0x17<<8) |(1<<VFlag) |(1<<CFlag)
\r
2244 .hword (0x18<<8) |(1<<VFlag) |(1<<CFlag)
\r
2245 .hword (0x19<<8) |(1<<CFlag)
\r
2246 .hword (0x1A<<8) |(1<<CFlag)
\r
2247 .hword (0x1B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2248 .hword (0x1C<<8) |(1<<CFlag)
\r
2249 .hword (0x1D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2250 .hword (0x1E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2251 .hword (0x1F<<8) |(1<<CFlag)
\r
2252 .hword (0x20<<8) |(1<<HFlag) |(1<<CFlag)
\r
2253 .hword (0x21<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2254 .hword (0x22<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2255 .hword (0x23<<8) |(1<<HFlag) |(1<<CFlag)
\r
2256 .hword (0x24<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2257 .hword (0x25<<8) |(1<<HFlag) |(1<<CFlag)
\r
2258 .hword (0x26<<8) |(1<<CFlag)
\r
2259 .hword (0x27<<8) |(1<<VFlag) |(1<<CFlag)
\r
2260 .hword (0x28<<8) |(1<<VFlag) |(1<<CFlag)
\r
2261 .hword (0x29<<8) |(1<<CFlag)
\r
2262 .hword (0x2A<<8) |(1<<CFlag)
\r
2263 .hword (0x2B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2264 .hword (0x2C<<8) |(1<<CFlag)
\r
2265 .hword (0x2D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2266 .hword (0x2E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2267 .hword (0x2F<<8) |(1<<CFlag)
\r
2268 .hword (0x30<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2269 .hword (0x31<<8) |(1<<HFlag) |(1<<CFlag)
\r
2270 .hword (0x32<<8) |(1<<HFlag) |(1<<CFlag)
\r
2271 .hword (0x33<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2272 .hword (0x34<<8) |(1<<HFlag) |(1<<CFlag)
\r
2273 .hword (0x35<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2274 .hword (0x36<<8) |(1<<VFlag) |(1<<CFlag)
\r
2275 .hword (0x37<<8) |(1<<CFlag)
\r
2276 .hword (0x38<<8) |(1<<CFlag)
\r
2277 .hword (0x39<<8) |(1<<VFlag) |(1<<CFlag)
\r
2278 .hword (0x3A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2279 .hword (0x3B<<8) |(1<<CFlag)
\r
2280 .hword (0x3C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2281 .hword (0x3D<<8) |(1<<CFlag)
\r
2282 .hword (0x3E<<8) |(1<<CFlag)
\r
2283 .hword (0x3F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2284 .hword (0x40<<8) |(1<<HFlag) |(1<<CFlag)
\r
2285 .hword (0x41<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2286 .hword (0x42<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2287 .hword (0x43<<8) |(1<<HFlag) |(1<<CFlag)
\r
2288 .hword (0x44<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2289 .hword (0x45<<8) |(1<<HFlag) |(1<<CFlag)
\r
2290 .hword (0x46<<8) |(1<<CFlag)
\r
2291 .hword (0x47<<8) |(1<<VFlag) |(1<<CFlag)
\r
2292 .hword (0x48<<8) |(1<<VFlag) |(1<<CFlag)
\r
2293 .hword (0x49<<8) |(1<<CFlag)
\r
2294 .hword (0x4A<<8) |(1<<CFlag)
\r
2295 .hword (0x4B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2296 .hword (0x4C<<8) |(1<<CFlag)
\r
2297 .hword (0x4D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2298 .hword (0x4E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2299 .hword (0x4F<<8) |(1<<CFlag)
\r
2300 .hword (0x50<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2301 .hword (0x51<<8) |(1<<HFlag) |(1<<CFlag)
\r
2302 .hword (0x52<<8) |(1<<HFlag) |(1<<CFlag)
\r
2303 .hword (0x53<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2304 .hword (0x54<<8) |(1<<HFlag) |(1<<CFlag)
\r
2305 .hword (0x55<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2306 .hword (0x56<<8) |(1<<VFlag) |(1<<CFlag)
\r
2307 .hword (0x57<<8) |(1<<CFlag)
\r
2308 .hword (0x58<<8) |(1<<CFlag)
\r
2309 .hword (0x59<<8) |(1<<VFlag) |(1<<CFlag)
\r
2310 .hword (0x5A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2311 .hword (0x5B<<8) |(1<<CFlag)
\r
2312 .hword (0x5C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2313 .hword (0x5D<<8) |(1<<CFlag)
\r
2314 .hword (0x5E<<8) |(1<<CFlag)
\r
2315 .hword (0x5F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2316 .hword (0x60<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2317 .hword (0x61<<8) |(1<<HFlag) |(1<<CFlag)
\r
2318 .hword (0x62<<8) |(1<<HFlag) |(1<<CFlag)
\r
2319 .hword (0x63<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2320 .hword (0x64<<8) |(1<<HFlag) |(1<<CFlag)
\r
2321 .hword (0x65<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2322 .hword (0x66<<8) |(1<<VFlag) |(1<<CFlag)
\r
2323 .hword (0x67<<8) |(1<<CFlag)
\r
2324 .hword (0x68<<8) |(1<<CFlag)
\r
2325 .hword (0x69<<8) |(1<<VFlag) |(1<<CFlag)
\r
2326 .hword (0x6A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2327 .hword (0x6B<<8) |(1<<CFlag)
\r
2328 .hword (0x6C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2329 .hword (0x6D<<8) |(1<<CFlag)
\r
2330 .hword (0x6E<<8) |(1<<CFlag)
\r
2331 .hword (0x6F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2332 .hword (0x70<<8) |(1<<HFlag) |(1<<CFlag)
\r
2333 .hword (0x71<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2334 .hword (0x72<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2335 .hword (0x73<<8) |(1<<HFlag) |(1<<CFlag)
\r
2336 .hword (0x74<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2337 .hword (0x75<<8) |(1<<HFlag) |(1<<CFlag)
\r
2338 .hword (0x76<<8) |(1<<CFlag)
\r
2339 .hword (0x77<<8) |(1<<VFlag) |(1<<CFlag)
\r
2340 .hword (0x78<<8) |(1<<VFlag) |(1<<CFlag)
\r
2341 .hword (0x79<<8) |(1<<CFlag)
\r
2342 .hword (0x7A<<8) |(1<<CFlag)
\r
2343 .hword (0x7B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2344 .hword (0x7C<<8) |(1<<CFlag)
\r
2345 .hword (0x7D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2346 .hword (0x7E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2347 .hword (0x7F<<8) |(1<<CFlag)
\r
2348 .hword (0x80<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2349 .hword (0x81<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2350 .hword (0x82<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2351 .hword (0x83<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2352 .hword (0x84<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2353 .hword (0x85<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2354 .hword (0x86<<8)|(1<<SFlag) |(1<<CFlag)
\r
2355 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2356 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2357 .hword (0x89<<8)|(1<<SFlag) |(1<<CFlag)
\r
2358 .hword (0x8A<<8)|(1<<SFlag) |(1<<CFlag)
\r
2359 .hword (0x8B<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2360 .hword (0x8C<<8)|(1<<SFlag) |(1<<CFlag)
\r
2361 .hword (0x8D<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2362 .hword (0x8E<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2363 .hword (0x8F<<8)|(1<<SFlag) |(1<<CFlag)
\r
2364 .hword (0x90<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2365 .hword (0x91<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2366 .hword (0x92<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2367 .hword (0x93<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2368 .hword (0x94<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2369 .hword (0x95<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2370 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2371 .hword (0x97<<8)|(1<<SFlag) |(1<<CFlag)
\r
2372 .hword (0x98<<8)|(1<<SFlag) |(1<<CFlag)
\r
2373 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2374 .hword (0x9A<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2375 .hword (0x9B<<8)|(1<<SFlag) |(1<<CFlag)
\r
2376 .hword (0x9C<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2377 .hword (0x9D<<8)|(1<<SFlag) |(1<<CFlag)
\r
2378 .hword (0x9E<<8)|(1<<SFlag) |(1<<CFlag)
\r
2379 .hword (0x9F<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2380 .hword (0xA0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2381 .hword (0xA1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2382 .hword (0xA2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2383 .hword (0xA3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2384 .hword (0xA4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2385 .hword (0xA5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2386 .hword (0xA6<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2387 .hword (0xA7<<8)|(1<<SFlag) |(1<<CFlag)
\r
2388 .hword (0xA8<<8)|(1<<SFlag) |(1<<CFlag)
\r
2389 .hword (0xA9<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2390 .hword (0xAA<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2391 .hword (0xAB<<8)|(1<<SFlag) |(1<<CFlag)
\r
2392 .hword (0xAC<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2393 .hword (0xAD<<8)|(1<<SFlag) |(1<<CFlag)
\r
2394 .hword (0xAE<<8)|(1<<SFlag) |(1<<CFlag)
\r
2395 .hword (0xAF<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2396 .hword (0xB0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2397 .hword (0xB1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2398 .hword (0xB2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2399 .hword (0xB3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2400 .hword (0xB4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2401 .hword (0xB5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2402 .hword (0xB6<<8)|(1<<SFlag) |(1<<CFlag)
\r
2403 .hword (0xB7<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2404 .hword (0xB8<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2405 .hword (0xB9<<8)|(1<<SFlag) |(1<<CFlag)
\r
2406 .hword (0xBA<<8)|(1<<SFlag) |(1<<CFlag)
\r
2407 .hword (0xBB<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2408 .hword (0xBC<<8)|(1<<SFlag) |(1<<CFlag)
\r
2409 .hword (0xBD<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2410 .hword (0xBE<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2411 .hword (0xBF<<8)|(1<<SFlag) |(1<<CFlag)
\r
2412 .hword (0xC0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2413 .hword (0xC1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2414 .hword (0xC2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2415 .hword (0xC3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2416 .hword (0xC4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2417 .hword (0xC5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2418 .hword (0xC6<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2419 .hword (0xC7<<8)|(1<<SFlag) |(1<<CFlag)
\r
2420 .hword (0xC8<<8)|(1<<SFlag) |(1<<CFlag)
\r
2421 .hword (0xC9<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2422 .hword (0xCA<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2423 .hword (0xCB<<8)|(1<<SFlag) |(1<<CFlag)
\r
2424 .hword (0xCC<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2425 .hword (0xCD<<8)|(1<<SFlag) |(1<<CFlag)
\r
2426 .hword (0xCE<<8)|(1<<SFlag) |(1<<CFlag)
\r
2427 .hword (0xCF<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2428 .hword (0xD0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2429 .hword (0xD1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2430 .hword (0xD2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2431 .hword (0xD3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2432 .hword (0xD4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2433 .hword (0xD5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2434 .hword (0xD6<<8)|(1<<SFlag) |(1<<CFlag)
\r
2435 .hword (0xD7<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2436 .hword (0xD8<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2437 .hword (0xD9<<8)|(1<<SFlag) |(1<<CFlag)
\r
2438 .hword (0xDA<<8)|(1<<SFlag) |(1<<CFlag)
\r
2439 .hword (0xDB<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2440 .hword (0xDC<<8)|(1<<SFlag) |(1<<CFlag)
\r
2441 .hword (0xDD<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2442 .hword (0xDE<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2443 .hword (0xDF<<8)|(1<<SFlag) |(1<<CFlag)
\r
2444 .hword (0xE0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2445 .hword (0xE1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2446 .hword (0xE2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2447 .hword (0xE3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2448 .hword (0xE4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2449 .hword (0xE5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2450 .hword (0xE6<<8)|(1<<SFlag) |(1<<CFlag)
\r
2451 .hword (0xE7<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2452 .hword (0xE8<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2453 .hword (0xE9<<8)|(1<<SFlag) |(1<<CFlag)
\r
2454 .hword (0xEA<<8)|(1<<SFlag) |(1<<CFlag)
\r
2455 .hword (0xEB<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2456 .hword (0xEC<<8)|(1<<SFlag) |(1<<CFlag)
\r
2457 .hword (0xED<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2458 .hword (0xEE<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2459 .hword (0xEF<<8)|(1<<SFlag) |(1<<CFlag)
\r
2460 .hword (0xF0<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2461 .hword (0xF1<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2462 .hword (0xF2<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2463 .hword (0xF3<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2464 .hword (0xF4<<8)|(1<<SFlag) |(1<<HFlag) |(1<<CFlag)
\r
2465 .hword (0xF5<<8)|(1<<SFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2466 .hword (0xF6<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2467 .hword (0xF7<<8)|(1<<SFlag) |(1<<CFlag)
\r
2468 .hword (0xF8<<8)|(1<<SFlag) |(1<<CFlag)
\r
2469 .hword (0xF9<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2470 .hword (0xFA<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2471 .hword (0xFB<<8)|(1<<SFlag) |(1<<CFlag)
\r
2472 .hword (0xFC<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2473 .hword (0xFD<<8)|(1<<SFlag) |(1<<CFlag)
\r
2474 .hword (0xFE<<8)|(1<<SFlag) |(1<<CFlag)
\r
2475 .hword (0xFF<<8)|(1<<SFlag) |(1<<VFlag) |(1<<CFlag)
\r
2476 .hword (0x00<<8) |(1<<ZFlag) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2477 .hword (0x01<<8) |(1<<HFlag) |(1<<CFlag)
\r
2478 .hword (0x02<<8) |(1<<HFlag) |(1<<CFlag)
\r
2479 .hword (0x03<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2480 .hword (0x04<<8) |(1<<HFlag) |(1<<CFlag)
\r
2481 .hword (0x05<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2482 .hword (0x06<<8) |(1<<VFlag) |(1<<CFlag)
\r
2483 .hword (0x07<<8) |(1<<CFlag)
\r
2484 .hword (0x08<<8) |(1<<CFlag)
\r
2485 .hword (0x09<<8) |(1<<VFlag) |(1<<CFlag)
\r
2486 .hword (0x0A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2487 .hword (0x0B<<8) |(1<<CFlag)
\r
2488 .hword (0x0C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2489 .hword (0x0D<<8) |(1<<CFlag)
\r
2490 .hword (0x0E<<8) |(1<<CFlag)
\r
2491 .hword (0x0F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2492 .hword (0x10<<8) |(1<<HFlag) |(1<<CFlag)
\r
2493 .hword (0x11<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2494 .hword (0x12<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2495 .hword (0x13<<8) |(1<<HFlag) |(1<<CFlag)
\r
2496 .hword (0x14<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2497 .hword (0x15<<8) |(1<<HFlag) |(1<<CFlag)
\r
2498 .hword (0x16<<8) |(1<<CFlag)
\r
2499 .hword (0x17<<8) |(1<<VFlag) |(1<<CFlag)
\r
2500 .hword (0x18<<8) |(1<<VFlag) |(1<<CFlag)
\r
2501 .hword (0x19<<8) |(1<<CFlag)
\r
2502 .hword (0x1A<<8) |(1<<CFlag)
\r
2503 .hword (0x1B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2504 .hword (0x1C<<8) |(1<<CFlag)
\r
2505 .hword (0x1D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2506 .hword (0x1E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2507 .hword (0x1F<<8) |(1<<CFlag)
\r
2508 .hword (0x20<<8) |(1<<HFlag) |(1<<CFlag)
\r
2509 .hword (0x21<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2510 .hword (0x22<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2511 .hword (0x23<<8) |(1<<HFlag) |(1<<CFlag)
\r
2512 .hword (0x24<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2513 .hword (0x25<<8) |(1<<HFlag) |(1<<CFlag)
\r
2514 .hword (0x26<<8) |(1<<CFlag)
\r
2515 .hword (0x27<<8) |(1<<VFlag) |(1<<CFlag)
\r
2516 .hword (0x28<<8) |(1<<VFlag) |(1<<CFlag)
\r
2517 .hword (0x29<<8) |(1<<CFlag)
\r
2518 .hword (0x2A<<8) |(1<<CFlag)
\r
2519 .hword (0x2B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2520 .hword (0x2C<<8) |(1<<CFlag)
\r
2521 .hword (0x2D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2522 .hword (0x2E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2523 .hword (0x2F<<8) |(1<<CFlag)
\r
2524 .hword (0x30<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2525 .hword (0x31<<8) |(1<<HFlag) |(1<<CFlag)
\r
2526 .hword (0x32<<8) |(1<<HFlag) |(1<<CFlag)
\r
2527 .hword (0x33<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2528 .hword (0x34<<8) |(1<<HFlag) |(1<<CFlag)
\r
2529 .hword (0x35<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2530 .hword (0x36<<8) |(1<<VFlag) |(1<<CFlag)
\r
2531 .hword (0x37<<8) |(1<<CFlag)
\r
2532 .hword (0x38<<8) |(1<<CFlag)
\r
2533 .hword (0x39<<8) |(1<<VFlag) |(1<<CFlag)
\r
2534 .hword (0x3A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2535 .hword (0x3B<<8) |(1<<CFlag)
\r
2536 .hword (0x3C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2537 .hword (0x3D<<8) |(1<<CFlag)
\r
2538 .hword (0x3E<<8) |(1<<CFlag)
\r
2539 .hword (0x3F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2540 .hword (0x40<<8) |(1<<HFlag) |(1<<CFlag)
\r
2541 .hword (0x41<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2542 .hword (0x42<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2543 .hword (0x43<<8) |(1<<HFlag) |(1<<CFlag)
\r
2544 .hword (0x44<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2545 .hword (0x45<<8) |(1<<HFlag) |(1<<CFlag)
\r
2546 .hword (0x46<<8) |(1<<CFlag)
\r
2547 .hword (0x47<<8) |(1<<VFlag) |(1<<CFlag)
\r
2548 .hword (0x48<<8) |(1<<VFlag) |(1<<CFlag)
\r
2549 .hword (0x49<<8) |(1<<CFlag)
\r
2550 .hword (0x4A<<8) |(1<<CFlag)
\r
2551 .hword (0x4B<<8) |(1<<VFlag) |(1<<CFlag)
\r
2552 .hword (0x4C<<8) |(1<<CFlag)
\r
2553 .hword (0x4D<<8) |(1<<VFlag) |(1<<CFlag)
\r
2554 .hword (0x4E<<8) |(1<<VFlag) |(1<<CFlag)
\r
2555 .hword (0x4F<<8) |(1<<CFlag)
\r
2556 .hword (0x50<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2557 .hword (0x51<<8) |(1<<HFlag) |(1<<CFlag)
\r
2558 .hword (0x52<<8) |(1<<HFlag) |(1<<CFlag)
\r
2559 .hword (0x53<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2560 .hword (0x54<<8) |(1<<HFlag) |(1<<CFlag)
\r
2561 .hword (0x55<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2562 .hword (0x56<<8) |(1<<VFlag) |(1<<CFlag)
\r
2563 .hword (0x57<<8) |(1<<CFlag)
\r
2564 .hword (0x58<<8) |(1<<CFlag)
\r
2565 .hword (0x59<<8) |(1<<VFlag) |(1<<CFlag)
\r
2566 .hword (0x5A<<8) |(1<<VFlag) |(1<<CFlag)
\r
2567 .hword (0x5B<<8) |(1<<CFlag)
\r
2568 .hword (0x5C<<8) |(1<<VFlag) |(1<<CFlag)
\r
2569 .hword (0x5D<<8) |(1<<CFlag)
\r
2570 .hword (0x5E<<8) |(1<<CFlag)
\r
2571 .hword (0x5F<<8) |(1<<VFlag) |(1<<CFlag)
\r
2572 .hword (0x60<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2573 .hword (0x61<<8) |(1<<HFlag) |(1<<CFlag)
\r
2574 .hword (0x62<<8) |(1<<HFlag) |(1<<CFlag)
\r
2575 .hword (0x63<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2576 .hword (0x64<<8) |(1<<HFlag) |(1<<CFlag)
\r
2577 .hword (0x65<<8) |(1<<HFlag) |(1<<VFlag) |(1<<CFlag)
\r
2578 .hword (0x00<<8) |(1<<ZFlag) |(1<<VFlag)|(1<<NFlag)
\r
2579 .hword (0x01<<8) |(1<<NFlag)
\r
2580 .hword (0x02<<8) |(1<<NFlag)
\r
2581 .hword (0x03<<8) |(1<<VFlag)|(1<<NFlag)
\r
2582 .hword (0x04<<8) |(1<<NFlag)
\r
2583 .hword (0x05<<8) |(1<<VFlag)|(1<<NFlag)
\r
2584 .hword (0x06<<8) |(1<<VFlag)|(1<<NFlag)
\r
2585 .hword (0x07<<8) |(1<<NFlag)
\r
2586 .hword (0x08<<8) |(1<<NFlag)
\r
2587 .hword (0x09<<8) |(1<<VFlag)|(1<<NFlag)
\r
2588 .hword (0x04<<8) |(1<<NFlag)
\r
2589 .hword (0x05<<8) |(1<<VFlag)|(1<<NFlag)
\r
2590 .hword (0x06<<8) |(1<<VFlag)|(1<<NFlag)
\r
2591 .hword (0x07<<8) |(1<<NFlag)
\r
2592 .hword (0x08<<8) |(1<<NFlag)
\r
2593 .hword (0x09<<8) |(1<<VFlag)|(1<<NFlag)
\r
2594 .hword (0x10<<8) |(1<<NFlag)
\r
2595 .hword (0x11<<8) |(1<<VFlag)|(1<<NFlag)
\r
2596 .hword (0x12<<8) |(1<<VFlag)|(1<<NFlag)
\r
2597 .hword (0x13<<8) |(1<<NFlag)
\r
2598 .hword (0x14<<8) |(1<<VFlag)|(1<<NFlag)
\r
2599 .hword (0x15<<8) |(1<<NFlag)
\r
2600 .hword (0x16<<8) |(1<<NFlag)
\r
2601 .hword (0x17<<8) |(1<<VFlag)|(1<<NFlag)
\r
2602 .hword (0x18<<8) |(1<<VFlag)|(1<<NFlag)
\r
2603 .hword (0x19<<8) |(1<<NFlag)
\r
2604 .hword (0x14<<8) |(1<<VFlag)|(1<<NFlag)
\r
2605 .hword (0x15<<8) |(1<<NFlag)
\r
2606 .hword (0x16<<8) |(1<<NFlag)
\r
2607 .hword (0x17<<8) |(1<<VFlag)|(1<<NFlag)
\r
2608 .hword (0x18<<8) |(1<<VFlag)|(1<<NFlag)
\r
2609 .hword (0x19<<8) |(1<<NFlag)
\r
2610 .hword (0x20<<8) |(1<<NFlag)
\r
2611 .hword (0x21<<8) |(1<<VFlag)|(1<<NFlag)
\r
2612 .hword (0x22<<8) |(1<<VFlag)|(1<<NFlag)
\r
2613 .hword (0x23<<8) |(1<<NFlag)
\r
2614 .hword (0x24<<8) |(1<<VFlag)|(1<<NFlag)
\r
2615 .hword (0x25<<8) |(1<<NFlag)
\r
2616 .hword (0x26<<8) |(1<<NFlag)
\r
2617 .hword (0x27<<8) |(1<<VFlag)|(1<<NFlag)
\r
2618 .hword (0x28<<8) |(1<<VFlag)|(1<<NFlag)
\r
2619 .hword (0x29<<8) |(1<<NFlag)
\r
2620 .hword (0x24<<8) |(1<<VFlag)|(1<<NFlag)
\r
2621 .hword (0x25<<8) |(1<<NFlag)
\r
2622 .hword (0x26<<8) |(1<<NFlag)
\r
2623 .hword (0x27<<8) |(1<<VFlag)|(1<<NFlag)
\r
2624 .hword (0x28<<8) |(1<<VFlag)|(1<<NFlag)
\r
2625 .hword (0x29<<8) |(1<<NFlag)
\r
2626 .hword (0x30<<8) |(1<<VFlag)|(1<<NFlag)
\r
2627 .hword (0x31<<8) |(1<<NFlag)
\r
2628 .hword (0x32<<8) |(1<<NFlag)
\r
2629 .hword (0x33<<8) |(1<<VFlag)|(1<<NFlag)
\r
2630 .hword (0x34<<8) |(1<<NFlag)
\r
2631 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)
\r
2632 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)
\r
2633 .hword (0x37<<8) |(1<<NFlag)
\r
2634 .hword (0x38<<8) |(1<<NFlag)
\r
2635 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)
\r
2636 .hword (0x34<<8) |(1<<NFlag)
\r
2637 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)
\r
2638 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)
\r
2639 .hword (0x37<<8) |(1<<NFlag)
\r
2640 .hword (0x38<<8) |(1<<NFlag)
\r
2641 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)
\r
2642 .hword (0x40<<8) |(1<<NFlag)
\r
2643 .hword (0x41<<8) |(1<<VFlag)|(1<<NFlag)
\r
2644 .hword (0x42<<8) |(1<<VFlag)|(1<<NFlag)
\r
2645 .hword (0x43<<8) |(1<<NFlag)
\r
2646 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)
\r
2647 .hword (0x45<<8) |(1<<NFlag)
\r
2648 .hword (0x46<<8) |(1<<NFlag)
\r
2649 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)
\r
2650 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)
\r
2651 .hword (0x49<<8) |(1<<NFlag)
\r
2652 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)
\r
2653 .hword (0x45<<8) |(1<<NFlag)
\r
2654 .hword (0x46<<8) |(1<<NFlag)
\r
2655 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)
\r
2656 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)
\r
2657 .hword (0x49<<8) |(1<<NFlag)
\r
2658 .hword (0x50<<8) |(1<<VFlag)|(1<<NFlag)
\r
2659 .hword (0x51<<8) |(1<<NFlag)
\r
2660 .hword (0x52<<8) |(1<<NFlag)
\r
2661 .hword (0x53<<8) |(1<<VFlag)|(1<<NFlag)
\r
2662 .hword (0x54<<8) |(1<<NFlag)
\r
2663 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)
\r
2664 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)
\r
2665 .hword (0x57<<8) |(1<<NFlag)
\r
2666 .hword (0x58<<8) |(1<<NFlag)
\r
2667 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)
\r
2668 .hword (0x54<<8) |(1<<NFlag)
\r
2669 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)
\r
2670 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)
\r
2671 .hword (0x57<<8) |(1<<NFlag)
\r
2672 .hword (0x58<<8) |(1<<NFlag)
\r
2673 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)
\r
2674 .hword (0x60<<8) |(1<<VFlag)|(1<<NFlag)
\r
2675 .hword (0x61<<8) |(1<<NFlag)
\r
2676 .hword (0x62<<8) |(1<<NFlag)
\r
2677 .hword (0x63<<8) |(1<<VFlag)|(1<<NFlag)
\r
2678 .hword (0x64<<8) |(1<<NFlag)
\r
2679 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)
\r
2680 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)
\r
2681 .hword (0x67<<8) |(1<<NFlag)
\r
2682 .hword (0x68<<8) |(1<<NFlag)
\r
2683 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)
\r
2684 .hword (0x64<<8) |(1<<NFlag)
\r
2685 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)
\r
2686 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)
\r
2687 .hword (0x67<<8) |(1<<NFlag)
\r
2688 .hword (0x68<<8) |(1<<NFlag)
\r
2689 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)
\r
2690 .hword (0x70<<8) |(1<<NFlag)
\r
2691 .hword (0x71<<8) |(1<<VFlag)|(1<<NFlag)
\r
2692 .hword (0x72<<8) |(1<<VFlag)|(1<<NFlag)
\r
2693 .hword (0x73<<8) |(1<<NFlag)
\r
2694 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)
\r
2695 .hword (0x75<<8) |(1<<NFlag)
\r
2696 .hword (0x76<<8) |(1<<NFlag)
\r
2697 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)
\r
2698 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)
\r
2699 .hword (0x79<<8) |(1<<NFlag)
\r
2700 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)
\r
2701 .hword (0x75<<8) |(1<<NFlag)
\r
2702 .hword (0x76<<8) |(1<<NFlag)
\r
2703 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)
\r
2704 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)
\r
2705 .hword (0x79<<8) |(1<<NFlag)
\r
2706 .hword (0x80<<8)|(1<<SFlag) |(1<<NFlag)
\r
2707 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2708 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2709 .hword (0x83<<8)|(1<<SFlag) |(1<<NFlag)
\r
2710 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2711 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)
\r
2712 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)
\r
2713 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2714 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2715 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)
\r
2716 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2717 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)
\r
2718 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)
\r
2719 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2720 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2721 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)
\r
2722 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2723 .hword (0x91<<8)|(1<<SFlag) |(1<<NFlag)
\r
2724 .hword (0x92<<8)|(1<<SFlag) |(1<<NFlag)
\r
2725 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2726 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)
\r
2727 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2728 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2729 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)
\r
2730 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)
\r
2731 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
2732 .hword (0x34<<8) |(1<<NFlag)|(1<<CFlag)
\r
2733 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2734 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2735 .hword (0x37<<8) |(1<<NFlag)|(1<<CFlag)
\r
2736 .hword (0x38<<8) |(1<<NFlag)|(1<<CFlag)
\r
2737 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2738 .hword (0x40<<8) |(1<<NFlag)|(1<<CFlag)
\r
2739 .hword (0x41<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2740 .hword (0x42<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2741 .hword (0x43<<8) |(1<<NFlag)|(1<<CFlag)
\r
2742 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2743 .hword (0x45<<8) |(1<<NFlag)|(1<<CFlag)
\r
2744 .hword (0x46<<8) |(1<<NFlag)|(1<<CFlag)
\r
2745 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2746 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2747 .hword (0x49<<8) |(1<<NFlag)|(1<<CFlag)
\r
2748 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2749 .hword (0x45<<8) |(1<<NFlag)|(1<<CFlag)
\r
2750 .hword (0x46<<8) |(1<<NFlag)|(1<<CFlag)
\r
2751 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2752 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2753 .hword (0x49<<8) |(1<<NFlag)|(1<<CFlag)
\r
2754 .hword (0x50<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2755 .hword (0x51<<8) |(1<<NFlag)|(1<<CFlag)
\r
2756 .hword (0x52<<8) |(1<<NFlag)|(1<<CFlag)
\r
2757 .hword (0x53<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2758 .hword (0x54<<8) |(1<<NFlag)|(1<<CFlag)
\r
2759 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2760 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2761 .hword (0x57<<8) |(1<<NFlag)|(1<<CFlag)
\r
2762 .hword (0x58<<8) |(1<<NFlag)|(1<<CFlag)
\r
2763 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2764 .hword (0x54<<8) |(1<<NFlag)|(1<<CFlag)
\r
2765 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2766 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2767 .hword (0x57<<8) |(1<<NFlag)|(1<<CFlag)
\r
2768 .hword (0x58<<8) |(1<<NFlag)|(1<<CFlag)
\r
2769 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2770 .hword (0x60<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2771 .hword (0x61<<8) |(1<<NFlag)|(1<<CFlag)
\r
2772 .hword (0x62<<8) |(1<<NFlag)|(1<<CFlag)
\r
2773 .hword (0x63<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2774 .hword (0x64<<8) |(1<<NFlag)|(1<<CFlag)
\r
2775 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2776 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2777 .hword (0x67<<8) |(1<<NFlag)|(1<<CFlag)
\r
2778 .hword (0x68<<8) |(1<<NFlag)|(1<<CFlag)
\r
2779 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2780 .hword (0x64<<8) |(1<<NFlag)|(1<<CFlag)
\r
2781 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2782 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2783 .hword (0x67<<8) |(1<<NFlag)|(1<<CFlag)
\r
2784 .hword (0x68<<8) |(1<<NFlag)|(1<<CFlag)
\r
2785 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2786 .hword (0x70<<8) |(1<<NFlag)|(1<<CFlag)
\r
2787 .hword (0x71<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2788 .hword (0x72<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2789 .hword (0x73<<8) |(1<<NFlag)|(1<<CFlag)
\r
2790 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2791 .hword (0x75<<8) |(1<<NFlag)|(1<<CFlag)
\r
2792 .hword (0x76<<8) |(1<<NFlag)|(1<<CFlag)
\r
2793 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2794 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2795 .hword (0x79<<8) |(1<<NFlag)|(1<<CFlag)
\r
2796 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2797 .hword (0x75<<8) |(1<<NFlag)|(1<<CFlag)
\r
2798 .hword (0x76<<8) |(1<<NFlag)|(1<<CFlag)
\r
2799 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2800 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2801 .hword (0x79<<8) |(1<<NFlag)|(1<<CFlag)
\r
2802 .hword (0x80<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2803 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2804 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2805 .hword (0x83<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2806 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2807 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2808 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2809 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2810 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2811 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2812 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2813 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2814 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2815 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2816 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2817 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2818 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2819 .hword (0x91<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2820 .hword (0x92<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2821 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2822 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2823 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2824 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2825 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2826 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2827 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2828 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2829 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2830 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2831 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2832 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2833 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2834 .hword (0xA0<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2835 .hword (0xA1<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2836 .hword (0xA2<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2837 .hword (0xA3<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2838 .hword (0xA4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2839 .hword (0xA5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2840 .hword (0xA6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2841 .hword (0xA7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2842 .hword (0xA8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2843 .hword (0xA9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2844 .hword (0xA4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2845 .hword (0xA5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2846 .hword (0xA6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2847 .hword (0xA7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2848 .hword (0xA8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2849 .hword (0xA9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2850 .hword (0xB0<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2851 .hword (0xB1<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2852 .hword (0xB2<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2853 .hword (0xB3<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2854 .hword (0xB4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2855 .hword (0xB5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2856 .hword (0xB6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2857 .hword (0xB7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2858 .hword (0xB8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2859 .hword (0xB9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2860 .hword (0xB4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2861 .hword (0xB5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2862 .hword (0xB6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2863 .hword (0xB7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2864 .hword (0xB8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2865 .hword (0xB9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2866 .hword (0xC0<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2867 .hword (0xC1<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2868 .hword (0xC2<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2869 .hword (0xC3<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2870 .hword (0xC4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2871 .hword (0xC5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2872 .hword (0xC6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2873 .hword (0xC7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2874 .hword (0xC8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2875 .hword (0xC9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2876 .hword (0xC4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2877 .hword (0xC5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2878 .hword (0xC6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2879 .hword (0xC7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2880 .hword (0xC8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2881 .hword (0xC9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2882 .hword (0xD0<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2883 .hword (0xD1<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2884 .hword (0xD2<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2885 .hword (0xD3<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2886 .hword (0xD4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2887 .hword (0xD5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2888 .hword (0xD6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2889 .hword (0xD7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2890 .hword (0xD8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2891 .hword (0xD9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2892 .hword (0xD4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2893 .hword (0xD5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2894 .hword (0xD6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2895 .hword (0xD7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2896 .hword (0xD8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2897 .hword (0xD9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2898 .hword (0xE0<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2899 .hword (0xE1<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2900 .hword (0xE2<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2901 .hword (0xE3<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2902 .hword (0xE4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2903 .hword (0xE5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2904 .hword (0xE6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2905 .hword (0xE7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2906 .hword (0xE8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2907 .hword (0xE9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2908 .hword (0xE4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2909 .hword (0xE5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2910 .hword (0xE6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2911 .hword (0xE7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2912 .hword (0xE8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2913 .hword (0xE9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2914 .hword (0xF0<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2915 .hword (0xF1<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2916 .hword (0xF2<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2917 .hword (0xF3<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2918 .hword (0xF4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2919 .hword (0xF5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2920 .hword (0xF6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2921 .hword (0xF7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2922 .hword (0xF8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2923 .hword (0xF9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2924 .hword (0xF4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2925 .hword (0xF5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2926 .hword (0xF6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2927 .hword (0xF7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2928 .hword (0xF8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
2929 .hword (0xF9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2930 .hword (0x00<<8) |(1<<ZFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2931 .hword (0x01<<8) |(1<<NFlag)|(1<<CFlag)
\r
2932 .hword (0x02<<8) |(1<<NFlag)|(1<<CFlag)
\r
2933 .hword (0x03<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2934 .hword (0x04<<8) |(1<<NFlag)|(1<<CFlag)
\r
2935 .hword (0x05<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2936 .hword (0x06<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2937 .hword (0x07<<8) |(1<<NFlag)|(1<<CFlag)
\r
2938 .hword (0x08<<8) |(1<<NFlag)|(1<<CFlag)
\r
2939 .hword (0x09<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2940 .hword (0x04<<8) |(1<<NFlag)|(1<<CFlag)
\r
2941 .hword (0x05<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2942 .hword (0x06<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2943 .hword (0x07<<8) |(1<<NFlag)|(1<<CFlag)
\r
2944 .hword (0x08<<8) |(1<<NFlag)|(1<<CFlag)
\r
2945 .hword (0x09<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2946 .hword (0x10<<8) |(1<<NFlag)|(1<<CFlag)
\r
2947 .hword (0x11<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2948 .hword (0x12<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2949 .hword (0x13<<8) |(1<<NFlag)|(1<<CFlag)
\r
2950 .hword (0x14<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2951 .hword (0x15<<8) |(1<<NFlag)|(1<<CFlag)
\r
2952 .hword (0x16<<8) |(1<<NFlag)|(1<<CFlag)
\r
2953 .hword (0x17<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2954 .hword (0x18<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2955 .hword (0x19<<8) |(1<<NFlag)|(1<<CFlag)
\r
2956 .hword (0x14<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2957 .hword (0x15<<8) |(1<<NFlag)|(1<<CFlag)
\r
2958 .hword (0x16<<8) |(1<<NFlag)|(1<<CFlag)
\r
2959 .hword (0x17<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2960 .hword (0x18<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2961 .hword (0x19<<8) |(1<<NFlag)|(1<<CFlag)
\r
2962 .hword (0x20<<8) |(1<<NFlag)|(1<<CFlag)
\r
2963 .hword (0x21<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2964 .hword (0x22<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2965 .hword (0x23<<8) |(1<<NFlag)|(1<<CFlag)
\r
2966 .hword (0x24<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2967 .hword (0x25<<8) |(1<<NFlag)|(1<<CFlag)
\r
2968 .hword (0x26<<8) |(1<<NFlag)|(1<<CFlag)
\r
2969 .hword (0x27<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2970 .hword (0x28<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2971 .hword (0x29<<8) |(1<<NFlag)|(1<<CFlag)
\r
2972 .hword (0x24<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2973 .hword (0x25<<8) |(1<<NFlag)|(1<<CFlag)
\r
2974 .hword (0x26<<8) |(1<<NFlag)|(1<<CFlag)
\r
2975 .hword (0x27<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2976 .hword (0x28<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2977 .hword (0x29<<8) |(1<<NFlag)|(1<<CFlag)
\r
2978 .hword (0x30<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2979 .hword (0x31<<8) |(1<<NFlag)|(1<<CFlag)
\r
2980 .hword (0x32<<8) |(1<<NFlag)|(1<<CFlag)
\r
2981 .hword (0x33<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2982 .hword (0x34<<8) |(1<<NFlag)|(1<<CFlag)
\r
2983 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2984 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2985 .hword (0x37<<8) |(1<<NFlag)|(1<<CFlag)
\r
2986 .hword (0x38<<8) |(1<<NFlag)|(1<<CFlag)
\r
2987 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2988 .hword (0x34<<8) |(1<<NFlag)|(1<<CFlag)
\r
2989 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2990 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2991 .hword (0x37<<8) |(1<<NFlag)|(1<<CFlag)
\r
2992 .hword (0x38<<8) |(1<<NFlag)|(1<<CFlag)
\r
2993 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2994 .hword (0x40<<8) |(1<<NFlag)|(1<<CFlag)
\r
2995 .hword (0x41<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2996 .hword (0x42<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2997 .hword (0x43<<8) |(1<<NFlag)|(1<<CFlag)
\r
2998 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
2999 .hword (0x45<<8) |(1<<NFlag)|(1<<CFlag)
\r
3000 .hword (0x46<<8) |(1<<NFlag)|(1<<CFlag)
\r
3001 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3002 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3003 .hword (0x49<<8) |(1<<NFlag)|(1<<CFlag)
\r
3004 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3005 .hword (0x45<<8) |(1<<NFlag)|(1<<CFlag)
\r
3006 .hword (0x46<<8) |(1<<NFlag)|(1<<CFlag)
\r
3007 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3008 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3009 .hword (0x49<<8) |(1<<NFlag)|(1<<CFlag)
\r
3010 .hword (0x50<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3011 .hword (0x51<<8) |(1<<NFlag)|(1<<CFlag)
\r
3012 .hword (0x52<<8) |(1<<NFlag)|(1<<CFlag)
\r
3013 .hword (0x53<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3014 .hword (0x54<<8) |(1<<NFlag)|(1<<CFlag)
\r
3015 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3016 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3017 .hword (0x57<<8) |(1<<NFlag)|(1<<CFlag)
\r
3018 .hword (0x58<<8) |(1<<NFlag)|(1<<CFlag)
\r
3019 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3020 .hword (0x54<<8) |(1<<NFlag)|(1<<CFlag)
\r
3021 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3022 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3023 .hword (0x57<<8) |(1<<NFlag)|(1<<CFlag)
\r
3024 .hword (0x58<<8) |(1<<NFlag)|(1<<CFlag)
\r
3025 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3026 .hword (0x60<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3027 .hword (0x61<<8) |(1<<NFlag)|(1<<CFlag)
\r
3028 .hword (0x62<<8) |(1<<NFlag)|(1<<CFlag)
\r
3029 .hword (0x63<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3030 .hword (0x64<<8) |(1<<NFlag)|(1<<CFlag)
\r
3031 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3032 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3033 .hword (0x67<<8) |(1<<NFlag)|(1<<CFlag)
\r
3034 .hword (0x68<<8) |(1<<NFlag)|(1<<CFlag)
\r
3035 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3036 .hword (0x64<<8) |(1<<NFlag)|(1<<CFlag)
\r
3037 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3038 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3039 .hword (0x67<<8) |(1<<NFlag)|(1<<CFlag)
\r
3040 .hword (0x68<<8) |(1<<NFlag)|(1<<CFlag)
\r
3041 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3042 .hword (0x70<<8) |(1<<NFlag)|(1<<CFlag)
\r
3043 .hword (0x71<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3044 .hword (0x72<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3045 .hword (0x73<<8) |(1<<NFlag)|(1<<CFlag)
\r
3046 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3047 .hword (0x75<<8) |(1<<NFlag)|(1<<CFlag)
\r
3048 .hword (0x76<<8) |(1<<NFlag)|(1<<CFlag)
\r
3049 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3050 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3051 .hword (0x79<<8) |(1<<NFlag)|(1<<CFlag)
\r
3052 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3053 .hword (0x75<<8) |(1<<NFlag)|(1<<CFlag)
\r
3054 .hword (0x76<<8) |(1<<NFlag)|(1<<CFlag)
\r
3055 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3056 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3057 .hword (0x79<<8) |(1<<NFlag)|(1<<CFlag)
\r
3058 .hword (0x80<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3059 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3060 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3061 .hword (0x83<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3062 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3063 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3064 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3065 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3066 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3067 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3068 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3069 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3070 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3071 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3072 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3073 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3074 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3075 .hword (0x91<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3076 .hword (0x92<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3077 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3078 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3079 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3080 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3081 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3082 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3083 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3084 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3085 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3086 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3087 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3088 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3089 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3090 .hword (0xFA<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3091 .hword (0xFB<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)
\r
3092 .hword (0xFC<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3093 .hword (0xFD<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)
\r
3094 .hword (0xFE<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)
\r
3095 .hword (0xFF<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3096 .hword (0x00<<8) |(1<<ZFlag) |(1<<VFlag)|(1<<NFlag)
\r
3097 .hword (0x01<<8) |(1<<NFlag)
\r
3098 .hword (0x02<<8) |(1<<NFlag)
\r
3099 .hword (0x03<<8) |(1<<VFlag)|(1<<NFlag)
\r
3100 .hword (0x04<<8) |(1<<NFlag)
\r
3101 .hword (0x05<<8) |(1<<VFlag)|(1<<NFlag)
\r
3102 .hword (0x06<<8) |(1<<VFlag)|(1<<NFlag)
\r
3103 .hword (0x07<<8) |(1<<NFlag)
\r
3104 .hword (0x08<<8) |(1<<NFlag)
\r
3105 .hword (0x09<<8) |(1<<VFlag)|(1<<NFlag)
\r
3106 .hword (0x0A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3107 .hword (0x0B<<8) |(1<<HFlag) |(1<<NFlag)
\r
3108 .hword (0x0C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3109 .hword (0x0D<<8) |(1<<HFlag) |(1<<NFlag)
\r
3110 .hword (0x0E<<8) |(1<<HFlag) |(1<<NFlag)
\r
3111 .hword (0x0F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3112 .hword (0x10<<8) |(1<<NFlag)
\r
3113 .hword (0x11<<8) |(1<<VFlag)|(1<<NFlag)
\r
3114 .hword (0x12<<8) |(1<<VFlag)|(1<<NFlag)
\r
3115 .hword (0x13<<8) |(1<<NFlag)
\r
3116 .hword (0x14<<8) |(1<<VFlag)|(1<<NFlag)
\r
3117 .hword (0x15<<8) |(1<<NFlag)
\r
3118 .hword (0x16<<8) |(1<<NFlag)
\r
3119 .hword (0x17<<8) |(1<<VFlag)|(1<<NFlag)
\r
3120 .hword (0x18<<8) |(1<<VFlag)|(1<<NFlag)
\r
3121 .hword (0x19<<8) |(1<<NFlag)
\r
3122 .hword (0x1A<<8) |(1<<HFlag) |(1<<NFlag)
\r
3123 .hword (0x1B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3124 .hword (0x1C<<8) |(1<<HFlag) |(1<<NFlag)
\r
3125 .hword (0x1D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3126 .hword (0x1E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3127 .hword (0x1F<<8) |(1<<HFlag) |(1<<NFlag)
\r
3128 .hword (0x20<<8) |(1<<NFlag)
\r
3129 .hword (0x21<<8) |(1<<VFlag)|(1<<NFlag)
\r
3130 .hword (0x22<<8) |(1<<VFlag)|(1<<NFlag)
\r
3131 .hword (0x23<<8) |(1<<NFlag)
\r
3132 .hword (0x24<<8) |(1<<VFlag)|(1<<NFlag)
\r
3133 .hword (0x25<<8) |(1<<NFlag)
\r
3134 .hword (0x26<<8) |(1<<NFlag)
\r
3135 .hword (0x27<<8) |(1<<VFlag)|(1<<NFlag)
\r
3136 .hword (0x28<<8) |(1<<VFlag)|(1<<NFlag)
\r
3137 .hword (0x29<<8) |(1<<NFlag)
\r
3138 .hword (0x2A<<8) |(1<<HFlag) |(1<<NFlag)
\r
3139 .hword (0x2B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3140 .hword (0x2C<<8) |(1<<HFlag) |(1<<NFlag)
\r
3141 .hword (0x2D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3142 .hword (0x2E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3143 .hword (0x2F<<8) |(1<<HFlag) |(1<<NFlag)
\r
3144 .hword (0x30<<8) |(1<<VFlag)|(1<<NFlag)
\r
3145 .hword (0x31<<8) |(1<<NFlag)
\r
3146 .hword (0x32<<8) |(1<<NFlag)
\r
3147 .hword (0x33<<8) |(1<<VFlag)|(1<<NFlag)
\r
3148 .hword (0x34<<8) |(1<<NFlag)
\r
3149 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)
\r
3150 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)
\r
3151 .hword (0x37<<8) |(1<<NFlag)
\r
3152 .hword (0x38<<8) |(1<<NFlag)
\r
3153 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)
\r
3154 .hword (0x3A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3155 .hword (0x3B<<8) |(1<<HFlag) |(1<<NFlag)
\r
3156 .hword (0x3C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3157 .hword (0x3D<<8) |(1<<HFlag) |(1<<NFlag)
\r
3158 .hword (0x3E<<8) |(1<<HFlag) |(1<<NFlag)
\r
3159 .hword (0x3F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3160 .hword (0x40<<8) |(1<<NFlag)
\r
3161 .hword (0x41<<8) |(1<<VFlag)|(1<<NFlag)
\r
3162 .hword (0x42<<8) |(1<<VFlag)|(1<<NFlag)
\r
3163 .hword (0x43<<8) |(1<<NFlag)
\r
3164 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)
\r
3165 .hword (0x45<<8) |(1<<NFlag)
\r
3166 .hword (0x46<<8) |(1<<NFlag)
\r
3167 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)
\r
3168 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)
\r
3169 .hword (0x49<<8) |(1<<NFlag)
\r
3170 .hword (0x4A<<8) |(1<<HFlag) |(1<<NFlag)
\r
3171 .hword (0x4B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3172 .hword (0x4C<<8) |(1<<HFlag) |(1<<NFlag)
\r
3173 .hword (0x4D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3174 .hword (0x4E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3175 .hword (0x4F<<8) |(1<<HFlag) |(1<<NFlag)
\r
3176 .hword (0x50<<8) |(1<<VFlag)|(1<<NFlag)
\r
3177 .hword (0x51<<8) |(1<<NFlag)
\r
3178 .hword (0x52<<8) |(1<<NFlag)
\r
3179 .hword (0x53<<8) |(1<<VFlag)|(1<<NFlag)
\r
3180 .hword (0x54<<8) |(1<<NFlag)
\r
3181 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)
\r
3182 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)
\r
3183 .hword (0x57<<8) |(1<<NFlag)
\r
3184 .hword (0x58<<8) |(1<<NFlag)
\r
3185 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)
\r
3186 .hword (0x5A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3187 .hword (0x5B<<8) |(1<<HFlag) |(1<<NFlag)
\r
3188 .hword (0x5C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3189 .hword (0x5D<<8) |(1<<HFlag) |(1<<NFlag)
\r
3190 .hword (0x5E<<8) |(1<<HFlag) |(1<<NFlag)
\r
3191 .hword (0x5F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3192 .hword (0x60<<8) |(1<<VFlag)|(1<<NFlag)
\r
3193 .hword (0x61<<8) |(1<<NFlag)
\r
3194 .hword (0x62<<8) |(1<<NFlag)
\r
3195 .hword (0x63<<8) |(1<<VFlag)|(1<<NFlag)
\r
3196 .hword (0x64<<8) |(1<<NFlag)
\r
3197 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)
\r
3198 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)
\r
3199 .hword (0x67<<8) |(1<<NFlag)
\r
3200 .hword (0x68<<8) |(1<<NFlag)
\r
3201 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)
\r
3202 .hword (0x6A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3203 .hword (0x6B<<8) |(1<<HFlag) |(1<<NFlag)
\r
3204 .hword (0x6C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3205 .hword (0x6D<<8) |(1<<HFlag) |(1<<NFlag)
\r
3206 .hword (0x6E<<8) |(1<<HFlag) |(1<<NFlag)
\r
3207 .hword (0x6F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3208 .hword (0x70<<8) |(1<<NFlag)
\r
3209 .hword (0x71<<8) |(1<<VFlag)|(1<<NFlag)
\r
3210 .hword (0x72<<8) |(1<<VFlag)|(1<<NFlag)
\r
3211 .hword (0x73<<8) |(1<<NFlag)
\r
3212 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)
\r
3213 .hword (0x75<<8) |(1<<NFlag)
\r
3214 .hword (0x76<<8) |(1<<NFlag)
\r
3215 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)
\r
3216 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)
\r
3217 .hword (0x79<<8) |(1<<NFlag)
\r
3218 .hword (0x7A<<8) |(1<<HFlag) |(1<<NFlag)
\r
3219 .hword (0x7B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3220 .hword (0x7C<<8) |(1<<HFlag) |(1<<NFlag)
\r
3221 .hword (0x7D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3222 .hword (0x7E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3223 .hword (0x7F<<8) |(1<<HFlag) |(1<<NFlag)
\r
3224 .hword (0x80<<8)|(1<<SFlag) |(1<<NFlag)
\r
3225 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3226 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3227 .hword (0x83<<8)|(1<<SFlag) |(1<<NFlag)
\r
3228 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3229 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)
\r
3230 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)
\r
3231 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3232 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3233 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)
\r
3234 .hword (0x8A<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)
\r
3235 .hword (0x8B<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3236 .hword (0x8C<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)
\r
3237 .hword (0x8D<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3238 .hword (0x8E<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)
\r
3239 .hword (0x8F<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)
\r
3240 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3241 .hword (0x91<<8)|(1<<SFlag) |(1<<NFlag)
\r
3242 .hword (0x92<<8)|(1<<SFlag) |(1<<NFlag)
\r
3243 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)
\r
3244 .hword (0x34<<8) |(1<<NFlag)|(1<<CFlag)
\r
3245 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3246 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3247 .hword (0x37<<8) |(1<<NFlag)|(1<<CFlag)
\r
3248 .hword (0x38<<8) |(1<<NFlag)|(1<<CFlag)
\r
3249 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3250 .hword (0x3A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3251 .hword (0x3B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3252 .hword (0x3C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3253 .hword (0x3D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3254 .hword (0x3E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3255 .hword (0x3F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3256 .hword (0x40<<8) |(1<<NFlag)|(1<<CFlag)
\r
3257 .hword (0x41<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3258 .hword (0x42<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3259 .hword (0x43<<8) |(1<<NFlag)|(1<<CFlag)
\r
3260 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3261 .hword (0x45<<8) |(1<<NFlag)|(1<<CFlag)
\r
3262 .hword (0x46<<8) |(1<<NFlag)|(1<<CFlag)
\r
3263 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3264 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3265 .hword (0x49<<8) |(1<<NFlag)|(1<<CFlag)
\r
3266 .hword (0x4A<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3267 .hword (0x4B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3268 .hword (0x4C<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3269 .hword (0x4D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3270 .hword (0x4E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3271 .hword (0x4F<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3272 .hword (0x50<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3273 .hword (0x51<<8) |(1<<NFlag)|(1<<CFlag)
\r
3274 .hword (0x52<<8) |(1<<NFlag)|(1<<CFlag)
\r
3275 .hword (0x53<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3276 .hword (0x54<<8) |(1<<NFlag)|(1<<CFlag)
\r
3277 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3278 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3279 .hword (0x57<<8) |(1<<NFlag)|(1<<CFlag)
\r
3280 .hword (0x58<<8) |(1<<NFlag)|(1<<CFlag)
\r
3281 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3282 .hword (0x5A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3283 .hword (0x5B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3284 .hword (0x5C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3285 .hword (0x5D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3286 .hword (0x5E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3287 .hword (0x5F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3288 .hword (0x60<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3289 .hword (0x61<<8) |(1<<NFlag)|(1<<CFlag)
\r
3290 .hword (0x62<<8) |(1<<NFlag)|(1<<CFlag)
\r
3291 .hword (0x63<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3292 .hword (0x64<<8) |(1<<NFlag)|(1<<CFlag)
\r
3293 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3294 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3295 .hword (0x67<<8) |(1<<NFlag)|(1<<CFlag)
\r
3296 .hword (0x68<<8) |(1<<NFlag)|(1<<CFlag)
\r
3297 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3298 .hword (0x6A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3299 .hword (0x6B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3300 .hword (0x6C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3301 .hword (0x6D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3302 .hword (0x6E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3303 .hword (0x6F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3304 .hword (0x70<<8) |(1<<NFlag)|(1<<CFlag)
\r
3305 .hword (0x71<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3306 .hword (0x72<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3307 .hword (0x73<<8) |(1<<NFlag)|(1<<CFlag)
\r
3308 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3309 .hword (0x75<<8) |(1<<NFlag)|(1<<CFlag)
\r
3310 .hword (0x76<<8) |(1<<NFlag)|(1<<CFlag)
\r
3311 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3312 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3313 .hword (0x79<<8) |(1<<NFlag)|(1<<CFlag)
\r
3314 .hword (0x7A<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3315 .hword (0x7B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3316 .hword (0x7C<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3317 .hword (0x7D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3318 .hword (0x7E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3319 .hword (0x7F<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3320 .hword (0x80<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3321 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3322 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3323 .hword (0x83<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3324 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3325 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3326 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3327 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3328 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3329 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3330 .hword (0x8A<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3331 .hword (0x8B<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3332 .hword (0x8C<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3333 .hword (0x8D<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3334 .hword (0x8E<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3335 .hword (0x8F<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3336 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3337 .hword (0x91<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3338 .hword (0x92<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3339 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3340 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3341 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3342 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3343 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3344 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3345 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3346 .hword (0x9A<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3347 .hword (0x9B<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3348 .hword (0x9C<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3349 .hword (0x9D<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3350 .hword (0x9E<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3351 .hword (0x9F<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3352 .hword (0xA0<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3353 .hword (0xA1<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3354 .hword (0xA2<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3355 .hword (0xA3<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3356 .hword (0xA4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3357 .hword (0xA5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3358 .hword (0xA6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3359 .hword (0xA7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3360 .hword (0xA8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3361 .hword (0xA9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3362 .hword (0xAA<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3363 .hword (0xAB<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3364 .hword (0xAC<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3365 .hword (0xAD<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3366 .hword (0xAE<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3367 .hword (0xAF<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3368 .hword (0xB0<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3369 .hword (0xB1<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3370 .hword (0xB2<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3371 .hword (0xB3<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3372 .hword (0xB4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3373 .hword (0xB5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3374 .hword (0xB6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3375 .hword (0xB7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3376 .hword (0xB8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3377 .hword (0xB9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3378 .hword (0xBA<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3379 .hword (0xBB<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3380 .hword (0xBC<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3381 .hword (0xBD<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3382 .hword (0xBE<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3383 .hword (0xBF<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3384 .hword (0xC0<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3385 .hword (0xC1<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3386 .hword (0xC2<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3387 .hword (0xC3<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3388 .hword (0xC4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3389 .hword (0xC5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3390 .hword (0xC6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3391 .hword (0xC7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3392 .hword (0xC8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3393 .hword (0xC9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3394 .hword (0xCA<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3395 .hword (0xCB<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3396 .hword (0xCC<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3397 .hword (0xCD<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3398 .hword (0xCE<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3399 .hword (0xCF<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3400 .hword (0xD0<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3401 .hword (0xD1<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3402 .hword (0xD2<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3403 .hword (0xD3<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3404 .hword (0xD4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3405 .hword (0xD5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3406 .hword (0xD6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3407 .hword (0xD7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3408 .hword (0xD8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3409 .hword (0xD9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3410 .hword (0xDA<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3411 .hword (0xDB<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3412 .hword (0xDC<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3413 .hword (0xDD<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3414 .hword (0xDE<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3415 .hword (0xDF<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3416 .hword (0xE0<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3417 .hword (0xE1<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3418 .hword (0xE2<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3419 .hword (0xE3<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3420 .hword (0xE4<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3421 .hword (0xE5<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3422 .hword (0xE6<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3423 .hword (0xE7<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3424 .hword (0xE8<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3425 .hword (0xE9<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3426 .hword (0xEA<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3427 .hword (0xEB<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3428 .hword (0xEC<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3429 .hword (0xED<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3430 .hword (0xEE<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3431 .hword (0xEF<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3432 .hword (0xF0<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3433 .hword (0xF1<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3434 .hword (0xF2<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3435 .hword (0xF3<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3436 .hword (0xF4<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3437 .hword (0xF5<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3438 .hword (0xF6<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3439 .hword (0xF7<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3440 .hword (0xF8<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3441 .hword (0xF9<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3442 .hword (0xFA<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3443 .hword (0xFB<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3444 .hword (0xFC<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3445 .hword (0xFD<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3446 .hword (0xFE<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3447 .hword (0xFF<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3448 .hword (0x00<<8) |(1<<ZFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3449 .hword (0x01<<8) |(1<<NFlag)|(1<<CFlag)
\r
3450 .hword (0x02<<8) |(1<<NFlag)|(1<<CFlag)
\r
3451 .hword (0x03<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3452 .hword (0x04<<8) |(1<<NFlag)|(1<<CFlag)
\r
3453 .hword (0x05<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3454 .hword (0x06<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3455 .hword (0x07<<8) |(1<<NFlag)|(1<<CFlag)
\r
3456 .hword (0x08<<8) |(1<<NFlag)|(1<<CFlag)
\r
3457 .hword (0x09<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3458 .hword (0x0A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3459 .hword (0x0B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3460 .hword (0x0C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3461 .hword (0x0D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3462 .hword (0x0E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3463 .hword (0x0F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3464 .hword (0x10<<8) |(1<<NFlag)|(1<<CFlag)
\r
3465 .hword (0x11<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3466 .hword (0x12<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3467 .hword (0x13<<8) |(1<<NFlag)|(1<<CFlag)
\r
3468 .hword (0x14<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3469 .hword (0x15<<8) |(1<<NFlag)|(1<<CFlag)
\r
3470 .hword (0x16<<8) |(1<<NFlag)|(1<<CFlag)
\r
3471 .hword (0x17<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3472 .hword (0x18<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3473 .hword (0x19<<8) |(1<<NFlag)|(1<<CFlag)
\r
3474 .hword (0x1A<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3475 .hword (0x1B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3476 .hword (0x1C<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3477 .hword (0x1D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3478 .hword (0x1E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3479 .hword (0x1F<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3480 .hword (0x20<<8) |(1<<NFlag)|(1<<CFlag)
\r
3481 .hword (0x21<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3482 .hword (0x22<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3483 .hword (0x23<<8) |(1<<NFlag)|(1<<CFlag)
\r
3484 .hword (0x24<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3485 .hword (0x25<<8) |(1<<NFlag)|(1<<CFlag)
\r
3486 .hword (0x26<<8) |(1<<NFlag)|(1<<CFlag)
\r
3487 .hword (0x27<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3488 .hword (0x28<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3489 .hword (0x29<<8) |(1<<NFlag)|(1<<CFlag)
\r
3490 .hword (0x2A<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3491 .hword (0x2B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3492 .hword (0x2C<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3493 .hword (0x2D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3494 .hword (0x2E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3495 .hword (0x2F<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3496 .hword (0x30<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3497 .hword (0x31<<8) |(1<<NFlag)|(1<<CFlag)
\r
3498 .hword (0x32<<8) |(1<<NFlag)|(1<<CFlag)
\r
3499 .hword (0x33<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3500 .hword (0x34<<8) |(1<<NFlag)|(1<<CFlag)
\r
3501 .hword (0x35<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3502 .hword (0x36<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3503 .hword (0x37<<8) |(1<<NFlag)|(1<<CFlag)
\r
3504 .hword (0x38<<8) |(1<<NFlag)|(1<<CFlag)
\r
3505 .hword (0x39<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3506 .hword (0x3A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3507 .hword (0x3B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3508 .hword (0x3C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3509 .hword (0x3D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3510 .hword (0x3E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3511 .hword (0x3F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3512 .hword (0x40<<8) |(1<<NFlag)|(1<<CFlag)
\r
3513 .hword (0x41<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3514 .hword (0x42<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3515 .hword (0x43<<8) |(1<<NFlag)|(1<<CFlag)
\r
3516 .hword (0x44<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3517 .hword (0x45<<8) |(1<<NFlag)|(1<<CFlag)
\r
3518 .hword (0x46<<8) |(1<<NFlag)|(1<<CFlag)
\r
3519 .hword (0x47<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3520 .hword (0x48<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3521 .hword (0x49<<8) |(1<<NFlag)|(1<<CFlag)
\r
3522 .hword (0x4A<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3523 .hword (0x4B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3524 .hword (0x4C<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3525 .hword (0x4D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3526 .hword (0x4E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3527 .hword (0x4F<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3528 .hword (0x50<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3529 .hword (0x51<<8) |(1<<NFlag)|(1<<CFlag)
\r
3530 .hword (0x52<<8) |(1<<NFlag)|(1<<CFlag)
\r
3531 .hword (0x53<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3532 .hword (0x54<<8) |(1<<NFlag)|(1<<CFlag)
\r
3533 .hword (0x55<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3534 .hword (0x56<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3535 .hword (0x57<<8) |(1<<NFlag)|(1<<CFlag)
\r
3536 .hword (0x58<<8) |(1<<NFlag)|(1<<CFlag)
\r
3537 .hword (0x59<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3538 .hword (0x5A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3539 .hword (0x5B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3540 .hword (0x5C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3541 .hword (0x5D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3542 .hword (0x5E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3543 .hword (0x5F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3544 .hword (0x60<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3545 .hword (0x61<<8) |(1<<NFlag)|(1<<CFlag)
\r
3546 .hword (0x62<<8) |(1<<NFlag)|(1<<CFlag)
\r
3547 .hword (0x63<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3548 .hword (0x64<<8) |(1<<NFlag)|(1<<CFlag)
\r
3549 .hword (0x65<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3550 .hword (0x66<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3551 .hword (0x67<<8) |(1<<NFlag)|(1<<CFlag)
\r
3552 .hword (0x68<<8) |(1<<NFlag)|(1<<CFlag)
\r
3553 .hword (0x69<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3554 .hword (0x6A<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3555 .hword (0x6B<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3556 .hword (0x6C<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3557 .hword (0x6D<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3558 .hword (0x6E<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3559 .hword (0x6F<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3560 .hword (0x70<<8) |(1<<NFlag)|(1<<CFlag)
\r
3561 .hword (0x71<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3562 .hword (0x72<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3563 .hword (0x73<<8) |(1<<NFlag)|(1<<CFlag)
\r
3564 .hword (0x74<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3565 .hword (0x75<<8) |(1<<NFlag)|(1<<CFlag)
\r
3566 .hword (0x76<<8) |(1<<NFlag)|(1<<CFlag)
\r
3567 .hword (0x77<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3568 .hword (0x78<<8) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3569 .hword (0x79<<8) |(1<<NFlag)|(1<<CFlag)
\r
3570 .hword (0x7A<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3571 .hword (0x7B<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3572 .hword (0x7C<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3573 .hword (0x7D<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3574 .hword (0x7E<<8) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3575 .hword (0x7F<<8) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3576 .hword (0x80<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3577 .hword (0x81<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3578 .hword (0x82<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3579 .hword (0x83<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3580 .hword (0x84<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3581 .hword (0x85<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3582 .hword (0x86<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3583 .hword (0x87<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3584 .hword (0x88<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3585 .hword (0x89<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3586 .hword (0x8A<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3587 .hword (0x8B<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3588 .hword (0x8C<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3589 .hword (0x8D<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3590 .hword (0x8E<<8)|(1<<SFlag) |(1<<HFlag)|(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3591 .hword (0x8F<<8)|(1<<SFlag) |(1<<HFlag) |(1<<NFlag)|(1<<CFlag)
\r
3592 .hword (0x90<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3593 .hword (0x91<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3594 .hword (0x92<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3595 .hword (0x93<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3596 .hword (0x94<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3597 .hword (0x95<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3598 .hword (0x96<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3599 .hword (0x97<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3600 .hword (0x98<<8)|(1<<SFlag) |(1<<NFlag)|(1<<CFlag)
\r
3601 .hword (0x99<<8)|(1<<SFlag) |(1<<VFlag)|(1<<NFlag)|(1<<CFlag)
\r
3605 AF_Z80: .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 0
\r
3606 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 1
\r
3607 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 2
\r
3608 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 3
\r
3609 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 4
\r
3610 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 5
\r
3611 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 6
\r
3612 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 7
\r
3613 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 8
\r
3614 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 9
\r
3615 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 10
\r
3616 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 11
\r
3617 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 12
\r
3618 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 13
\r
3619 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 14
\r
3620 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 15
\r
3621 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 16
\r
3622 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 17
\r
3623 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 18
\r
3624 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 19
\r
3625 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 20
\r
3626 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 21
\r
3627 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 22
\r
3628 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 23
\r
3629 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 24
\r
3630 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 25
\r
3631 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 26
\r
3632 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 27
\r
3633 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 28
\r
3634 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 29
\r
3635 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 30
\r
3636 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 31
\r
3637 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 32
\r
3638 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 33
\r
3639 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 34
\r
3640 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 35
\r
3641 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 36
\r
3642 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 37
\r
3643 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 38
\r
3644 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 39
\r
3645 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 40
\r
3646 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 41
\r
3647 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 42
\r
3648 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 43
\r
3649 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 44
\r
3650 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 45
\r
3651 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 46
\r
3652 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 47
\r
3653 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 48
\r
3654 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 49
\r
3655 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 50
\r
3656 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 51
\r
3657 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 52
\r
3658 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 53
\r
3659 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 54
\r
3660 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 55
\r
3661 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 56
\r
3662 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 57
\r
3663 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 58
\r
3664 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 59
\r
3665 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 60
\r
3666 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 61
\r
3667 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 62
\r
3668 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 63
\r
3669 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 64
\r
3670 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 65
\r
3671 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 66
\r
3672 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 67
\r
3673 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 68
\r
3674 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 69
\r
3675 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 70
\r
3676 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 71
\r
3677 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 72
\r
3678 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 73
\r
3679 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 74
\r
3680 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 75
\r
3681 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 76
\r
3682 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 77
\r
3683 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 78
\r
3684 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 79
\r
3685 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 80
\r
3686 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 81
\r
3687 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 82
\r
3688 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 83
\r
3689 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 84
\r
3690 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 85
\r
3691 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 86
\r
3692 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 87
\r
3693 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 88
\r
3694 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 89
\r
3695 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 90
\r
3696 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 91
\r
3697 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 92
\r
3698 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 93
\r
3699 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 94
\r
3700 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 95
\r
3701 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 96
\r
3702 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 97
\r
3703 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 98
\r
3704 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 99
\r
3705 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 100
\r
3706 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 101
\r
3707 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 102
\r
3708 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 103
\r
3709 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 104
\r
3710 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 105
\r
3711 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 106
\r
3712 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 107
\r
3713 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 108
\r
3714 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 109
\r
3715 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 110
\r
3716 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 111
\r
3717 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 112
\r
3718 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 113
\r
3719 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 114
\r
3720 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 115
\r
3721 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 116
\r
3722 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 117
\r
3723 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 118
\r
3724 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 119
\r
3725 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 120
\r
3726 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 121
\r
3727 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 122
\r
3728 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 123
\r
3729 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 124
\r
3730 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 125
\r
3731 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 126
\r
3732 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 127
\r
3733 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 128
\r
3734 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 129
\r
3735 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 130
\r
3736 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 131
\r
3737 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 132
\r
3738 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 133
\r
3739 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 134
\r
3740 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 135
\r
3741 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 136
\r
3742 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 137
\r
3743 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 138
\r
3744 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 139
\r
3745 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 140
\r
3746 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 141
\r
3747 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 142
\r
3748 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 143
\r
3749 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 144
\r
3750 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 145
\r
3751 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 146
\r
3752 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 147
\r
3753 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 148
\r
3754 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 149
\r
3755 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 150
\r
3756 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 151
\r
3757 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 152
\r
3758 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 153
\r
3759 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 154
\r
3760 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 155
\r
3761 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 156
\r
3762 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 157
\r
3763 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 158
\r
3764 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 159
\r
3765 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 160
\r
3766 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 161
\r
3767 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 162
\r
3768 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 163
\r
3769 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 164
\r
3770 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 165
\r
3771 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 166
\r
3772 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 167
\r
3773 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 168
\r
3774 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 169
\r
3775 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 170
\r
3776 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 171
\r
3777 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 172
\r
3778 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 173
\r
3779 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 174
\r
3780 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 175
\r
3781 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 176
\r
3782 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 177
\r
3783 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 178
\r
3784 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 179
\r
3785 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 180
\r
3786 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 181
\r
3787 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 182
\r
3788 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 183
\r
3789 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 184
\r
3790 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 185
\r
3791 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 186
\r
3792 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 187
\r
3793 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 188
\r
3794 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 189
\r
3795 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 190
\r
3796 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 191
\r
3797 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 192
\r
3798 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 193
\r
3799 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 194
\r
3800 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 195
\r
3801 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 196
\r
3802 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 197
\r
3803 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 198
\r
3804 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 199
\r
3805 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 200
\r
3806 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 201
\r
3807 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 202
\r
3808 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 203
\r
3809 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 204
\r
3810 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 205
\r
3811 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 206
\r
3812 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 207
\r
3813 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 208
\r
3814 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 209
\r
3815 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 210
\r
3816 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 211
\r
3817 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 212
\r
3818 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 213
\r
3819 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 214
\r
3820 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 215
\r
3821 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 216
\r
3822 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 217
\r
3823 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 218
\r
3824 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 219
\r
3825 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 220
\r
3826 .byte (0<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 221
\r
3827 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 222
\r
3828 .byte (1<<Z80_CFlag)|(0<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 223
\r
3829 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 224
\r
3830 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 225
\r
3831 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 226
\r
3832 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 227
\r
3833 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 228
\r
3834 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 229
\r
3835 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 230
\r
3836 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 231
\r
3837 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 232
\r
3838 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 233
\r
3839 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 234
\r
3840 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 235
\r
3841 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 236
\r
3842 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 237
\r
3843 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 238
\r
3844 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(0<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 239
\r
3845 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 240
\r
3846 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 241
\r
3847 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 242
\r
3848 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 243
\r
3849 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 244
\r
3850 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 245
\r
3851 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 246
\r
3852 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(0<<Z80_SFlag) ;@ 247
\r
3853 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 248
\r
3854 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 249
\r
3855 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 250
\r
3856 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(0<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 251
\r
3857 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 252
\r
3858 .byte (0<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 253
\r
3859 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(0<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 254
\r
3860 .byte (1<<Z80_CFlag)|(1<<Z80_NFlag)|(1<<Z80_VFlag)|(1<<Z80_HFlag)|(1<<Z80_ZFlag)|(1<<Z80_SFlag) ;@ 255
\r
3864 AF_ARM: .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 0
\r
3865 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 1
\r
3866 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 2
\r
3867 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 3
\r
3868 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 4
\r
3869 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 5
\r
3870 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 6
\r
3871 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 7
\r
3872 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 8
\r
3873 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 9
\r
3874 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 10
\r
3875 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 11
\r
3876 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 12
\r
3877 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 13
\r
3878 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 14
\r
3879 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 15
\r
3880 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 16
\r
3881 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 17
\r
3882 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 18
\r
3883 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 19
\r
3884 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 20
\r
3885 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 21
\r
3886 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 22
\r
3887 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 23
\r
3888 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 24
\r
3889 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 25
\r
3890 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 26
\r
3891 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 27
\r
3892 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 28
\r
3893 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 29
\r
3894 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 30
\r
3895 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 31
\r
3896 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 32
\r
3897 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 33
\r
3898 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 34
\r
3899 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 35
\r
3900 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 36
\r
3901 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 37
\r
3902 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 38
\r
3903 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 39
\r
3904 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 40
\r
3905 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 41
\r
3906 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 42
\r
3907 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 43
\r
3908 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 44
\r
3909 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 45
\r
3910 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 46
\r
3911 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 47
\r
3912 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 48
\r
3913 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 49
\r
3914 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 50
\r
3915 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 51
\r
3916 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 52
\r
3917 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 53
\r
3918 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 54
\r
3919 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 55
\r
3920 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 56
\r
3921 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 57
\r
3922 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 58
\r
3923 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 59
\r
3924 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 60
\r
3925 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 61
\r
3926 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 62
\r
3927 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(0<<SFlag) ;@ 63
\r
3928 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 64
\r
3929 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 65
\r
3930 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 66
\r
3931 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 67
\r
3932 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 68
\r
3933 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 69
\r
3934 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 70
\r
3935 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 71
\r
3936 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 72
\r
3937 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 73
\r
3938 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 74
\r
3939 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 75
\r
3940 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 76
\r
3941 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 77
\r
3942 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 78
\r
3943 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 79
\r
3944 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 80
\r
3945 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 81
\r
3946 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 82
\r
3947 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 83
\r
3948 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 84
\r
3949 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 85
\r
3950 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 86
\r
3951 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 87
\r
3952 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 88
\r
3953 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 89
\r
3954 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 90
\r
3955 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 91
\r
3956 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 92
\r
3957 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 93
\r
3958 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 94
\r
3959 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 95
\r
3960 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 96
\r
3961 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 97
\r
3962 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 98
\r
3963 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 99
\r
3964 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 100
\r
3965 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 101
\r
3966 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 102
\r
3967 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 103
\r
3968 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 104
\r
3969 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 105
\r
3970 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 106
\r
3971 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 107
\r
3972 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 108
\r
3973 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 109
\r
3974 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 110
\r
3975 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 111
\r
3976 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 112
\r
3977 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 113
\r
3978 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 114
\r
3979 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 115
\r
3980 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 116
\r
3981 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 117
\r
3982 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 118
\r
3983 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 119
\r
3984 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 120
\r
3985 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 121
\r
3986 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 122
\r
3987 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 123
\r
3988 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 124
\r
3989 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 125
\r
3990 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 126
\r
3991 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(0<<SFlag) ;@ 127
\r
3992 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 128
\r
3993 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 129
\r
3994 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 130
\r
3995 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 131
\r
3996 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 132
\r
3997 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 133
\r
3998 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 134
\r
3999 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 135
\r
4000 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 136
\r
4001 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 137
\r
4002 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 138
\r
4003 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 139
\r
4004 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 140
\r
4005 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 141
\r
4006 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 142
\r
4007 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 143
\r
4008 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 144
\r
4009 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 145
\r
4010 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 146
\r
4011 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 147
\r
4012 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 148
\r
4013 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 149
\r
4014 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 150
\r
4015 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 151
\r
4016 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 152
\r
4017 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 153
\r
4018 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 154
\r
4019 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 155
\r
4020 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 156
\r
4021 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 157
\r
4022 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 158
\r
4023 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 159
\r
4024 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 160
\r
4025 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 161
\r
4026 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 162
\r
4027 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 163
\r
4028 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 164
\r
4029 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 165
\r
4030 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 166
\r
4031 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 167
\r
4032 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 168
\r
4033 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 169
\r
4034 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 170
\r
4035 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 171
\r
4036 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 172
\r
4037 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 173
\r
4038 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 174
\r
4039 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 175
\r
4040 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 176
\r
4041 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 177
\r
4042 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 178
\r
4043 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 179
\r
4044 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 180
\r
4045 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 181
\r
4046 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 182
\r
4047 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 183
\r
4048 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 184
\r
4049 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 185
\r
4050 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 186
\r
4051 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 187
\r
4052 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 188
\r
4053 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 189
\r
4054 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 190
\r
4055 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(0<<ZFlag)|(1<<SFlag) ;@ 191
\r
4056 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 192
\r
4057 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 193
\r
4058 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 194
\r
4059 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 195
\r
4060 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 196
\r
4061 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 197
\r
4062 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 198
\r
4063 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 199
\r
4064 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 200
\r
4065 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 201
\r
4066 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 202
\r
4067 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 203
\r
4068 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 204
\r
4069 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 205
\r
4070 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 206
\r
4071 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 207
\r
4072 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 208
\r
4073 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 209
\r
4074 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 210
\r
4075 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 211
\r
4076 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 212
\r
4077 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 213
\r
4078 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 214
\r
4079 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 215
\r
4080 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 216
\r
4081 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 217
\r
4082 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 218
\r
4083 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 219
\r
4084 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 220
\r
4085 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 221
\r
4086 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 222
\r
4087 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 223
\r
4088 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 224
\r
4089 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 225
\r
4090 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 226
\r
4091 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 227
\r
4092 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 228
\r
4093 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 229
\r
4094 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 230
\r
4095 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 231
\r
4096 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 232
\r
4097 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 233
\r
4098 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 234
\r
4099 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 235
\r
4100 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 236
\r
4101 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 237
\r
4102 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 238
\r
4103 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(0<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 239
\r
4104 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 240
\r
4105 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 241
\r
4106 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 242
\r
4107 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 243
\r
4108 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 244
\r
4109 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 245
\r
4110 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 246
\r
4111 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 247
\r
4112 .byte (0<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 248
\r
4113 .byte (1<<CFlag)|(0<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 249
\r
4114 .byte (0<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 250
\r
4115 .byte (1<<CFlag)|(1<<NFlag)|(0<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 251
\r
4116 .byte (0<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 252
\r
4117 .byte (1<<CFlag)|(0<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 253
\r
4118 .byte (0<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 254
\r
4119 .byte (1<<CFlag)|(1<<NFlag)|(1<<VFlag)|(1<<HFlag)|(1<<ZFlag)|(1<<SFlag) ;@ 255
\r
4123 PZSTable_data: .byte (1<<ZFlag)|(1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0
\r
4124 .byte 0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag)
\r
4125 .byte 0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0
\r
4126 .byte 0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0
\r
4127 .byte (1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag)
\r
4128 .byte 0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0
\r
4129 .byte (1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag)
\r
4130 .byte (1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag)
\r
4131 .byte 0,(1<<VFlag),(1<<VFlag),0,(1<<VFlag),0,0,(1<<VFlag),(1<<VFlag),0,0,(1<<VFlag),0,(1<<VFlag),(1<<VFlag),0
\r
4132 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4133 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4134 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4135 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4136 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4137 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4138 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4139 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4140 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4141 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4142 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4143 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4144 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4145 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4146 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4147 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4148 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4149 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4150 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4151 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4152 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4153 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4154 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4155 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4156 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4157 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4158 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4159 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4160 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4161 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4162 .byte (1<<SFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)|(1<<VFlag),(1<<SFlag)
\r
4163 .byte (1<<SFlag)|(1<<VFlag),(1<<SFlag),(1<<SFlag),(1<<SFlag)|(1<<VFlag)
\r
4168 .word opcode_0_0,opcode_0_1,opcode_0_2,opcode_0_3,opcode_0_4,opcode_0_5,opcode_0_6,opcode_0_7
\r
4169 .word opcode_0_8,opcode_0_9,opcode_0_A,opcode_0_B,opcode_0_C,opcode_0_D,opcode_0_E,opcode_0_F
\r
4170 .word opcode_1_0,opcode_1_1,opcode_1_2,opcode_1_3,opcode_1_4,opcode_1_5,opcode_1_6,opcode_1_7
\r
4171 .word opcode_1_8,opcode_1_9,opcode_1_A,opcode_1_B,opcode_1_C,opcode_1_D,opcode_1_E,opcode_1_F
\r
4172 .word opcode_2_0,opcode_2_1,opcode_2_2,opcode_2_3,opcode_2_4,opcode_2_5,opcode_2_6,opcode_2_7
\r
4173 .word opcode_2_8,opcode_2_9,opcode_2_A,opcode_2_B,opcode_2_C,opcode_2_D,opcode_2_E,opcode_2_F
\r
4174 .word opcode_3_0,opcode_3_1,opcode_3_2,opcode_3_3,opcode_3_4,opcode_3_5,opcode_3_6,opcode_3_7
\r
4175 .word opcode_3_8,opcode_3_9,opcode_3_A,opcode_3_B,opcode_3_C,opcode_3_D,opcode_3_E,opcode_3_F
\r
4176 .word opcode_4_0,opcode_4_1,opcode_4_2,opcode_4_3,opcode_4_4,opcode_4_5,opcode_4_6,opcode_4_7
\r
4177 .word opcode_4_8,opcode_4_9,opcode_4_A,opcode_4_B,opcode_4_C,opcode_4_D,opcode_4_E,opcode_4_F
\r
4178 .word opcode_5_0,opcode_5_1,opcode_5_2,opcode_5_3,opcode_5_4,opcode_5_5,opcode_5_6,opcode_5_7
\r
4179 .word opcode_5_8,opcode_5_9,opcode_5_A,opcode_5_B,opcode_5_C,opcode_5_D,opcode_5_E,opcode_5_F
\r
4180 .word opcode_6_0,opcode_6_1,opcode_6_2,opcode_6_3,opcode_6_4,opcode_6_5,opcode_6_6,opcode_6_7
\r
4181 .word opcode_6_8,opcode_6_9,opcode_6_A,opcode_6_B,opcode_6_C,opcode_6_D,opcode_6_E,opcode_6_F
\r
4182 .word opcode_7_0,opcode_7_1,opcode_7_2,opcode_7_3,opcode_7_4,opcode_7_5,opcode_7_6,opcode_7_7
\r
4183 .word opcode_7_8,opcode_7_9,opcode_7_A,opcode_7_B,opcode_7_C,opcode_7_D,opcode_7_E,opcode_7_F
\r
4184 .word opcode_8_0,opcode_8_1,opcode_8_2,opcode_8_3,opcode_8_4,opcode_8_5,opcode_8_6,opcode_8_7
\r
4185 .word opcode_8_8,opcode_8_9,opcode_8_A,opcode_8_B,opcode_8_C,opcode_8_D,opcode_8_E,opcode_8_F
\r
4186 .word opcode_9_0,opcode_9_1,opcode_9_2,opcode_9_3,opcode_9_4,opcode_9_5,opcode_9_6,opcode_9_7
\r
4187 .word opcode_9_8,opcode_9_9,opcode_9_A,opcode_9_B,opcode_9_C,opcode_9_D,opcode_9_E,opcode_9_F
\r
4188 .word opcode_A_0,opcode_A_1,opcode_A_2,opcode_A_3,opcode_A_4,opcode_A_5,opcode_A_6,opcode_A_7
\r
4189 .word opcode_A_8,opcode_A_9,opcode_A_A,opcode_A_B,opcode_A_C,opcode_A_D,opcode_A_E,opcode_A_F
\r
4190 .word opcode_B_0,opcode_B_1,opcode_B_2,opcode_B_3,opcode_B_4,opcode_B_5,opcode_B_6,opcode_B_7
\r
4191 .word opcode_B_8,opcode_B_9,opcode_B_A,opcode_B_B,opcode_B_C,opcode_B_D,opcode_B_E,opcode_B_F
\r
4192 .word opcode_C_0,opcode_C_1,opcode_C_2,opcode_C_3,opcode_C_4,opcode_C_5,opcode_C_6,opcode_C_7
\r
4193 .word opcode_C_8,opcode_C_9,opcode_C_A,opcode_C_B,opcode_C_C,opcode_C_D,opcode_C_E,opcode_C_F
\r
4194 .word opcode_D_0,opcode_D_1,opcode_D_2,opcode_D_3,opcode_D_4,opcode_D_5,opcode_D_6,opcode_D_7
\r
4195 .word opcode_D_8,opcode_D_9,opcode_D_A,opcode_D_B,opcode_D_C,opcode_D_D,opcode_D_E,opcode_D_F
\r
4196 .word opcode_E_0,opcode_E_1,opcode_E_2,opcode_E_3,opcode_E_4,opcode_E_5,opcode_E_6,opcode_E_7
\r
4197 .word opcode_E_8,opcode_E_9,opcode_E_A,opcode_E_B,opcode_E_C,opcode_E_D,opcode_E_E,opcode_E_F
\r
4198 .word opcode_F_0,opcode_F_1,opcode_F_2,opcode_F_3,opcode_F_4,opcode_F_5,opcode_F_6,opcode_F_7
\r
4199 .word opcode_F_8,opcode_F_9,opcode_F_A,opcode_F_B,opcode_F_C,opcode_F_D,opcode_F_E,opcode_F_F
\r
4204 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@0
\r
4205 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@0
\r
4206 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@1
\r
4207 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@1
\r
4208 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@2
\r
4209 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@2
\r
4210 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@3
\r
4211 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@3
\r
4212 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@4
\r
4213 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@4
\r
4214 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@5
\r
4215 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@5
\r
4216 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@6
\r
4217 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@6
\r
4218 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@7
\r
4219 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@7
\r
4220 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@8
\r
4221 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@8
\r
4222 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@9
\r
4223 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@9
\r
4224 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@A
\r
4225 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@A
\r
4226 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@B
\r
4227 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@B
\r
4228 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@C
\r
4229 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@C
\r
4230 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@D
\r
4231 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@D
\r
4232 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@E
\r
4233 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@E
\r
4234 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@F
\r
4235 .word ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return,ei_return ;@F
\r
4259 ldrb r0,[z80pc],#1
\r
4260 ldrb r1,[z80pc],#1
\r
4261 orr r0,r0,r1, lsl #8
\r
4262 mov z80bc,r0, lsl #16
\r
4266 mov r0,z80a, lsr #24
\r
4267 mov r1,z80bc, lsr #16
\r
4272 add z80bc,z80bc,#1<<16
\r
4284 ldrb r1,[z80pc],#1
\r
4285 and z80bc,z80bc,#0xFF<<16
\r
4286 orr z80bc,z80bc,r1, lsl #24
\r
4290 bic z80f,z80f,#(1<<NFlag)|(1<<HFlag)|(1<<CFlag)
\r
4291 movs z80a,z80a, lsl #1
\r
4292 orrcs z80a,z80a,#1<<24
\r
4293 orrcs z80f,z80f,#1<<CFlag
\r
4297 ldr r0,[cpucontext,#z80a2]
\r
4298 ldr r1,[cpucontext,#z80f2]
\r
4299 str z80a,[cpucontext,#z80a2]
\r
4300 str z80f,[cpucontext,#z80f2]
\r
4306 opADD16 z80hl z80bc
\r
4310 mov r0,z80bc, lsr #16
\r
4312 mov z80a,r0, lsl #24
\r
4316 sub z80bc,z80bc,#1<<16
\r
4328 ldrb r1,[z80pc],#1
\r
4329 and z80bc,z80bc,#0xFF<<24
\r
4330 orr z80bc,z80bc,r1, lsl #16
\r
4334 bic z80f,z80f,#(1<<NFlag)|(1<<HFlag)|(1<<CFlag)
\r
4335 movs z80a,z80a, lsr #25
\r
4336 orrcs z80a,z80a,#1<<7
\r
4337 orrcs z80f,z80f,#1<<CFlag
\r
4338 mov z80a,z80a, lsl #24
\r
4342 sub z80bc,z80bc,#1<<24
\r
4343 tst z80bc,#0xFF<<24
\r
4344 ldrsb r1,[z80pc],#1
\r
4345 addne z80pc,z80pc,r1
\r
4346 subne z80_icount,z80_icount,#5
\r
4351 ldrb r0,[z80pc],#1
\r
4352 ldrb r1,[z80pc],#1
\r
4353 orr r0,r0,r1, lsl #8
\r
4354 mov z80de,r0, lsl #16
\r
4358 mov r0,z80a, lsr #24
\r
4363 add z80de,z80de,#1<<16
\r
4375 ldrb r1,[z80pc],#1
\r
4376 and z80de,z80de,#0xFF<<16
\r
4377 orr z80de,z80de,r1, lsl #24
\r
4381 tst z80f,#1<<CFlag
\r
4382 orrne z80a,z80a,#1<<23
\r
4383 bic z80f,z80f,#(1<<NFlag)|(1<<HFlag)|(1<<CFlag)
\r
4384 movs z80a,z80a, lsl #1
\r
4385 orrcs z80f,z80f,#1<<CFlag
\r
4389 ldrsb r1,[z80pc],#1
\r
4390 add z80pc,z80pc,r1
\r
4394 opADD16 z80hl z80de
\r
4398 mov r0,z80de, lsr #16
\r
4400 mov z80a,r0, lsl #24
\r
4404 sub z80de,z80de,#1<<16
\r
4416 ldrb r0,[z80pc],#1
\r
4417 and z80de,z80de,#0xFF<<24
\r
4418 orr z80de,z80de,r0, lsl #16
\r
4422 orr z80a,z80a,z80f,lsr#1 ;@get C
\r
4423 bic z80f,z80f,#(1<<NFlag)|(1<<HFlag)|(1<<CFlag)
\r
4424 movs z80a,z80a,ror#25
\r
4425 orrcs z80f,z80f,#1<<CFlag
\r
4426 mov z80a,z80a,lsl#24
\r
4430 tst z80f,#1<<ZFlag
\r
4432 add z80pc,z80pc,#1
\r
4436 ldrb r0,[z80pc],#1
\r
4437 ldrb r1,[z80pc],#1
\r
4438 orr r0,r0,r1, lsl #8
\r
4439 mov z80hl,r0, lsl #16
\r
4446 ldrb r0,[z80pc],#1
\r
4447 ldrb r1,[z80pc],#1
\r
4448 orr r1,r0,r1, lsl #8
\r
4449 mov r0,z80hl, lsr #16
\r
4454 add z80hl,z80hl,#1<<16
\r
4466 ldrb r1,[z80pc],#1
\r
4467 and z80hl,z80hl,#0xFF<<16
\r
4468 orr z80hl,z80hl,r1, lsl #24
\r
4470 DAATABLE_LOCAL: .word DAATable
\r
4473 mov r1,z80a, lsr #24
\r
4474 tst z80f,#1<<CFlag
\r
4476 tst z80f,#1<<HFlag
\r
4478 tst z80f,#1<<NFlag
\r
4480 ldr r2,DAATABLE_LOCAL
\r
4481 add r2,r2,r1, lsl #1
\r
4484 and r2,r1,#0xFF<<8
\r
4485 mov z80a,r2, lsl #16
\r
4489 tst z80f,#1<<ZFlag
\r
4491 add z80pc,z80pc,#1
\r
4502 ldrb r0,[z80pc],#1
\r
4503 ldrb r1,[z80pc],#1
\r
4504 orr r0,r0,r1, lsl #8
\r
4506 mov z80hl,r0, lsl #16
\r
4510 sub z80hl,z80hl,#1<<16
\r
4522 ldrb r0,[z80pc],#1
\r
4523 and z80hl,z80hl,#0xFF<<24
\r
4524 orr z80hl,z80hl,r0, lsl #16
\r
4528 eor z80a,z80a,#0xFF<<24
\r
4529 orr z80f,z80f,#(1<<NFlag)|(1<<HFlag)
\r
4533 tst z80f,#1<<CFlag
\r
4535 add z80pc,z80pc,#1
\r
4539 ldrb r0,[z80pc],#1
\r
4540 ldrb r1,[z80pc],#1
\r
4543 orr r0,r0,r1, lsl #8
\r
4546 orr z80sp,r0,r1, lsl #8
\r
4551 ldrb r0,[z80pc],#1
\r
4552 ldrb r1,[z80pc],#1
\r
4553 orr r1,r0,r1, lsl #8
\r
4554 mov r0,z80a, lsr #24
\r
4559 add z80sp,z80sp,#1
\r
4575 ldrb r0,[z80pc],#1
\r
4580 bic z80f,z80f,#(1<<NFlag)|(1<<HFlag)
\r
4581 orr z80f,z80f,#1<<CFlag
\r
4585 tst z80f,#1<<CFlag
\r
4587 add z80pc,z80pc,#1
\r
4592 ldr r0,[cpucontext,#z80sp_base]
\r
4594 opADD16s z80hl r0 16
\r
4596 opADD16s z80hl z80sp 16
\r
4601 ldrb r0,[z80pc],#1
\r
4602 ldrb r1,[z80pc],#1
\r
4603 orr r0,r0,r1, lsl #8
\r
4605 mov z80a,r0, lsl #24
\r
4609 sub z80sp,z80sp,#1
\r
4621 ldrb r0,[z80pc],#1
\r
4622 mov z80a,r0, lsl #24
\r
4626 bic z80f,z80f,#(1<<NFlag)|(1<<HFlag)
\r
4627 tst z80f,#1<<CFlag
\r
4628 orrne z80f,z80f,#1<<HFlag
\r
4629 eor z80f,z80f,#1<<CFlag
\r
4634 and z80bc,z80bc,#0xFF<<16
\r
4635 orr z80bc,z80bc,z80bc, lsl #8
\r
4639 and z80bc,z80bc,#0xFF<<16
\r
4640 and r1,z80de,#0xFF<<24
\r
4641 orr z80bc,z80bc,r1
\r
4645 and z80bc,z80bc,#0xFF<<16
\r
4646 and r1,z80de,#0xFF<<16
\r
4647 orr z80bc,z80bc,r1, lsl #8
\r
4651 and z80bc,z80bc,#0xFF<<16
\r
4652 and r1,z80hl,#0xFF<<24
\r
4653 orr z80bc,z80bc,r1
\r
4657 and z80bc,z80bc,#0xFF<<16
\r
4658 and r1,z80hl,#0xFF<<16
\r
4659 orr z80bc,z80bc,r1, lsl #8
\r
4664 and z80bc,z80bc,#0xFF<<16
\r
4665 orr z80bc,z80bc,r0, lsl #24
\r
4669 and z80bc,z80bc,#0xFF<<16
\r
4670 orr z80bc,z80bc,z80a
\r
4674 and z80bc,z80bc,#0xFF<<24
\r
4675 orr z80bc,z80bc,z80bc, lsr #8
\r
4679 and z80bc,z80bc,#0xFF<<24
\r
4680 and r1,z80de,#0xFF<<24
\r
4681 orr z80bc,z80bc,r1, lsr #8
\r
4685 and z80bc,z80bc,#0xFF<<24
\r
4686 and r1,z80de,#0xFF<<16
\r
4687 orr z80bc,z80bc,r1
\r
4691 and z80bc,z80bc,#0xFF<<24
\r
4692 and r1,z80hl,#0xFF<<24
\r
4693 orr z80bc,z80bc,r1, lsr #8
\r
4697 and z80bc,z80bc,#0xFF<<24
\r
4698 and r1,z80hl,#0xFF<<16
\r
4699 orr z80bc,z80bc,r1
\r
4704 and z80bc,z80bc,#0xFF<<24
\r
4705 orr z80bc,z80bc,r0, lsl #16
\r
4709 and z80bc,z80bc,#0xFF<<24
\r
4710 orr z80bc,z80bc,z80a, lsr #8
\r
4714 and z80de,z80de,#0xFF<<16
\r
4715 and r1,z80bc,#0xFF<<24
\r
4716 orr z80de,z80de,r1
\r
4720 and z80de,z80de,#0xFF<<16
\r
4721 orr z80de,z80de,z80bc, lsl #8
\r
4725 and z80de,z80de,#0xFF<<16
\r
4726 orr z80de,z80de,z80de, lsl #8
\r
4730 and z80de,z80de,#0xFF<<16
\r
4731 and r1,z80hl,#0xFF<<24
\r
4732 orr z80de,z80de,r1
\r
4736 and z80de,z80de,#0xFF<<16
\r
4737 orr z80de,z80de,z80hl, lsl #8
\r
4742 and z80de,z80de,#0xFF<<16
\r
4743 orr z80de,z80de,r0, lsl #24
\r
4747 and z80de,z80de,#0xFF<<16
\r
4748 orr z80de,z80de,z80a
\r
4752 and z80de,z80de,#0xFF<<24
\r
4753 and r1,z80bc,#0xFF<<24
\r
4754 orr z80de,z80de,r1, lsr #8
\r
4758 and z80de,z80de,#0xFF<<24
\r
4759 and r1,z80bc,#0xFF<<16
\r
4760 orr z80de,z80de,r1
\r
4764 and z80de,z80de,#0xFF<<24
\r
4765 orr z80de,z80de,z80de, lsr #8
\r
4769 and z80de,z80de,#0xFF<<24
\r
4770 and r1,z80hl,#0xFF<<24
\r
4771 orr z80de,z80de,r1, lsr #8
\r
4775 and z80de,z80de,#0xFF<<24
\r
4776 and r1,z80hl,#0xFF<<16
\r
4777 orr z80de,z80de,r1
\r
4782 and z80de,z80de,#0xFF<<24
\r
4783 orr z80de,z80de,r0, lsl #16
\r
4787 and z80de,z80de,#0xFF<<24
\r
4788 orr z80de,z80de,z80a, lsr #8
\r
4793 and z80hl,z80hl,#0xFF<<16
\r
4794 and r1,z80bc,#0xFF<<24
\r
4795 orr z80hl,z80hl,r1
\r
4799 and z80hl,z80hl,#0xFF<<16
\r
4800 orr z80hl,z80hl,z80bc, lsl #8
\r
4804 and z80hl,z80hl,#0xFF<<16
\r
4805 and r1,z80de,#0xFF<<24
\r
4806 orr z80hl,z80hl,r1
\r
4810 and z80hl,z80hl,#0xFF<<16
\r
4811 orr z80hl,z80hl,z80de, lsl #8
\r
4815 and z80hl,z80hl,#0xFF<<16
\r
4816 orr z80hl,z80hl,z80hl, lsl #8
\r
4821 and z80hl,z80hl,#0xFF<<16
\r
4822 orr z80hl,z80hl,r0, lsl #24
\r
4826 and z80hl,z80hl,#0xFF<<16
\r
4827 orr z80hl,z80hl,z80a
\r
4832 and z80hl,z80hl,#0xFF<<24
\r
4833 and r1,z80bc,#0xFF<<24
\r
4834 orr z80hl,z80hl,r1, lsr #8
\r
4838 and z80hl,z80hl,#0xFF<<24
\r
4839 and r1,z80bc,#0xFF<<16
\r
4840 orr z80hl,z80hl,r1
\r
4844 and z80hl,z80hl,#0xFF<<24
\r
4845 and r1,z80de,#0xFF<<24
\r
4846 orr z80hl,z80hl,r1, lsr #8
\r
4850 and z80hl,z80hl,#0xFF<<24
\r
4851 and r1,z80de,#0xFF<<16
\r
4852 orr z80hl,z80hl,r1
\r
4856 and z80hl,z80hl,#0xFF<<24
\r
4857 orr z80hl,z80hl,z80hl, lsr #8
\r
4862 and z80hl,z80hl,#0xFF<<24
\r
4863 orr z80hl,z80hl,r0, lsl #16
\r
4867 and z80hl,z80hl,#0xFF<<24
\r
4868 orr z80hl,z80hl,z80a, lsr #8
\r
4873 mov r0,z80bc, lsr #24
\r
4878 mov r0,z80bc, lsr #16
\r
4884 mov r0,z80de, lsr #24
\r
4889 mov r0,z80de, lsr #16
\r
4895 mov r0,z80hl, lsr #24
\r
4900 mov r1,z80hl, lsr #16
\r
4906 sub z80pc,z80pc,#1
\r
4907 ldrb r0,[cpucontext,#z80if]
\r
4908 orr r0,r0,#Z80_HALT
\r
4909 strb r0,[cpucontext,#z80if]
\r
4914 mov r0,z80a, lsr #24
\r
4920 and z80a,z80bc,#0xFF<<24
\r
4924 mov z80a,z80bc, lsl #8
\r
4928 and z80a,z80de,#0xFF<<24
\r
4932 mov z80a,z80de, lsl #8
\r
4936 and z80a,z80hl,#0xFF<<24
\r
4940 mov z80a,z80hl, lsl #8
\r
4945 mov z80a,r0, lsl #24
\r
5166 tst z80f,#1<<ZFlag
\r
5167 beq opcode_C_9_cond ;@unconditional RET
\r
5176 tst z80f,#1<<ZFlag
\r
5177 beq opcode_C_3 ;@unconditional JP
\r
5178 add z80pc,z80pc,#2
\r
5182 ldrb r0,[z80pc],#1
\r
5183 ldrb r1,[z80pc],#1
\r
5184 orr r0,r0,r1, lsl #8
\r
5189 tst z80f,#1<<ZFlag
\r
5190 beq opcode_C_D ;@unconditional CALL
\r
5191 add z80pc,z80pc,#2
\r
5200 ldrb r0,[z80pc],#1
\r
5209 tst z80f,#1<<ZFlag
\r
5210 bne opcode_C_9_cond ;@unconditional RET
\r
5222 tst z80f,#1<<ZFlag
\r
5223 bne opcode_C_3 ;@unconditional JP
\r
5224 add z80pc,z80pc,#2
\r
5227 ;@This reads this opcodes_CB lookup table to find the location of
\r
5228 ;@the CB sub for the intruction and then branches to that location
\r
5230 ldrb r0,[z80pc],#1
\r
5231 ldr pc,[pc,r0, lsl #2]
\r
5232 opcodes_CB: .word 0x00000000
\r
5233 .word opcode_CB_00,opcode_CB_01,opcode_CB_02,opcode_CB_03,opcode_CB_04,opcode_CB_05,opcode_CB_06,opcode_CB_07
\r
5234 .word opcode_CB_08,opcode_CB_09,opcode_CB_0A,opcode_CB_0B,opcode_CB_0C,opcode_CB_0D,opcode_CB_0E,opcode_CB_0F
\r
5235 .word opcode_CB_10,opcode_CB_11,opcode_CB_12,opcode_CB_13,opcode_CB_14,opcode_CB_15,opcode_CB_16,opcode_CB_17
\r
5236 .word opcode_CB_18,opcode_CB_19,opcode_CB_1A,opcode_CB_1B,opcode_CB_1C,opcode_CB_1D,opcode_CB_1E,opcode_CB_1F
\r
5237 .word opcode_CB_20,opcode_CB_21,opcode_CB_22,opcode_CB_23,opcode_CB_24,opcode_CB_25,opcode_CB_26,opcode_CB_27
\r
5238 .word opcode_CB_28,opcode_CB_29,opcode_CB_2A,opcode_CB_2B,opcode_CB_2C,opcode_CB_2D,opcode_CB_2E,opcode_CB_2F
\r
5239 .word opcode_CB_30,opcode_CB_31,opcode_CB_32,opcode_CB_33,opcode_CB_34,opcode_CB_35,opcode_CB_36,opcode_CB_37
\r
5240 .word opcode_CB_38,opcode_CB_39,opcode_CB_3A,opcode_CB_3B,opcode_CB_3C,opcode_CB_3D,opcode_CB_3E,opcode_CB_3F
\r
5241 .word opcode_CB_40,opcode_CB_41,opcode_CB_42,opcode_CB_43,opcode_CB_44,opcode_CB_45,opcode_CB_46,opcode_CB_47
\r
5242 .word opcode_CB_48,opcode_CB_49,opcode_CB_4A,opcode_CB_4B,opcode_CB_4C,opcode_CB_4D,opcode_CB_4E,opcode_CB_4F
\r
5243 .word opcode_CB_50,opcode_CB_51,opcode_CB_52,opcode_CB_53,opcode_CB_54,opcode_CB_55,opcode_CB_56,opcode_CB_57
\r
5244 .word opcode_CB_58,opcode_CB_59,opcode_CB_5A,opcode_CB_5B,opcode_CB_5C,opcode_CB_5D,opcode_CB_5E,opcode_CB_5F
\r
5245 .word opcode_CB_60,opcode_CB_61,opcode_CB_62,opcode_CB_63,opcode_CB_64,opcode_CB_65,opcode_CB_66,opcode_CB_67
\r
5246 .word opcode_CB_68,opcode_CB_69,opcode_CB_6A,opcode_CB_6B,opcode_CB_6C,opcode_CB_6D,opcode_CB_6E,opcode_CB_6F
\r
5247 .word opcode_CB_70,opcode_CB_71,opcode_CB_72,opcode_CB_73,opcode_CB_74,opcode_CB_75,opcode_CB_76,opcode_CB_77
\r
5248 .word opcode_CB_78,opcode_CB_79,opcode_CB_7A,opcode_CB_7B,opcode_CB_7C,opcode_CB_7D,opcode_CB_7E,opcode_CB_7F
\r
5249 .word opcode_CB_80,opcode_CB_81,opcode_CB_82,opcode_CB_83,opcode_CB_84,opcode_CB_85,opcode_CB_86,opcode_CB_87
\r
5250 .word opcode_CB_88,opcode_CB_89,opcode_CB_8A,opcode_CB_8B,opcode_CB_8C,opcode_CB_8D,opcode_CB_8E,opcode_CB_8F
\r
5251 .word opcode_CB_90,opcode_CB_91,opcode_CB_92,opcode_CB_93,opcode_CB_94,opcode_CB_95,opcode_CB_96,opcode_CB_97
\r
5252 .word opcode_CB_98,opcode_CB_99,opcode_CB_9A,opcode_CB_9B,opcode_CB_9C,opcode_CB_9D,opcode_CB_9E,opcode_CB_9F
\r
5253 .word opcode_CB_A0,opcode_CB_A1,opcode_CB_A2,opcode_CB_A3,opcode_CB_A4,opcode_CB_A5,opcode_CB_A6,opcode_CB_A7
\r
5254 .word opcode_CB_A8,opcode_CB_A9,opcode_CB_AA,opcode_CB_AB,opcode_CB_AC,opcode_CB_AD,opcode_CB_AE,opcode_CB_AF
\r
5255 .word opcode_CB_B0,opcode_CB_B1,opcode_CB_B2,opcode_CB_B3,opcode_CB_B4,opcode_CB_B5,opcode_CB_B6,opcode_CB_B7
\r
5256 .word opcode_CB_B8,opcode_CB_B9,opcode_CB_BA,opcode_CB_BB,opcode_CB_BC,opcode_CB_BD,opcode_CB_BE,opcode_CB_BF
\r
5257 .word opcode_CB_C0,opcode_CB_C1,opcode_CB_C2,opcode_CB_C3,opcode_CB_C4,opcode_CB_C5,opcode_CB_C6,opcode_CB_C7
\r
5258 .word opcode_CB_C8,opcode_CB_C9,opcode_CB_CA,opcode_CB_CB,opcode_CB_CC,opcode_CB_CD,opcode_CB_CE,opcode_CB_CF
\r
5259 .word opcode_CB_D0,opcode_CB_D1,opcode_CB_D2,opcode_CB_D3,opcode_CB_D4,opcode_CB_D5,opcode_CB_D6,opcode_CB_D7
\r
5260 .word opcode_CB_D8,opcode_CB_D9,opcode_CB_DA,opcode_CB_DB,opcode_CB_DC,opcode_CB_DD,opcode_CB_DE,opcode_CB_DF
\r
5261 .word opcode_CB_E0,opcode_CB_E1,opcode_CB_E2,opcode_CB_E3,opcode_CB_E4,opcode_CB_E5,opcode_CB_E6,opcode_CB_E7
\r
5262 .word opcode_CB_E8,opcode_CB_E9,opcode_CB_EA,opcode_CB_EB,opcode_CB_EC,opcode_CB_ED,opcode_CB_EE,opcode_CB_EF
\r
5263 .word opcode_CB_F0,opcode_CB_F1,opcode_CB_F2,opcode_CB_F3,opcode_CB_F4,opcode_CB_F5,opcode_CB_F6,opcode_CB_F7
\r
5264 .word opcode_CB_F8,opcode_CB_F9,opcode_CB_FA,opcode_CB_FB,opcode_CB_FC,opcode_CB_FD,opcode_CB_FE,opcode_CB_FF
\r
5268 tst z80f,#1<<ZFlag
\r
5269 bne opcode_C_D ;@unconditional CALL
\r
5270 add z80pc,z80pc,#2
\r
5274 ldrb r0,[z80pc],#1
\r
5275 ldrb r1,[z80pc],#1
\r
5276 ldr r2,[cpucontext,#z80pc_base]
\r
5278 orr z80pc,r0,r1, lsl #8
\r
5285 ldrb r0,[z80pc],#1
\r
5294 tst z80f,#1<<CFlag
\r
5295 beq opcode_C_9_cond ;@unconditional RET
\r
5303 tst z80f,#1<<CFlag
\r
5304 beq opcode_C_3 ;@unconditional JP
\r
5305 add z80pc,z80pc,#2
\r
5309 ldrb r0,[z80pc],#1
\r
5310 orr r0,r0,z80a,lsr#16
\r
5311 mov r1,z80a, lsr #24
\r
5316 tst z80f,#1<<CFlag
\r
5317 beq opcode_C_D ;@unconditional CALL
\r
5318 add z80pc,z80pc,#2
\r
5326 ldrb r0,[z80pc],#1
\r
5336 tst z80f,#1<<CFlag
\r
5337 bne opcode_C_9_cond ;@unconditional RET
\r
5341 ldr r0,[cpucontext,#z80bc2]
\r
5342 ldr r1,[cpucontext,#z80de2]
\r
5343 ldr r2,[cpucontext,#z80hl2]
\r
5344 str z80bc,[cpucontext,#z80bc2]
\r
5345 str z80de,[cpucontext,#z80de2]
\r
5346 str z80hl,[cpucontext,#z80hl2]
\r
5353 tst z80f,#1<<CFlag
\r
5354 bne opcode_C_3 ;@unconditional JP
\r
5355 add z80pc,z80pc,#2
\r
5359 ldrb r0,[z80pc],#1
\r
5360 orr r0,r0,z80a,lsr#16
\r
5362 mov z80a,r0, lsl #24 ;@ r0 = data read
\r
5366 tst z80f,#1<<CFlag
\r
5367 bne opcode_C_D ;@unconditional CALL
\r
5368 add z80pc,z80pc,#2
\r
5373 add z80xx,cpucontext,#z80ix
\r
5376 add z80xx,cpucontext,#z80iy
\r
5378 ldrb r0,[z80pc],#1
\r
5379 ldr pc,[pc,r0, lsl #2]
\r
5380 opcodes_DD: .word 0x00000000
\r
5381 .word opcode_0_0, opcode_0_1, opcode_0_2, opcode_0_3, opcode_0_4, opcode_0_5, opcode_0_6, opcode_0_7
\r
5382 .word opcode_0_8, opcode_DD_09,opcode_0_A, opcode_0_B, opcode_0_C, opcode_0_D, opcode_0_E, opcode_0_F
\r
5383 .word opcode_1_0, opcode_1_1, opcode_1_2, opcode_1_3, opcode_1_4, opcode_1_5, opcode_1_6, opcode_1_7
\r
5384 .word opcode_1_8, opcode_DD_19,opcode_1_A, opcode_1_B, opcode_1_C, opcode_1_D, opcode_1_E, opcode_1_F
\r
5385 .word opcode_2_0, opcode_DD_21,opcode_DD_22,opcode_DD_23,opcode_DD_24,opcode_DD_25,opcode_DD_26,opcode_2_7
\r
5386 .word opcode_2_8, opcode_DD_29,opcode_DD_2A,opcode_DD_2B,opcode_DD_2C,opcode_DD_2D,opcode_DD_2E,opcode_2_F
\r
5387 .word opcode_3_0, opcode_3_1, opcode_3_2, opcode_3_3, opcode_DD_34,opcode_DD_35,opcode_DD_36,opcode_3_7
\r
5388 .word opcode_3_8, opcode_DD_39,opcode_3_A, opcode_3_B, opcode_3_C, opcode_3_D, opcode_3_E, opcode_3_F
\r
5389 .word opcode_4_0, opcode_4_1, opcode_4_2, opcode_4_3, opcode_DD_44,opcode_DD_45,opcode_DD_46,opcode_4_7
\r
5390 .word opcode_4_8, opcode_4_9, opcode_4_A, opcode_4_B, opcode_DD_4C,opcode_DD_4D,opcode_DD_4E,opcode_4_F
\r
5391 .word opcode_5_0, opcode_5_1, opcode_5_2, opcode_5_3, opcode_DD_54,opcode_DD_55,opcode_DD_56,opcode_5_7
\r
5392 .word opcode_5_8, opcode_5_9, opcode_5_A, opcode_5_B, opcode_DD_5C,opcode_DD_5D,opcode_DD_5E,opcode_5_F
\r
5393 .word opcode_DD_60,opcode_DD_61,opcode_DD_62,opcode_DD_63,opcode_DD_64,opcode_DD_65,opcode_DD_66,opcode_DD_67
\r
5394 .word opcode_DD_68,opcode_DD_69,opcode_DD_6A,opcode_DD_6B,opcode_DD_6C,opcode_DD_6D,opcode_DD_6E,opcode_DD_6F
\r
5395 .word opcode_DD_70,opcode_DD_71,opcode_DD_72,opcode_DD_73,opcode_DD_74,opcode_DD_75,opcode_7_6, opcode_DD_77
\r
5396 .word opcode_7_8, opcode_7_9, opcode_7_A, opcode_7_B, opcode_DD_7C,opcode_DD_7D,opcode_DD_7E,opcode_7_F
\r
5397 .word opcode_8_0, opcode_8_1, opcode_8_2, opcode_8_3, opcode_DD_84,opcode_DD_85,opcode_DD_86,opcode_8_7
\r
5398 .word opcode_8_8, opcode_8_9, opcode_8_A, opcode_8_B, opcode_DD_8C,opcode_DD_8D,opcode_DD_8E,opcode_8_F
\r
5399 .word opcode_9_0, opcode_9_1, opcode_9_2, opcode_9_3, opcode_DD_94,opcode_DD_95,opcode_DD_96,opcode_9_7
\r
5400 .word opcode_9_8, opcode_9_9, opcode_9_A, opcode_9_B, opcode_DD_9C,opcode_DD_9D,opcode_DD_9E,opcode_9_F
\r
5401 .word opcode_A_0, opcode_A_1, opcode_A_2, opcode_A_3, opcode_DD_A4,opcode_DD_A5,opcode_DD_A6,opcode_A_7
\r
5402 .word opcode_A_8, opcode_A_9, opcode_A_A, opcode_A_B, opcode_DD_AC,opcode_DD_AD,opcode_DD_AE,opcode_A_F
\r
5403 .word opcode_B_0, opcode_B_1, opcode_B_2, opcode_B_3, opcode_DD_B4,opcode_DD_B5,opcode_DD_B6,opcode_B_7
\r
5404 .word opcode_B_8, opcode_B_9, opcode_B_A, opcode_B_B, opcode_DD_BC,opcode_DD_BD,opcode_DD_BE,opcode_B_F
\r
5405 .word opcode_C_0, opcode_C_1, opcode_C_2, opcode_C_3, opcode_C_4, opcode_C_5, opcode_C_6, opcode_C_7
\r
5406 .word opcode_C_8, opcode_C_9, opcode_C_A, opcode_DD_CB,opcode_C_C, opcode_C_D, opcode_C_E, opcode_C_F
\r
5407 .word opcode_D_0, opcode_D_1, opcode_D_2, opcode_D_3, opcode_D_4, opcode_D_5, opcode_D_6, opcode_D_7
\r
5408 .word opcode_D_8, opcode_D_9, opcode_D_A, opcode_D_B, opcode_D_C, opcode_D_D, opcode_D_E, opcode_D_F
\r
5409 .word opcode_E_0, opcode_DD_E1,opcode_E_2, opcode_DD_E3,opcode_E_4, opcode_DD_E5,opcode_E_6, opcode_E_7
\r
5410 .word opcode_E_8, opcode_DD_E9,opcode_E_A, opcode_E_B, opcode_E_C, opcode_E_D, opcode_E_E, opcode_E_F
\r
5411 .word opcode_F_0, opcode_F_1, opcode_F_2, opcode_F_3, opcode_F_4, opcode_F_5, opcode_F_6, opcode_F_7
\r
5412 .word opcode_F_8, opcode_DD_F9,opcode_F_A, opcode_F_B, opcode_F_C, opcode_F_D, opcode_F_E, opcode_F_F
\r
5416 ldrb r0,[z80pc],#1
\r
5425 tst z80f,#1<<VFlag
\r
5426 beq opcode_C_9_cond ;@unconditional RET
\r
5434 tst z80f,#1<<VFlag
\r
5435 beq opcode_C_3 ;@unconditional JP
\r
5436 add z80pc,z80pc,#2
\r
5442 ldrb r1,[z80sp,#1]
\r
5443 orr r0,r0,r1, lsl #8
\r
5444 mov r1,z80hl, lsr #24
\r
5445 strb r1,[z80sp,#1]
\r
5446 mov r1,z80hl, lsr #16
\r
5448 mov z80hl,r0, lsl #16
\r
5453 mov r0,z80hl,lsr#16
\r
5454 mov z80hl,r1,lsl#16
\r
5461 tst z80f,#1<<VFlag
\r
5462 beq opcode_C_D ;@unconditional CALL
\r
5463 add z80pc,z80pc,#2
\r
5471 ldrb r0,[z80pc],#1
\r
5480 tst z80f,#1<<VFlag
\r
5481 bne opcode_C_9_cond ;@unconditional RET
\r
5485 mov r0,z80hl, lsr #16
\r
5490 tst z80f,#1<<VFlag
\r
5491 bne opcode_C_3 ;@unconditional JP
\r
5492 add z80pc,z80pc,#2
\r
5502 tst z80f,#1<<VFlag
\r
5503 bne opcode_C_D ;@unconditional CALL
\r
5504 add z80pc,z80pc,#2
\r
5507 ;@This should be caught at start
\r
5509 ldrb r1,[z80pc],#1
\r
5510 ldr pc,[pc,r1, lsl #2]
\r
5511 opcodes_ED: .word 0x00000000
\r
5512 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5513 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5514 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5515 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5516 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5517 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5518 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5519 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5520 .word opcode_ED_40,opcode_ED_41,opcode_ED_42,opcode_ED_43,opcode_ED_44,opcode_ED_45,opcode_ED_46,opcode_ED_47
\r
5521 .word opcode_ED_48,opcode_ED_49,opcode_ED_4A,opcode_ED_4B,opcode_ED_44,opcode_ED_4D,opcode_ED_46,opcode_ED_4F
\r
5522 .word opcode_ED_50,opcode_ED_51,opcode_ED_52,opcode_ED_53,opcode_ED_44,opcode_ED_45,opcode_ED_56,opcode_ED_57
\r
5523 .word opcode_ED_58,opcode_ED_59,opcode_ED_5A,opcode_ED_5B,opcode_ED_44,opcode_ED_45,opcode_ED_5E,opcode_ED_5F
\r
5524 .word opcode_ED_60,opcode_ED_61,opcode_ED_62,opcode_ED_63,opcode_ED_44,opcode_ED_45,opcode_ED_46,opcode_ED_67
\r
5525 .word opcode_ED_68,opcode_ED_69,opcode_ED_6A,opcode_ED_6B,opcode_ED_44,opcode_ED_45,opcode_ED_46,opcode_ED_6F
\r
5526 .word opcode_ED_70,opcode_ED_71,opcode_ED_72,opcode_ED_73,opcode_ED_44,opcode_ED_45,opcode_ED_56,opcode_ED_NF
\r
5527 .word opcode_ED_78,opcode_ED_79,opcode_ED_7A,opcode_ED_7B,opcode_ED_44,opcode_ED_45,opcode_ED_5E,opcode_ED_NF
\r
5528 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5529 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5530 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5531 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5532 .word opcode_ED_A0,opcode_ED_A1,opcode_ED_A2,opcode_ED_A3,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5533 .word opcode_ED_A8,opcode_ED_A9,opcode_ED_AA,opcode_ED_AB,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5534 .word opcode_ED_B0,opcode_ED_B1,opcode_ED_B2,opcode_ED_B3,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5535 .word opcode_ED_B8,opcode_ED_B9,opcode_ED_BA,opcode_ED_BB,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5536 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5537 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5538 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5539 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5540 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5541 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5542 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5543 .word opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF,opcode_ED_NF
\r
5547 ldrb r0,[z80pc],#1
\r
5556 tst z80f,#1<<SFlag
\r
5557 beq opcode_C_9_cond ;@unconditional RET
\r
5562 ldrb z80f,[z80sp],#1
\r
5563 sub r0,opcodes,#0x200
\r
5564 ldrb z80f,[r0,z80f]
\r
5565 ldrb z80a,[z80sp],#1
\r
5566 mov z80a,z80a, lsl #24
\r
5570 add z80sp,z80sp,#2
\r
5571 and z80a,r0,#0xFF00
\r
5572 mov z80a,z80a,lsl#16
\r
5574 sub r0,opcodes,#0x200
\r
5575 ldrb z80f,[r0,z80f]
\r
5580 tst z80f,#1<<SFlag
\r
5581 beq opcode_C_3 ;@unconditional JP
\r
5582 add z80pc,z80pc,#2
\r
5586 ldrb r1,[cpucontext,#z80if]
\r
5587 bic r1,r1,#(Z80_IF1)|(Z80_IF2)
\r
5588 strb r1,[cpucontext,#z80if]
\r
5592 tst z80f,#1<<SFlag
\r
5593 beq opcode_C_D ;@unconditional CALL
\r
5594 add z80pc,z80pc,#2
\r
5598 sub r0,opcodes,#0x300
\r
5600 orr r2,r0,z80a,lsr#16
\r
5605 ldrb r0,[z80pc],#1
\r
5614 tst z80f,#1<<SFlag
\r
5615 bne opcode_C_9_cond ;@unconditional RET
\r
5620 mov r0,z80hl, lsr #16
\r
5623 mov z80sp,z80hl, lsr #16
\r
5628 tst z80f,#1<<SFlag
\r
5629 bne opcode_C_3 ;@unconditional JP
\r
5630 add z80pc,z80pc,#2
\r
5632 MAIN_opcodes_POINTER: .word MAIN_opcodes
\r
5633 EI_DUMMY_opcodes_POINTER: .word EI_DUMMY_opcodes
\r
5636 ldrb r1,[cpucontext,#z80if]
\r
5638 orr r1,r1,#(Z80_IF1)|(Z80_IF2)
\r
5639 strb r1,[cpucontext,#z80if]
\r
5641 ldrb r0,[z80pc],#1
\r
5643 ldr opcodes,EI_DUMMY_opcodes_POINTER
\r
5644 ldr pc,[r2,r0, lsl #2]
\r
5647 ;@point that program returns from EI to check interupts
\r
5648 ;@an interupt can not be taken directly after a EI opcode
\r
5649 ;@ reset z80pc and opcode pointer
\r
5650 ldrh r0,[cpucontext,#z80irq] @ 0x4C, irq and IFF bits
\r
5651 sub z80pc,z80pc,#1
\r
5652 ldr opcodes,MAIN_opcodes_POINTER
\r
5655 movne r0,r0,lsr #8
\r
5664 tst z80f,#1<<SFlag
\r
5665 bne opcode_C_D ;@unconditional CALL
\r
5666 add z80pc,z80pc,#2
\r
5669 ;@SHOULD BE CAUGHT AT START - FD SECTION
\r
5673 ldrb r0,[z80pc],#1
\r
5681 ;@##################################
\r
5682 ;@##################################
\r
5683 ;@### opcodes CB #########################
\r
5684 ;@##################################
\r
5685 ;@##################################
\r
6131 bic z80bc,z80bc,#1<<24
\r
6135 bic z80bc,z80bc,#1<<16
\r
6139 bic z80de,z80de,#1<<24
\r
6143 bic z80de,z80de,#1<<16
\r
6147 bic z80hl,z80hl,#1<<24
\r
6151 bic z80hl,z80hl,#1<<16
\r
6158 bic z80a,z80a,#1<<24
\r
6163 bic z80bc,z80bc,#1<<25
\r
6167 bic z80bc,z80bc,#1<<17
\r
6171 bic z80de,z80de,#1<<25
\r
6175 bic z80de,z80de,#1<<17
\r
6179 bic z80hl,z80hl,#1<<25
\r
6183 bic z80hl,z80hl,#1<<17
\r
6190 bic z80a,z80a,#1<<25
\r
6195 bic z80bc,z80bc,#1<<26
\r
6199 bic z80bc,z80bc,#1<<18
\r
6203 bic z80de,z80de,#1<<26
\r
6207 bic z80de,z80de,#1<<18
\r
6211 bic z80hl,z80hl,#1<<26
\r
6215 bic z80hl,z80hl,#1<<18
\r
6222 bic z80a,z80a,#1<<26
\r
6227 bic z80bc,z80bc,#1<<27
\r
6231 bic z80bc,z80bc,#1<<19
\r
6235 bic z80de,z80de,#1<<27
\r
6239 bic z80de,z80de,#1<<19
\r
6243 bic z80hl,z80hl,#1<<27
\r
6247 bic z80hl,z80hl,#1<<19
\r
6254 bic z80a,z80a,#1<<27
\r
6259 bic z80bc,z80bc,#1<<28
\r
6263 bic z80bc,z80bc,#1<<20
\r
6267 bic z80de,z80de,#1<<28
\r
6271 bic z80de,z80de,#1<<20
\r
6275 bic z80hl,z80hl,#1<<28
\r
6279 bic z80hl,z80hl,#1<<20
\r
6286 bic z80a,z80a,#1<<28
\r
6291 bic z80bc,z80bc,#1<<29
\r
6295 bic z80bc,z80bc,#1<<21
\r
6299 bic z80de,z80de,#1<<29
\r
6303 bic z80de,z80de,#1<<21
\r
6307 bic z80hl,z80hl,#1<<29
\r
6311 bic z80hl,z80hl,#1<<21
\r
6318 bic z80a,z80a,#1<<29
\r
6323 bic z80bc,z80bc,#1<<30
\r
6327 bic z80bc,z80bc,#1<<22
\r
6331 bic z80de,z80de,#1<<30
\r
6335 bic z80de,z80de,#1<<22
\r
6339 bic z80hl,z80hl,#1<<30
\r
6343 bic z80hl,z80hl,#1<<22
\r
6350 bic z80a,z80a,#1<<30
\r
6355 bic z80bc,z80bc,#1<<31
\r
6359 bic z80bc,z80bc,#1<<23
\r
6363 bic z80de,z80de,#1<<31
\r
6367 bic z80de,z80de,#1<<23
\r
6371 bic z80hl,z80hl,#1<<31
\r
6375 bic z80hl,z80hl,#1<<23
\r
6382 bic z80a,z80a,#1<<31
\r
6387 orr z80bc,z80bc,#1<<24
\r
6391 orr z80bc,z80bc,#1<<16
\r
6395 orr z80de,z80de,#1<<24
\r
6399 orr z80de,z80de,#1<<16
\r
6403 orr z80hl,z80hl,#1<<24
\r
6407 orr z80hl,z80hl,#1<<16
\r
6414 orr z80a,z80a,#1<<24
\r
6419 orr z80bc,z80bc,#1<<25
\r
6423 orr z80bc,z80bc,#1<<17
\r
6427 orr z80de,z80de,#1<<25
\r
6431 orr z80de,z80de,#1<<17
\r
6435 orr z80hl,z80hl,#1<<25
\r
6439 orr z80hl,z80hl,#1<<17
\r
6446 orr z80a,z80a,#1<<25
\r
6451 orr z80bc,z80bc,#1<<26
\r
6455 orr z80bc,z80bc,#1<<18
\r
6459 orr z80de,z80de,#1<<26
\r
6463 orr z80de,z80de,#1<<18
\r
6467 orr z80hl,z80hl,#1<<26
\r
6471 orr z80hl,z80hl,#1<<18
\r
6478 orr z80a,z80a,#1<<26
\r
6483 orr z80bc,z80bc,#1<<27
\r
6487 orr z80bc,z80bc,#1<<19
\r
6491 orr z80de,z80de,#1<<27
\r
6495 orr z80de,z80de,#1<<19
\r
6499 orr z80hl,z80hl,#1<<27
\r
6503 orr z80hl,z80hl,#1<<19
\r
6510 orr z80a,z80a,#1<<27
\r
6515 orr z80bc,z80bc,#1<<28
\r
6519 orr z80bc,z80bc,#1<<20
\r
6523 orr z80de,z80de,#1<<28
\r
6527 orr z80de,z80de,#1<<20
\r
6531 orr z80hl,z80hl,#1<<28
\r
6535 orr z80hl,z80hl,#1<<20
\r
6542 orr z80a,z80a,#1<<28
\r
6547 orr z80bc,z80bc,#1<<29
\r
6551 orr z80bc,z80bc,#1<<21
\r
6555 orr z80de,z80de,#1<<29
\r
6559 orr z80de,z80de,#1<<21
\r
6563 orr z80hl,z80hl,#1<<29
\r
6567 orr z80hl,z80hl,#1<<21
\r
6574 orr z80a,z80a,#1<<29
\r
6579 orr z80bc,z80bc,#1<<30
\r
6583 orr z80bc,z80bc,#1<<22
\r
6587 orr z80de,z80de,#1<<30
\r
6591 orr z80de,z80de,#1<<22
\r
6595 orr z80hl,z80hl,#1<<30
\r
6599 orr z80hl,z80hl,#1<<22
\r
6606 orr z80a,z80a,#1<<30
\r
6611 orr z80bc,z80bc,#1<<31
\r
6615 orr z80bc,z80bc,#1<<23
\r
6619 orr z80de,z80de,#1<<31
\r
6623 orr z80de,z80de,#1<<23
\r
6627 orr z80hl,z80hl,#1<<31
\r
6631 orr z80hl,z80hl,#1<<23
\r
6638 orr z80a,z80a,#1<<31
\r
6643 ;@##################################
\r
6644 ;@##################################
\r
6645 ;@### opcodes DD #########################
\r
6646 ;@##################################
\r
6647 ;@##################################
\r
6648 ;@Because the DD opcodes are not a complete range from 00-FF I have
\r
6649 ;@created this sub routine that will catch any undocumented ops
\r
6650 ;@halt the emulator and mov the current instruction to r0
\r
6651 ;@at a later stage I may change to display a text message on the screen
\r
6654 ldr pc,[opcodes,r0, lsl #2]
\r
6657 ;@ bne opcode_FD_NF
\r
6668 ;@ notaz: we don't want to deadlock here
\r
6669 ;@ mov r0,#0xDD0000
\r
6670 ;@ orr r0,r0,#0xCB00
\r
6688 ldrb r0,[z80pc],#1
\r
6689 ldrb r1,[z80pc],#1
\r
6690 orr r0,r0,r1, lsl #8
\r
6691 strh r0,[z80xx,#2]
\r
6695 ldrb r0,[z80pc],#1
\r
6696 ldrb r1,[z80pc],#1
\r
6697 orr r1,r0,r1, lsl #8
\r
6698 ldrh r0,[z80xx,#2]
\r
6721 ldrb r0,[z80pc],#1
\r
6722 strb r0,[z80xx,#3]
\r
6732 ldrb r0,[z80pc],#1
\r
6733 ldrb r1,[z80pc],#1
\r
6734 orr r0,r0,r1, lsl #8
\r
6738 strh r0,[z80xx,#2]
\r
6760 ldrb r0,[z80pc],#1
\r
6761 strb r0,[z80xx,#2]
\r
6765 ldrsb r0,[z80pc],#1
\r
6767 add r0,r1,r0, lsl #16
\r
6769 stmfd sp!,{r0} ;@ save addr
\r
6772 ldmfd sp!,{r1} ;@ restore addr into r1
\r
6777 ldrsb r0,[z80pc],#1
\r
6779 add r0,r1,r0, lsl #16
\r
6781 stmfd sp!,{r0} ;@ save addr
\r
6784 ldmfd sp!,{r1} ;@ restore addr into r1
\r
6789 ldrsb r2,[z80pc],#1
\r
6790 ldrb r0,[z80pc],#1
\r
6792 add r1,r1,r2, lsl #16
\r
6800 ldr r2,[cpucontext,#z80sp_base]
\r
6804 opADD16s r0 z80sp 16
\r
6810 ldrb r0,[z80xx,#3]
\r
6811 and z80bc,z80bc,#0xFF<<16
\r
6812 orr z80bc,z80bc,r0, lsl #24
\r
6816 ldrb r0,[z80xx,#2]
\r
6817 and z80bc,z80bc,#0xFF<<16
\r
6818 orr z80bc,z80bc,r0, lsl #24
\r
6822 ldrsb r0,[z80pc],#1
\r
6824 add r0,r1,r0, lsl #16
\r
6827 and z80bc,z80bc,#0xFF<<16
\r
6828 orr z80bc,z80bc,r0, lsl #24
\r
6832 ldrb r0,[z80xx,#3]
\r
6833 and z80bc,z80bc,#0xFF<<24
\r
6834 orr z80bc,z80bc,r0, lsl #16
\r
6838 ldrb r0,[z80xx,#2]
\r
6839 and z80bc,z80bc,#0xFF<<24
\r
6840 orr z80bc,z80bc,r0, lsl #16
\r
6844 ldrsb r0,[z80pc],#1
\r
6846 add r0,r1,r0, lsl #16
\r
6849 and z80bc,z80bc,#0xFF<<24
\r
6850 orr z80bc,z80bc,r0, lsl #16
\r
6855 ldrb r0,[z80xx,#3]
\r
6856 and z80de,z80de,#0xFF<<16
\r
6857 orr z80de,z80de,r0, lsl #24
\r
6861 ldrb r0,[z80xx,#2]
\r
6862 and z80de,z80de,#0xFF<<16
\r
6863 orr z80de,z80de,r0, lsl #24
\r
6867 ldrsb r0,[z80pc],#1
\r
6869 add r0,r1,r0, lsl #16
\r
6872 and z80de,z80de,#0xFF<<16
\r
6873 orr z80de,z80de,r0, lsl #24
\r
6877 ldrb r0,[z80xx,#3]
\r
6878 and z80de,z80de,#0xFF<<24
\r
6879 orr z80de,z80de,r0, lsl #16
\r
6883 ldrb r0,[z80xx,#2]
\r
6884 and z80de,z80de,#0xFF<<24
\r
6885 orr z80de,z80de,r0, lsl #16
\r
6889 ldrsb r0,[z80pc],#1
\r
6891 add r0,r1,r0, lsl #16
\r
6894 and z80de,z80de,#0xFF<<24
\r
6895 orr z80de,z80de,r0, lsl #16
\r
6899 mov r0,z80bc,lsr#24
\r
6900 strb r0,[z80xx,#3]
\r
6904 mov r0,z80bc,lsr#16
\r
6905 strb r0,[z80xx,#3]
\r
6909 mov r0,z80de,lsr#24
\r
6910 strb r0,[z80xx,#3]
\r
6914 mov r0,z80de,lsr#16
\r
6915 strb r0,[z80xx,#3]
\r
6922 ldrb r0,[z80xx,#2]
\r
6923 strb r0,[z80xx,#3]
\r
6927 ldrsb r0,[z80pc],#1
\r
6929 add r0,r1,r0, lsl #16
\r
6932 and z80hl,z80hl,#0xFF<<16
\r
6933 orr z80hl,z80hl,r0, lsl #24
\r
6937 mov r0,z80a,lsr#24
\r
6938 strb r0,[z80xx,#3]
\r
6942 mov r0,z80bc,lsr#24
\r
6943 strb r0,[z80xx,#2]
\r
6947 mov r0,z80bc,lsr#16
\r
6948 strb r0,[z80xx,#2]
\r
6952 mov r0,z80de,lsr#24
\r
6953 strb r0,[z80xx,#2]
\r
6957 mov r0,z80de,lsr#16
\r
6958 strb r0,[z80xx,#2]
\r
6962 ldrb r0,[z80xx,#3]
\r
6963 strb r0,[z80xx,#2]
\r
6970 ldrsb r0,[z80pc],#1
\r
6972 add r0,r1,r0, lsl #16
\r
6975 and z80hl,z80hl,#0xFF<<24
\r
6976 orr z80hl,z80hl,r0, lsl #16
\r
6980 mov r0,z80a,lsr#24
\r
6981 strb r0,[z80xx,#2]
\r
6986 ldrsb r0,[z80pc],#1
\r
6988 add r1,r1,r0, lsl #16
\r
6990 mov r0,z80bc, lsr #24
\r
6995 ldrsb r0,[z80pc],#1
\r
6997 add r1,r1,r0, lsl #16
\r
6999 mov r0,z80bc, lsr #16
\r
7005 ldrsb r0,[z80pc],#1
\r
7007 add r1,r1,r0, lsl #16
\r
7009 mov r0,z80de, lsr #24
\r
7014 ldrsb r0,[z80pc],#1
\r
7016 add r1,r1,r0, lsl #16
\r
7018 mov r0,z80de, lsr #16
\r
7024 ldrsb r0,[z80pc],#1
\r
7026 add r1,r1,r0, lsl #16
\r
7028 mov r0,z80hl, lsr #24
\r
7033 ldrsb r0,[z80pc],#1
\r
7035 add r1,r1,r0, lsl #16
\r
7037 mov r0,z80hl, lsr #16
\r
7043 ldrsb r0,[z80pc],#1
\r
7045 add r1,r1,r0, lsl #16
\r
7047 mov r0,z80a, lsr #24
\r
7051 ;@LD A,I from (IX)
\r
7053 ldrb r0,[z80xx,#3]
\r
7054 mov z80a,r0, lsl #24
\r
7056 ;@LD A,X from (IX)
\r
7058 ldrb r0,[z80xx,#2]
\r
7059 mov z80a,r0, lsl #24
\r
7063 ldrsb r0,[z80pc],#1
\r
7065 add r0,r1,r0, lsl #16
\r
7068 mov z80a,r0, lsl #24
\r
7073 ldrb r0,[z80xx,#3]
\r
7078 ldrb r0,[z80xx,#2]
\r
7083 ldrsb r0,[z80pc],#1
\r
7085 add r0,r1,r0, lsl #16
\r
7093 ldrb r0,[z80xx,#3]
\r
7098 ldrb r0,[z80xx,#2]
\r
7103 ldrsb r0,[z80pc],#1
\r
7105 add r0,r1,r0, lsl #16
\r
7113 ldrb r0,[z80xx,#3]
\r
7118 ldrb r0,[z80xx,#2]
\r
7123 ldrsb r0,[z80pc],#1
\r
7125 add r0,r1,r0, lsl #16
\r
7133 ldrb r0,[z80xx,#3]
\r
7138 ldrb r0,[z80xx,#2]
\r
7143 ldrsb r0,[z80pc],#1
\r
7145 add r0,r1,r0, lsl #16
\r
7153 ldrb r0,[z80xx,#3]
\r
7158 ldrb r0,[z80xx,#2]
\r
7163 ldrsb r0,[z80pc],#1
\r
7165 add r0,r1,r0, lsl #16
\r
7173 ldrb r0,[z80xx,#3]
\r
7178 ldrb r0,[z80xx,#2]
\r
7183 ldrsb r0,[z80pc],#1
\r
7185 add r0,r1,r0, lsl #16
\r
7193 ldrb r0,[z80xx,#3]
\r
7198 ldrb r0,[z80xx,#2]
\r
7203 ldrsb r0,[z80pc],#1
\r
7205 add r0,r1,r0, lsl #16
\r
7213 ldrb r0,[z80xx,#3]
\r
7218 ldrb r0,[z80xx,#2]
\r
7223 ldrsb r0,[z80pc],#1
\r
7225 add r0,r1,r0, lsl #16
\r
7232 opcodes_DD_CB_LOCAL: .word opcodes_DD_CB
\r
7234 ;@Looks up the opcode on the opcodes_DD_CB table and then
\r
7235 ;@moves the PC to the location of the subroutine
\r
7236 ldrsb r0,[z80pc],#1
\r
7238 add r0,r1,r0, lsl #16
\r
7241 ldrb r1,[z80pc],#1
\r
7242 ldr pc,[pc,r1, lsl #2]
\r
7245 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_06,opcode_DD_NF2
\r
7246 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_0E,opcode_DD_NF2
\r
7247 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_16,opcode_DD_NF2
\r
7248 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_1E,opcode_DD_NF2
\r
7249 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_26,opcode_DD_NF2
\r
7250 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_2E,opcode_DD_NF2
\r
7251 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_36,opcode_DD_NF2
\r
7252 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_3E,opcode_DD_NF2
\r
7253 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_46,opcode_DD_NF2
\r
7254 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_4E,opcode_DD_NF2
\r
7255 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_56,opcode_DD_NF2
\r
7256 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_5E,opcode_DD_NF2
\r
7257 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_66,opcode_DD_NF2
\r
7258 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_6E,opcode_DD_NF2
\r
7259 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_76,opcode_DD_NF2
\r
7260 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_7E,opcode_DD_NF2
\r
7261 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_86,opcode_DD_NF2
\r
7262 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_8E,opcode_DD_NF2
\r
7263 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_96,opcode_DD_NF2
\r
7264 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_9E,opcode_DD_NF2
\r
7265 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_A6,opcode_DD_NF2
\r
7266 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_AE,opcode_DD_NF2
\r
7267 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_B6,opcode_DD_NF2
\r
7268 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_BE,opcode_DD_NF2
\r
7269 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_C6,opcode_DD_NF2
\r
7270 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_CE,opcode_DD_NF2
\r
7271 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_D6,opcode_DD_NF2
\r
7272 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_DE,opcode_DD_NF2
\r
7273 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_E6,opcode_DD_NF2
\r
7274 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_EE,opcode_DD_NF2
\r
7275 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_F6,opcode_DD_NF2
\r
7276 .word opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_NF2,opcode_DD_CB_FE,opcode_DD_NF2
\r
7280 stmfd sp!,{r0} ;@ save addr
\r
7283 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7288 stmfd sp!,{r0} ;@ save addr
\r
7291 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7296 stmfd sp!,{r0} ;@ save addr
\r
7299 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7304 stmfd sp!,{r0} ;@ save addr
\r
7307 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7313 stmfd sp!,{r0} ;@ save addr
\r
7316 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7321 stmfd sp!,{r0} ;@ save addr
\r
7324 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7329 stmfd sp!,{r0} ;@ save addr
\r
7332 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7337 stmfd sp!,{r0} ;@ save addr
\r
7340 ldmfd sp!,{r1} ;@ restore addr into r1
\r
7445 add z80sp,z80sp,#2
\r
7447 strh r0,[z80xx,#2]
\r
7453 ldrb r1,[z80sp,#1]
\r
7454 orr r2,r0,r1, lsl #8
\r
7455 ldrh r1,[z80xx,#2]
\r
7457 strb r0,[z80sp,#1]
\r
7459 strh r2,[z80xx,#2]
\r
7466 ldrh r0,[z80xx,#2]
\r
7467 strh r2,[z80xx,#2]
\r
7479 ldrh r0,[z80xx,#2]
\r
7485 ldrh r0,[z80xx,#2]
\r
7488 ldrh z80sp,[z80xx,#2]
\r
7492 ;@##################################
\r
7493 ;@##################################
\r
7494 ;@### opcodes ED #########################
\r
7495 ;@##################################
\r
7496 ;@##################################
\r
7500 ;@ ldrb r0,[z80pc],#1
\r
7501 ;@ ldr pc,[opcodes,r0, lsl #2]
\r
7509 and z80bc,z80bc,#0xFF<<16
\r
7510 orr z80bc,z80bc,r0, lsl #24
\r
7511 sub r1,opcodes,#0x100
\r
7513 and z80f,z80f,#1<<CFlag
\r
7518 mov r1,z80bc, lsr #24
\r
7528 ldrb r0,[z80pc],#1
\r
7529 ldrb r1,[z80pc],#1
\r
7530 orr r1,r0,r1, lsl #8
\r
7531 mov r0,z80bc, lsr #16
\r
7538 mov z80f,z80f,lsr#28 ;@S,Z,V&C
\r
7539 eor z80f,z80f,#(1<<CFlag)|(1<<NFlag) ;@invert C and set n.
\r
7540 tst z80a,#0x0F000000 ;@H, correct
\r
7541 orrne z80f,z80f,#1<<HFlag
\r
7544 ;@RETN, moved to ED_4D
\r
7549 strb z80a,[cpucontext,#z80im]
\r
7553 str z80a,[cpucontext,#z80i]
\r
7558 and z80bc,z80bc,#0xFF<<24
\r
7559 orr z80bc,z80bc,r0, lsl #16
\r
7560 sub r1,opcodes,#0x100
\r
7562 and z80f,z80f,#1<<CFlag
\r
7567 mov r0,z80bc, lsr #16
\r
7576 ldrb r0,[z80pc],#1
\r
7577 ldrb r1,[z80pc],#1
\r
7578 orr r0,r0,r1, lsl #8
\r
7580 mov z80bc,r0, lsl #16
\r
7587 ldrb r0,[cpucontext,#z80if]
\r
7589 orrne r0,r0,#Z80_IF1
\r
7590 biceq r0,r0,#Z80_IF1
\r
7591 strb r0,[cpucontext,#z80if]
\r
7598 mov r0,z80a,lsr#24
\r
7599 strb r0,[cpucontext,#z80r]
\r
7605 and z80de,z80de,#0xFF<<16
\r
7606 orr z80de,z80de,r0, lsl #24
\r
7607 sub r1,opcodes,#0x100
\r
7609 and z80f,z80f,#1<<CFlag
\r
7614 mov r1,z80de, lsr #24
\r
7622 ldrb r0,[z80pc],#1
\r
7623 ldrb r1,[z80pc],#1
\r
7624 orr r1,r0,r1, lsl #8
\r
7625 mov r0,z80de, lsr #16
\r
7631 strb r0,[cpucontext,#z80im]
\r
7635 ldr z80a,[cpucontext,#z80i]
\r
7636 tst z80a,#0xFF000000
\r
7637 and z80f,z80f,#(1<<CFlag)
\r
7638 orreq z80f,z80f,#(1<<ZFlag)
\r
7639 orrmi z80f,z80f,#(1<<SFlag)
\r
7640 ldrb r0,[cpucontext,#z80if]
\r
7642 orrne z80f,z80f,#(1<<VFlag)
\r
7647 and z80de,z80de,#0xFF<<24
\r
7648 orr z80de,z80de,r0, lsl #16
\r
7649 sub r1,opcodes,#0x100
\r
7651 and z80f,z80f,#1<<CFlag
\r
7656 mov r1,z80de, lsr #16
\r
7665 ldrb r0,[z80pc],#1
\r
7666 ldrb r1,[z80pc],#1
\r
7667 orr r0,r0,r1, lsl #8
\r
7669 mov z80de,r0, lsl #16
\r
7674 strb r0,[cpucontext,#z80im]
\r
7678 ldrb r0,[cpucontext,#z80r]
\r
7680 rsb r1,z80_icount,#0
\r
7683 movs z80a,r0, lsl #24
\r
7684 and z80f,z80f,#1<<CFlag
\r
7685 orrmi z80f,z80f,#(1<<SFlag)
\r
7686 orreq z80f,z80f,#(1<<ZFlag)
\r
7687 ldrb r0,[cpucontext,#z80if]
\r
7689 orrne z80f,z80f,#(1<<VFlag)
\r
7694 and z80hl,z80hl,#0xFF<<16
\r
7695 orr z80hl,z80hl,r0, lsl #24
\r
7696 sub r1,opcodes,#0x100
\r
7698 and z80f,z80f,#1<<CFlag
\r
7703 mov r1,z80hl, lsr #24
\r
7713 orr r0,r1,z80a,lsr#20
\r
7714 bic z80a,z80a,#0x0F000000
\r
7715 orr z80a,z80a,r1,lsr#4
\r
7717 sub r1,opcodes,#0x100
\r
7718 ldrb r0,[r1,z80a, lsr #24]
\r
7719 and z80f,z80f,#1<<CFlag
\r
7725 and z80hl,z80hl,#0xFF<<24
\r
7726 orr z80hl,z80hl,r0, lsl #16
\r
7727 and z80f,z80f,#1<<CFlag
\r
7728 sub r1,opcodes,#0x100
\r
7734 mov r1,z80hl, lsr #16
\r
7744 orr r0,r0,z80a,lsl#4
\r
7746 and z80a,z80a,#0xF0000000
\r
7747 orr z80a,z80a,r0,lsl#16
\r
7748 and z80a,z80a,#0xFF000000
\r
7750 sub r1,opcodes,#0x100
\r
7751 ldrb r0,[r1,z80a, lsr #24]
\r
7752 and z80f,z80f,#1<<CFlag
\r
7758 and z80f,z80f,#1<<CFlag
\r
7759 sub r1,opcodes,#0x100
\r
7772 ldr r0,[cpucontext,#z80sp_base]
\r
7774 mov r0, r0, lsl #16
\r
7776 mov r0,z80sp,lsl#16
\r
7781 ldrb r0,[z80pc],#1
\r
7782 ldrb r1,[z80pc],#1
\r
7783 orr r1,r0,r1, lsl #8
\r
7785 ldr r0,[cpucontext,#z80sp_base]
\r
7795 mov z80a,r0, lsl #24
\r
7796 and z80f,z80f,#1<<CFlag
\r
7797 sub r1,opcodes,#0x100
\r
7803 mov r1,z80a, lsr #24
\r
7809 ldr r0,[cpucontext,#z80sp_base]
\r
7811 mov r0, r0, lsl #16
\r
7813 mov r0,z80sp,lsl#16
\r
7818 ldrb r0,[z80pc],#1
\r
7819 ldrb r1,[z80pc],#1
\r
7820 orr r0,r0,r1, lsl #8
\r
7831 add z80hl,z80hl,#1<<16
\r
7832 add z80de,z80de,#1<<16
\r
7833 subs z80bc,z80bc,#1<<16
\r
7834 bic z80f,z80f,#(1<<VFlag)|(1<<NFlag)|(1<<HFlag)
\r
7835 orrne z80f,z80f,#1<<VFlag
\r
7840 add z80hl,z80hl,#0x00010000
\r
7842 cmp z80a,r0,lsl#24
\r
7843 and z80f,z80f,#1<<CFlag
\r
7844 orr z80f,z80f,#1<<NFlag
\r
7845 orrmi z80f,z80f,#1<<SFlag
\r
7846 orreq z80f,z80f,#1<<ZFlag
\r
7848 orrcc z80f,z80f,#1<<HFlag
\r
7849 subs z80bc,z80bc,#0x00010000
\r
7850 orrne z80f,z80f,#1<<VFlag
\r
7856 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
7857 ;@ mov r1,z80bc,lsl#8
\r
7858 ;@ add r1,r1,#0x01000000
\r
7859 ;@ adds r1,r1,r0,lsl#24
\r
7860 ;@ orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if (HL) + ((C+1) & 0xFF) > 0xFF
\r
7862 add z80hl,z80hl,#1<<16
\r
7863 sub z80bc,z80bc,#1<<24
\r
7864 tst z80bc,#0xFF<<24
\r
7865 orrmi z80f,z80f,#1<<SFlag
\r
7866 orreq z80f,z80f,#1<<ZFlag
\r
7872 add z80hl,z80hl,#1<<16
\r
7874 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
7875 mov r1,z80hl,lsl#8
\r
7876 adds r1,r1,r0,lsl#24
\r
7877 orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if (HL)+L > 0xFF
\r
7878 sub z80bc,z80bc,#1<<24
\r
7879 tst z80bc,#0xFF<<24
\r
7880 orrmi z80f,z80f,#1<<SFlag
\r
7881 orreq z80f,z80f,#1<<ZFlag
\r
7889 sub z80hl,z80hl,#1<<16
\r
7890 sub z80de,z80de,#1<<16
\r
7891 subs z80bc,z80bc,#1<<16
\r
7892 bic z80f,z80f,#(1<<VFlag)|(1<<NFlag)|(1<<HFlag)
\r
7893 orrne z80f,z80f,#1<<VFlag
\r
7899 sub z80hl,z80hl,#1<<16
\r
7901 cmp z80a,r0,lsl#24
\r
7902 and z80f,z80f,#1<<CFlag
\r
7903 orr z80f,z80f,#1<<NFlag
\r
7904 orrmi z80f,z80f,#1<<SFlag
\r
7905 orreq z80f,z80f,#1<<ZFlag
\r
7907 orrcc z80f,z80f,#1<<HFlag
\r
7908 subs z80bc,z80bc,#0x00010000
\r
7909 orrne z80f,z80f,#1<<VFlag
\r
7916 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
7917 ;@ mov r1,z80bc,lsl#8
\r
7918 ;@ sub r1,r1,#0x01000000
\r
7919 ;@ adds r1,r1,r0,lsl#24
\r
7920 ;@ orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if (HL) + ((C-1) & 0xFF) > 0xFF
\r
7922 sub z80hl,z80hl,#1<<16
\r
7923 sub z80bc,z80bc,#1<<24
\r
7924 tst z80bc,#0xFF<<24
\r
7925 orrmi z80f,z80f,#1<<SFlag
\r
7926 orreq z80f,z80f,#1<<ZFlag
\r
7932 sub z80hl,z80hl,#1<<16
\r
7934 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
7935 mov r1,z80hl,lsl#8
\r
7936 adds r1,r1,r0,lsl#24
\r
7937 orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if r0+HL > 0xFF
\r
7938 sub z80bc,z80bc,#1<<24
\r
7939 tst z80bc,#0xFF<<24
\r
7940 orrmi z80f,z80f,#1<<SFlag
\r
7941 orreq z80f,z80f,#1<<ZFlag
\r
7948 add z80hl,z80hl,#1<<16
\r
7949 add z80de,z80de,#1<<16
\r
7950 subs z80bc,z80bc,#1<<16
\r
7951 bic z80f,z80f,#(1<<VFlag)|(1<<NFlag)|(1<<HFlag)
\r
7952 orrne z80f,z80f,#1<<VFlag
\r
7953 subne z80pc,z80pc,#2
\r
7954 subne z80_icount,z80_icount,#5
\r
7960 add z80hl,z80hl,#1<<16
\r
7962 cmp z80a,r0,lsl#24
\r
7963 and z80f,z80f,#1<<CFlag
\r
7964 orr z80f,z80f,#1<<NFlag
\r
7965 orrmi z80f,z80f,#1<<SFlag
\r
7966 orreq z80f,z80f,#1<<ZFlag
\r
7968 orrcc z80f,z80f,#1<<HFlag
\r
7969 subs z80bc,z80bc,#1<<16
\r
7970 bne opcode_ED_B1_decpc
\r
7972 opcode_ED_B1_decpc:
\r
7973 orr z80f,z80f,#1<<VFlag
\r
7974 tst z80f,#1<<ZFlag
\r
7975 subeq z80pc,z80pc,#2
\r
7976 subeq z80_icount,z80_icount,#5
\r
7982 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
7983 ;@ mov r1,z80bc,lsl#8
\r
7984 ;@ add r1,r1,#0x01000000
\r
7985 ;@ adds r1,r1,r0,lsl#24
\r
7986 ;@ orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if (HL) + ((C+1) & 0xFF) > 0xFF
\r
7988 add z80hl,z80hl,#1<<16
\r
7989 sub z80bc,z80bc,#1<<24
\r
7990 tst z80bc,#0xFF<<24
\r
7991 orrmi z80f,z80f,#1<<SFlag
\r
7992 orreq z80f,z80f,#1<<ZFlag
\r
7993 subne z80pc,z80pc,#2
\r
7994 subne z80_icount,z80_icount,#5
\r
7999 add z80hl,z80hl,#1<<16
\r
8001 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
8002 mov r1,z80hl,lsl#8
\r
8003 adds r1,r1,r0,lsl#24
\r
8004 orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if r0+HL > 0xFF
\r
8005 sub z80bc,z80bc,#1<<24
\r
8006 tst z80bc,#0xFF<<24
\r
8007 orrmi z80f,z80f,#1<<SFlag
\r
8008 orreq z80f,z80f,#1<<ZFlag
\r
8009 subne z80pc,z80pc,#2
\r
8010 subne z80_icount,z80_icount,#5
\r
8017 sub z80hl,z80hl,#1<<16
\r
8018 sub z80de,z80de,#1<<16
\r
8019 subs z80bc,z80bc,#1<<16
\r
8020 bic z80f,z80f,#(1<<VFlag)|(1<<NFlag)|(1<<HFlag)
\r
8021 orrne z80f,z80f,#1<<VFlag
\r
8022 subne z80pc,z80pc,#2
\r
8023 subne z80_icount,z80_icount,#5
\r
8029 sub z80hl,z80hl,#1<<16
\r
8031 cmp z80a,r0,lsl#24
\r
8032 and z80f,z80f,#1<<CFlag
\r
8033 orr z80f,z80f,#1<<NFlag
\r
8034 orrmi z80f,z80f,#1<<SFlag
\r
8035 orreq z80f,z80f,#1<<ZFlag
\r
8037 orrcc z80f,z80f,#1<<HFlag
\r
8038 subs z80bc,z80bc,#1<<16
\r
8039 bne opcode_ED_B9_decpc
\r
8041 opcode_ED_B9_decpc:
\r
8042 orr z80f,z80f,#1<<VFlag
\r
8043 tst z80f,#1<<ZFlag
\r
8044 subeq z80pc,z80pc,#2
\r
8045 subeq z80_icount,z80_icount,#5
\r
8051 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
8052 ;@ mov r1,z80bc,lsl#8
\r
8053 ;@ sub r1,r1,#0x01000000
\r
8054 ;@ adds r1,r1,r0,lsl#24
\r
8055 ;@ orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if (HL) + ((C-1) & 0xFF) > 0xFF
\r
8057 sub z80hl,z80hl,#1<<16
\r
8058 sub z80bc,z80bc,#1<<24
\r
8059 tst z80bc,#0xFF<<24
\r
8060 orrmi z80f,z80f,#1<<SFlag
\r
8061 orreq z80f,z80f,#1<<ZFlag
\r
8062 subne z80pc,z80pc,#2
\r
8063 subne z80_icount,z80_icount,#5
\r
8068 sub z80hl,z80hl,#1<<16
\r
8070 mov z80f,z80f,lsr#2 ;@NFlag set by bit 7
\r
8071 mov r1,z80hl,lsl#8
\r
8072 adds r1,r1,r0,lsl#24
\r
8073 orrcs z80f,z80f,#(1<<CFlag)|(1<<HFlag) ;@ CF & HF set if r0+HL > 0xFF
\r
8074 sub z80bc,z80bc,#1<<24
\r
8075 tst z80bc,#0xFF<<24
\r
8076 orrmi z80f,z80f,#1<<SFlag
\r
8077 orreq z80f,z80f,#1<<ZFlag
\r
8078 subne z80pc,z80pc,#2
\r
8079 subne z80_icount,z80_icount,#5
\r
8083 ;@##################################
\r
8084 ;@##################################
\r
8085 ;@### opcodes FD #########################
\r
8086 ;@##################################
\r
8087 ;@##################################
\r
8088 ;@Since DD and FD opcodes are all the same apart from the address
\r
8089 ;@register they use. When a FD intruction the program runs the code
\r
8090 ;@from the DD location but the address of the IY reg is passed instead
\r
8096 ;@ vim:filetype=armasm
\r