1 /***************************************************************************
2 * Copyright (C) 2007 Ryan Schultz, PCSX-df Team, PCSX team *
4 * This program is free software; you can redistribute it and/or modify *
5 * it under the terms of the GNU General Public License as published by *
6 * the Free Software Foundation; either version 2 of the License, or *
7 * (at your option) any later version. *
9 * This program is distributed in the hope that it will be useful, *
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
12 * GNU General Public License for more details. *
14 * You should have received a copy of the GNU General Public License *
15 * along with this program; if not, write to the *
16 * Free Software Foundation, Inc., *
17 * 51 Franklin Street, Fifth Floor, Boston, MA 02111-1307 USA. *
18 ***************************************************************************/
21 * R3000A CPU functions.
28 #include "psxinterpreter.h"
30 R3000Acpu *psxCpu = NULL;
36 SysPrintf(_("Running PCSX Version %s (%s).\n"), PCSX_VERSION, __DATE__);
39 if (Config.Cpu == CPU_INTERPRETER) {
41 } else psxCpu = &psxRec;
43 Config.Cpu = CPU_INTERPRETER;
49 if (psxMemInit() == -1) return -1;
51 return psxCpu->Init();
57 memset(&psxRegs, 0, sizeof(psxRegs));
59 psxRegs.pc = 0xbfc00000; // Start in bootstrap
61 psxRegs.CP0.r[12] = 0x10900000; // COP0 enabled | BEV = 1 | TS = 1
62 psxRegs.CP0.r[15] = 0x00000002; // PRevID = Revision ID, same as R3000A
64 psxCpu->ApplyConfig();
74 EMU_LOG("*BIOS END*\n");
87 void psxException(u32 code, u32 bd) {
88 psxRegs.code = PSXMu32(psxRegs.pc);
90 if (!Config.HLE && ((((psxRegs.code) >> 24) & 0xfe) == 0x4a)) {
91 // "hokuto no ken" / "Crash Bandicot 2" ...
92 // BIOS does not allow to return to GTE instructions
93 // (just skips it, supposedly because it's scheduled already)
94 // so we execute it here
95 psxCP2[psxRegs.code & 0x3f](&psxRegs.CP2);
99 psxRegs.CP0.n.Cause = (psxRegs.CP0.n.Cause & 0x300) | code;
104 PSXCPU_LOG("bd set!!!\n");
106 psxRegs.CP0.n.Cause |= 0x80000000;
107 psxRegs.CP0.n.EPC = (psxRegs.pc - 4);
109 psxRegs.CP0.n.EPC = (psxRegs.pc);
111 if (psxRegs.CP0.n.Status & 0x400000)
112 psxRegs.pc = 0xbfc00180;
114 psxRegs.pc = 0x80000080;
117 psxRegs.CP0.n.Status = (psxRegs.CP0.n.Status &~0x3f) |
118 ((psxRegs.CP0.n.Status & 0xf) << 2);
120 if (Config.HLE) psxBiosException();
123 void psxBranchTest() {
124 if ((psxRegs.cycle - psxNextsCounter) >= psxNextCounter)
127 if (psxRegs.interrupt) {
128 if ((psxRegs.interrupt & (1 << PSXINT_SIO))) { // sio
129 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_SIO].sCycle) >= psxRegs.intCycle[PSXINT_SIO].cycle) {
130 psxRegs.interrupt &= ~(1 << PSXINT_SIO);
134 if (psxRegs.interrupt & (1 << PSXINT_CDR)) { // cdr
135 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_CDR].sCycle) >= psxRegs.intCycle[PSXINT_CDR].cycle) {
136 psxRegs.interrupt &= ~(1 << PSXINT_CDR);
140 if (psxRegs.interrupt & (1 << PSXINT_CDREAD)) { // cdr read
141 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_CDREAD].sCycle) >= psxRegs.intCycle[PSXINT_CDREAD].cycle) {
142 psxRegs.interrupt &= ~(1 << PSXINT_CDREAD);
143 cdrPlayReadInterrupt();
146 if (psxRegs.interrupt & (1 << PSXINT_GPUDMA)) { // gpu dma
147 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_GPUDMA].sCycle) >= psxRegs.intCycle[PSXINT_GPUDMA].cycle) {
148 psxRegs.interrupt &= ~(1 << PSXINT_GPUDMA);
152 if (psxRegs.interrupt & (1 << PSXINT_MDECOUTDMA)) { // mdec out dma
153 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_MDECOUTDMA].sCycle) >= psxRegs.intCycle[PSXINT_MDECOUTDMA].cycle) {
154 psxRegs.interrupt &= ~(1 << PSXINT_MDECOUTDMA);
158 if (psxRegs.interrupt & (1 << PSXINT_SPUDMA)) { // spu dma
159 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_SPUDMA].sCycle) >= psxRegs.intCycle[PSXINT_SPUDMA].cycle) {
160 psxRegs.interrupt &= ~(1 << PSXINT_SPUDMA);
164 if (psxRegs.interrupt & (1 << PSXINT_MDECINDMA)) { // mdec in
165 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_MDECINDMA].sCycle) >= psxRegs.intCycle[PSXINT_MDECINDMA].cycle) {
166 psxRegs.interrupt &= ~(1 << PSXINT_MDECINDMA);
170 if (psxRegs.interrupt & (1 << PSXINT_GPUOTCDMA)) { // gpu otc
171 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_GPUOTCDMA].sCycle) >= psxRegs.intCycle[PSXINT_GPUOTCDMA].cycle) {
172 psxRegs.interrupt &= ~(1 << PSXINT_GPUOTCDMA);
176 if (psxRegs.interrupt & (1 << PSXINT_CDRDMA)) { // cdrom
177 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_CDRDMA].sCycle) >= psxRegs.intCycle[PSXINT_CDRDMA].cycle) {
178 psxRegs.interrupt &= ~(1 << PSXINT_CDRDMA);
182 if (psxRegs.interrupt & (1 << PSXINT_CDRLID)) { // cdr lid states
183 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_CDRLID].sCycle) >= psxRegs.intCycle[PSXINT_CDRLID].cycle) {
184 psxRegs.interrupt &= ~(1 << PSXINT_CDRLID);
185 cdrLidSeekInterrupt();
188 if (psxRegs.interrupt & (1 << PSXINT_SPU_UPDATE)) { // scheduled spu update
189 if ((psxRegs.cycle - psxRegs.intCycle[PSXINT_SPU_UPDATE].sCycle) >= psxRegs.intCycle[PSXINT_SPU_UPDATE].cycle) {
190 psxRegs.interrupt &= ~(1 << PSXINT_SPU_UPDATE);
196 if (psxHu32(0x1070) & psxHu32(0x1074)) {
197 if ((psxRegs.CP0.n.Status & 0x401) == 0x401) {
199 PSXCPU_LOG("Interrupt: %x %x\n", psxHu32(0x1070), psxHu32(0x1074));
201 // SysPrintf("Interrupt (%x): %x %x\n", psxRegs.cycle, psxHu32(0x1070), psxHu32(0x1074));
202 psxException(0x400, 0);
208 if (!Config.HLE && Config.PsxOut) {
209 u32 call = psxRegs.GPR.n.t1 & 0xff;
210 switch (psxRegs.pc & 0x1fffff) {
213 if (call != 0x28 && call != 0xe) {
214 PSXBIOS_LOG("Bios call a0: %s (%x) %x,%x,%x,%x\n", biosA0n[call], call, psxRegs.GPR.n.a0, psxRegs.GPR.n.a1, psxRegs.GPR.n.a2, psxRegs.GPR.n.a3); }
221 if (call != 0x17 && call != 0xb) {
222 PSXBIOS_LOG("Bios call b0: %s (%x) %x,%x,%x,%x\n", biosB0n[call], call, psxRegs.GPR.n.a0, psxRegs.GPR.n.a1, psxRegs.GPR.n.a2, psxRegs.GPR.n.a3); }
229 PSXBIOS_LOG("Bios call c0: %s (%x) %x,%x,%x,%x\n", biosC0n[call], call, psxRegs.GPR.n.a0, psxRegs.GPR.n.a1, psxRegs.GPR.n.a2, psxRegs.GPR.n.a3);
238 void psxExecuteBios() {
239 while (psxRegs.pc != 0x80030000)
240 psxCpu->ExecuteBlock();