3 * (C) notaz, 2009,2010,2013
5 * This work is licensed under the terms of MAME license.
6 * See COPYING file in the top-level directory.
9 * a15100 F....... R.....EA F.....AC N...VHMP 4000 // Fm Ren nrEs Aden Cart heN V H cMd Pwm
10 * a15102 ........ ......SM ? 4002 // intS intM
11 * a15104 ........ ......10 ........ hhhhhhhh 4004 // bk1 bk0 Hint
12 * a15106 F....... .....SDR UE...... .....SDR 4006 // Full 68S Dma Rv fUll[fb] Empt[fb]
13 * a15108 (32bit DREQ src) 4008
14 * a1510c (32bit DREQ dst) 400c
15 * a15110 llllllll llllll00 4010 // DREQ Len
16 * a15112 (16bit FIFO reg) 4012
17 * a15114 ? (16bit VRES clr) 4014
18 * a15116 ? (16bit Vint clr) 4016
19 * a15118 ? (16bit Hint clr) 4018
20 * a1511a ........ .......C (16bit CMD clr) 401a // Cm
21 * a1511c ? (16bit PWM clr) 401c
23 * a15120 (16 bytes comm) 2020
27 * iii. .cc. ..xx * // Internal, Cs, x
29 * sh2 map, wait/bus cycles (from docs):
31 * rom 0000000-0003fff 1 -
32 * sys reg 0004000-00040ff 1 1
33 * vdp reg 0004100-00041ff 5 5
34 * vdp pal 0004200-00043ff 5 5
35 * rom 2000000-23fffff 6-15
36 * dram/fb 4000000-401ffff 5-12 1-3
37 * fb ovr 4020000-403ffff
38 * sdram 6000000-603ffff 12 2 (cycles)
41 #include "../pico_int.h"
42 #include "../memory.h"
43 #include "../../cpu/sh2/compiler.h"
45 static const char str_mars[] = "MARS";
47 void *p32x_bios_g, *p32x_bios_m, *p32x_bios_s;
48 struct Pico32xMem *Pico32xMem;
50 static void bank_switch(int b);
53 #define POLL_THRESHOLD 3
60 static int m68k_poll_detect(u32 a, u32 cycles, u32 flags)
64 if (a - 2 <= m68k_poll.addr && m68k_poll.addr <= a + 2
65 && cycles - m68k_poll.cycles <= 64)
67 if (m68k_poll.cnt++ > POLL_THRESHOLD) {
68 if (!(Pico32x.emu_flags & flags)) {
69 elprintf(EL_32X, "m68k poll addr %08x, cyc %u",
70 a, cycles - m68k_poll.cycles);
73 Pico32x.emu_flags |= flags;
80 m68k_poll.cycles = cycles;
85 void p32x_m68k_poll_event(u32 flags)
87 if (Pico32x.emu_flags & flags) {
88 elprintf(EL_32X, "m68k poll %02x -> %02x", Pico32x.emu_flags,
89 Pico32x.emu_flags & ~flags);
90 Pico32x.emu_flags &= ~flags;
93 m68k_poll.addr = m68k_poll.cnt = 0;
96 static void sh2_poll_detect(SH2 *sh2, u32 a, u32 flags)
98 int cycles_left = sh2_cycles_left(sh2);
100 if (a == sh2->poll_addr && sh2->poll_cycles - cycles_left <= 10) {
101 if (sh2->poll_cnt++ > 3) {
102 if (!(sh2->state & flags))
103 elprintf(EL_32X, "%csh2 state: %02x->%02x", sh2->is_slave?'s':'m',
104 sh2->state, sh2->state | flags);
108 pevt_log_sh2(sh2, EVT_POLL_START);
115 sh2->poll_cycles = cycles_left;
118 void p32x_sh2_poll_event(SH2 *sh2, u32 flags, u32 m68k_cycles)
120 if (sh2->state & flags) {
121 elprintf(EL_32X, "%csh2 state: %02x->%02x", sh2->is_slave?'s':'m',
122 sh2->state, sh2->state & ~flags);
124 if (sh2->m68krcycles_done < m68k_cycles)
125 sh2->m68krcycles_done = m68k_cycles;
127 pevt_log_sh2_o(sh2, EVT_POLL_END);
130 sh2->state &= ~flags;
131 sh2->poll_addr = sh2->poll_cycles = sh2->poll_cnt = 0;
134 static void sh2s_sync_on_read(SH2 *sh2)
137 if (sh2->poll_cnt != 0)
140 cycles = sh2_cycles_done(sh2);
142 p32x_sync_other_sh2(sh2, sh2->m68krcycles_done + cycles / 3);
148 static int p32x_csum_faked;
149 static const u16 comm_fakevals[] = {
150 0x4d5f, 0x4f4b, // M_OK
151 0x535f, 0x4f4b, // S_OK
152 0x4D41, 0x5346, // MASF - Brutal Unleashed
153 0x5331, 0x4d31, // Darxide
156 0x0000, 0x0000, // eq for doom
157 0x0002, // Mortal Kombat
161 static u32 sh2_comm_faker(u32 a)
164 if (a == 0x28 && !p32x_csum_faked) {
166 return *(unsigned short *)(Pico.rom + 0x18e);
168 if (f >= sizeof(comm_fakevals) / sizeof(comm_fakevals[0]))
170 return comm_fakevals[f++];
174 // ------------------------------------------------------------------
177 static u32 p32x_reg_read16(u32 a)
182 if ((a & 0x30) == 0x20)
183 return sh2_comm_faker(a);
185 if ((a & 0x30) == 0x20) {
187 unsigned int cycles = SekCyclesDoneT();
188 int comreg = 1 << (a & 0x0f) / 2;
190 // evil X-Men proto polls in a dbra loop and expects it to expire..
191 if (SekDar(2) != dr2)
195 if (cycles - msh2.m68krcycles_done > 500)
196 p32x_sync_sh2s(cycles);
197 if (Pico32x.comm_dirty_sh2 & comreg)
198 Pico32x.comm_dirty_sh2 &= ~comreg;
199 else if (m68k_poll_detect(a, cycles, P32XF_68KCPOLL)) {
208 if (a == 2) { // INTM, INTS
209 unsigned int cycles = SekCyclesDoneT();
210 if (cycles - msh2.m68krcycles_done > 64)
211 p32x_sync_sh2s(cycles);
212 return ((Pico32x.sh2irqi[0] & P32XI_CMD) >> 4) | ((Pico32x.sh2irqi[1] & P32XI_CMD) >> 3);
215 if ((a & 0x30) == 0x30)
216 return p32x_pwm_read16(a, NULL, SekCyclesDoneT());
219 return Pico32x.regs[a / 2];
222 static void p32x_reg_write8(u32 a, u32 d)
224 u16 *r = Pico32x.regs;
227 // for things like bset on comm port
231 case 0: // adapter ctl
232 r[0] = (r[0] & ~P32XS_FM) | ((d << 8) & P32XS_FM);
234 case 1: // adapter ctl, RES bit writeable
235 if ((d ^ r[0]) & d & P32XS_nRES)
237 r[0] = (r[0] & ~P32XS_nRES) | (d & P32XS_nRES);
240 if ((d & 1) != !!(Pico32x.sh2irqi[0] & P32XI_CMD)) {
241 p32x_sync_sh2s(SekCyclesDoneT());
243 Pico32x.sh2irqi[0] |= P32XI_CMD;
245 Pico32x.sh2irqi[0] &= ~P32XI_CMD;
246 p32x_update_irls(NULL, SekCyclesDoneT2());
248 if (!!(d & 2) != !!(Pico32x.sh2irqi[1] & P32XI_CMD)) {
249 p32x_sync_sh2s(SekCyclesDoneT());
251 Pico32x.sh2irqi[1] |= P32XI_CMD;
253 Pico32x.sh2irqi[1] &= ~P32XI_CMD;
254 p32x_update_irls(NULL, SekCyclesDoneT2());
265 r[6 / 2] = (r[6 / 2] & P32XS_FULL) | (d & (P32XS_68S|P32XS_DMA|P32XS_RV));
272 if ((a & 0x30) == 0x20) {
274 int cycles = SekCyclesDoneT();
280 comreg = 1 << (a & 0x0f) / 2;
281 if (Pico32x.comm_dirty_68k & comreg)
282 p32x_sync_sh2s(cycles);
285 p32x_sh2_poll_event(&sh2s[0], SH2_STATE_CPOLL, cycles);
286 p32x_sh2_poll_event(&sh2s[1], SH2_STATE_CPOLL, cycles);
287 Pico32x.comm_dirty_68k |= comreg;
289 if (cycles - (int)msh2.m68krcycles_done > 120)
290 p32x_sync_sh2s(cycles);
295 static void p32x_reg_write16(u32 a, u32 d)
297 u16 *r = Pico32x.regs;
300 // for things like bset on comm port
304 case 0x00: // adapter ctl
305 if ((d ^ r[0]) & d & P32XS_nRES)
307 r[0] = (r[0] & ~(P32XS_FM|P32XS_nRES)) | (d & (P32XS_FM|P32XS_nRES));
309 case 0x10: // DREQ len
312 case 0x12: // FIFO reg
313 if (!(r[6 / 2] & P32XS_68S)) {
314 elprintf(EL_32X|EL_ANOMALY, "DREQ FIFO w16 without 68S?");
317 if (Pico32x.dmac0_fifo_ptr < DMAC_FIFO_LEN) {
318 Pico32x.dmac_fifo[Pico32x.dmac0_fifo_ptr++] = d;
319 if ((Pico32x.dmac0_fifo_ptr & 3) == 0)
320 p32x_dreq0_trigger();
321 if (Pico32x.dmac0_fifo_ptr == DMAC_FIFO_LEN)
322 r[6 / 2] |= P32XS_FULL;
328 if ((a & 0x38) == 0x08) {
333 else if ((a & 0x30) == 0x20) {
334 int cycles = SekCyclesDoneT();
340 comreg = 1 << (a & 0x0f) / 2;
341 if (Pico32x.comm_dirty_68k & comreg)
342 p32x_sync_sh2s(cycles);
345 p32x_sh2_poll_event(&sh2s[0], SH2_STATE_CPOLL, cycles);
346 p32x_sh2_poll_event(&sh2s[1], SH2_STATE_CPOLL, cycles);
347 Pico32x.comm_dirty_68k |= comreg;
349 if (cycles - (int)msh2.m68krcycles_done > 120)
350 p32x_sync_sh2s(cycles);
354 else if ((a & 0x30) == 0x30) {
355 p32x_pwm_write16(a, d, NULL, SekCyclesDoneT());
359 p32x_reg_write8(a + 1, d);
362 // ------------------------------------------------------------------
364 static u32 p32x_vdp_read16(u32 a)
368 return Pico32x.vdp_regs[a / 2];
371 static void p32x_vdp_write8(u32 a, u32 d)
373 u16 *r = Pico32x.vdp_regs;
376 // TODO: verify what's writeable
379 // priority inversion is handled in palette
380 if ((r[0] ^ d) & P32XV_PRI)
381 Pico32x.dirty_pal = 1;
382 r[0] = (r[0] & P32XV_nPAL) | (d & 0xff);
384 case 0x03: // shift (for pp mode)
387 case 0x05: // fill len
392 Pico32x.pending_fb = d;
393 // if we are blanking and FS bit is changing
394 if (((r[0x0a/2] & P32XV_VBLK) || (r[0] & P32XV_Mx) == 0) && ((r[0x0a/2] ^ d) & P32XV_FS)) {
395 r[0x0a/2] ^= P32XV_FS;
396 Pico32xSwapDRAM(d ^ 1);
397 elprintf(EL_32X, "VDP FS: %d", r[0x0a/2] & P32XV_FS);
403 static void p32x_vdp_write16(u32 a, u32 d, SH2 *sh2)
406 if (a == 6) { // fill start
407 Pico32x.vdp_regs[6 / 2] = d;
410 if (a == 8) { // fill data
411 u16 *dram = Pico32xMem->dram[(Pico32x.vdp_regs[0x0a/2] & P32XV_FS) ^ 1];
412 int len = Pico32x.vdp_regs[4 / 2] + 1;
414 a = Pico32x.vdp_regs[6 / 2];
417 a = (a & 0xff00) | ((a + 1) & 0xff);
419 Pico32x.vdp_regs[0x06 / 2] = a;
420 Pico32x.vdp_regs[0x08 / 2] = d;
421 if (sh2 != NULL && len > 4) {
422 Pico32x.vdp_regs[0x0a / 2] |= P32XV_nFEN;
423 // supposedly takes 3 bus/6 sh2 cycles? or 3 sh2 cycles?
424 p32x_event_schedule_sh2(sh2, P32X_EVENT_FILLEND, 3 + len);
429 p32x_vdp_write8(a | 1, d);
432 // ------------------------------------------------------------------
435 static u32 p32x_sh2reg_read16(u32 a, SH2 *sh2)
437 u16 *r = Pico32x.regs;
441 case 0x00: // adapter/irq ctl
442 return (r[0] & P32XS_FM) | Pico32x.sh2_regs[0]
443 | Pico32x.sh2irq_mask[sh2->is_slave];
444 case 0x04: // H count (often as comm too)
445 sh2_poll_detect(sh2, a, SH2_STATE_CPOLL);
446 sh2s_sync_on_read(sh2);
447 return Pico32x.sh2_regs[4 / 2];
448 case 0x10: // DREQ len
453 if ((a & 0x38) == 0x08)
456 if ((a & 0x30) == 0x20) {
457 int comreg = 1 << (a & 0x0f) / 2;
458 if (Pico32x.comm_dirty_68k & comreg)
459 Pico32x.comm_dirty_68k &= ~comreg;
461 sh2_poll_detect(sh2, a, SH2_STATE_CPOLL);
462 sh2s_sync_on_read(sh2);
465 if ((a & 0x30) == 0x30) {
466 return p32x_pwm_read16(a, sh2, sh2_cycles_done_m68k(sh2));
472 static void p32x_sh2reg_write8(u32 a, u32 d, SH2 *sh2)
480 Pico32x.regs[0] &= ~P32XS_FM;
481 Pico32x.regs[0] |= (d << 8) & P32XS_FM;
483 case 1: // HEN/irq masks
484 if ((d ^ Pico32x.sh2_regs[0]) & 0x80)
485 elprintf(EL_ANOMALY|EL_32X, "HEN");
486 Pico32x.sh2irq_mask[sh2->is_slave] = d & 0x8f;
487 Pico32x.sh2_regs[0] &= ~0x80;
488 Pico32x.sh2_regs[0] |= d & 0x80;
490 p32x_pwm_schedule_sh2(sh2);
491 p32x_update_irls(sh2, 0);
495 if (Pico32x.sh2_regs[4 / 2] != d) {
496 Pico32x.sh2_regs[4 / 2] = d;
497 p32x_sh2_poll_event(sh2->other_sh2, SH2_STATE_CPOLL,
498 sh2_cycles_done_m68k(sh2));
504 if ((a & 0x30) == 0x20) {
505 u8 *r8 = (u8 *)Pico32x.regs;
511 p32x_m68k_poll_event(P32XF_68KCPOLL);
512 p32x_sh2_poll_event(sh2->other_sh2, SH2_STATE_CPOLL,
513 sh2_cycles_done_m68k(sh2));
514 comreg = 1 << (a & 0x0f) / 2;
515 Pico32x.comm_dirty_sh2 |= comreg;
520 static void p32x_sh2reg_write16(u32 a, u32 d, SH2 *sh2)
527 if ((a & 0x30) == 0x20) {
529 if (Pico32x.regs[a / 2] == d)
532 Pico32x.regs[a / 2] = d;
533 p32x_m68k_poll_event(P32XF_68KCPOLL);
534 p32x_sh2_poll_event(sh2->other_sh2, SH2_STATE_CPOLL,
535 sh2_cycles_done_m68k(sh2));
536 comreg = 1 << (a & 0x0f) / 2;
537 Pico32x.comm_dirty_sh2 |= comreg;
541 else if ((a & 0x30) == 0x30) {
542 p32x_pwm_write16(a, d, sh2, sh2_cycles_done_m68k(sh2));
548 Pico32x.regs[0] &= ~P32XS_FM;
549 Pico32x.regs[0] |= d & P32XS_FM;
551 case 0x14: Pico32x.sh2irqs &= ~P32XI_VRES; goto irls;
552 case 0x16: Pico32x.sh2irqs &= ~P32XI_VINT; goto irls;
553 case 0x18: Pico32x.sh2irqs &= ~P32XI_HINT; goto irls;
554 case 0x1a: Pico32x.sh2irqi[sh2->is_slave] &= ~P32XI_CMD; goto irls;
556 Pico32x.sh2irqs &= ~P32XI_PWM;
557 p32x_pwm_schedule_sh2(sh2);
561 p32x_sh2reg_write8(a | 1, d, sh2);
565 p32x_update_irls(sh2, 0);
568 // ------------------------------------------------------------------
572 static u32 PicoRead8_32x_on(u32 a)
575 if ((a & 0xffc0) == 0x5100) { // a15100
576 d = p32x_reg_read16(a);
580 if ((a & 0xfc00) != 0x5000)
581 return PicoRead8_io(a);
583 if ((a & 0xfff0) == 0x5180) { // a15180
584 d = p32x_vdp_read16(a);
588 if ((a & 0xfe00) == 0x5200) { // a15200
589 d = Pico32xMem->pal[(a & 0x1ff) / 2];
593 if ((a & 0xfffc) == 0x30ec) { // a130ec
598 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);
608 elprintf(EL_32X, "m68k 32x r8 [%06x] %02x @%06x", a, d, SekPc);
612 static u32 PicoRead16_32x_on(u32 a)
615 if ((a & 0xffc0) == 0x5100) { // a15100
616 d = p32x_reg_read16(a);
620 if ((a & 0xfc00) != 0x5000)
621 return PicoRead16_io(a);
623 if ((a & 0xfff0) == 0x5180) { // a15180
624 d = p32x_vdp_read16(a);
628 if ((a & 0xfe00) == 0x5200) { // a15200
629 d = Pico32xMem->pal[(a & 0x1ff) / 2];
633 if ((a & 0xfffc) == 0x30ec) { // a130ec
634 d = !(a & 2) ? ('M'<<8)|'A' : ('R'<<8)|'S';
638 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);
642 elprintf(EL_32X, "m68k 32x r16 [%06x] %04x @%06x", a, d, SekPc);
646 static void PicoWrite8_32x_on(u32 a, u32 d)
648 if ((a & 0xfc00) == 0x5000)
649 elprintf(EL_32X, "m68k 32x w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
651 if ((a & 0xffc0) == 0x5100) { // a15100
652 p32x_reg_write8(a, d);
656 if ((a & 0xfc00) != 0x5000) {
661 if (!(Pico32x.regs[0] & P32XS_FM)) {
662 if ((a & 0xfff0) == 0x5180) { // a15180
663 p32x_vdp_write8(a, d);
668 if ((a & 0xfe00) == 0x5200) { // a15200
669 elprintf(EL_32X|EL_ANOMALY, "m68k 32x PAL w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
670 ((u8 *)Pico32xMem->pal)[(a & 0x1ff) ^ 1] = d;
671 Pico32x.dirty_pal = 1;
676 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
679 static void PicoWrite16_32x_on(u32 a, u32 d)
681 if ((a & 0xfc00) == 0x5000)
682 elprintf(EL_32X, "m68k 32x w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
684 if ((a & 0xffc0) == 0x5100) { // a15100
685 p32x_reg_write16(a, d);
689 if ((a & 0xfc00) != 0x5000) {
690 PicoWrite16_io(a, d);
694 if (!(Pico32x.regs[0] & P32XS_FM)) {
695 if ((a & 0xfff0) == 0x5180) { // a15180
696 p32x_vdp_write16(a, d, NULL); // FIXME?
700 if ((a & 0xfe00) == 0x5200) { // a15200
701 Pico32xMem->pal[(a & 0x1ff) / 2] = d;
702 Pico32x.dirty_pal = 1;
707 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
711 u32 PicoRead8_32x(u32 a)
714 if ((a & 0xffc0) == 0x5100) { // a15100
715 // regs are always readable
716 d = ((u8 *)Pico32x.regs)[(a & 0x3f) ^ 1];
720 if ((a & 0xfffc) == 0x30ec) { // a130ec
725 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);
729 elprintf(EL_32X, "m68k 32x r8 [%06x] %02x @%06x", a, d, SekPc);
733 u32 PicoRead16_32x(u32 a)
736 if ((a & 0xffc0) == 0x5100) { // a15100
737 d = Pico32x.regs[(a & 0x3f) / 2];
741 if ((a & 0xfffc) == 0x30ec) { // a130ec
742 d = !(a & 2) ? ('M'<<8)|'A' : ('R'<<8)|'S';
746 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);
750 elprintf(EL_32X, "m68k 32x r16 [%06x] %04x @%06x", a, d, SekPc);
754 void PicoWrite8_32x(u32 a, u32 d)
756 if ((a & 0xffc0) == 0x5100) { // a15100
757 u16 *r = Pico32x.regs;
759 elprintf(EL_32X, "m68k 32x w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
762 if ((d ^ r[0]) & d & P32XS_ADEN) {
764 r[0] &= ~P32XS_nRES; // causes reset if specified by this write
766 p32x_reg_write8(a, d); // forward for reset processing
771 // allow only COMM for now
772 if ((a & 0x30) == 0x20) {
779 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
782 void PicoWrite16_32x(u32 a, u32 d)
784 if ((a & 0xffc0) == 0x5100) { // a15100
785 u16 *r = Pico32x.regs;
787 elprintf(EL_UIO, "m68k 32x w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
790 if ((d ^ r[0]) & d & P32XS_ADEN) {
792 r[0] &= ~P32XS_nRES; // causes reset if specified by this write
794 p32x_reg_write16(a, d); // forward for reset processing
799 // allow only COMM for now
800 if ((a & 0x30) == 0x20)
805 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
808 /* quirk: in both normal and overwrite areas only nonzero values go through */
809 #define sh2_write8_dramN(n) \
810 if ((d & 0xff) != 0) { \
811 u8 *dram = (u8 *)Pico32xMem->dram[n]; \
812 dram[(a & 0x1ffff) ^ 1] = d; \
815 static void m68k_write8_dram0_ow(u32 a, u32 d)
820 static void m68k_write8_dram1_ow(u32 a, u32 d)
825 #define sh2_write16_dramN(n) \
826 u16 *pd = &Pico32xMem->dram[n][(a & 0x1ffff) / 2]; \
827 if (!(a & 0x20000)) { \
832 if (!(d & 0xff00)) d |= *pd & 0xff00; \
833 if (!(d & 0x00ff)) d |= *pd & 0x00ff; \
836 static void m68k_write16_dram0_ow(u32 a, u32 d)
838 sh2_write16_dramN(0);
841 static void m68k_write16_dram1_ow(u32 a, u32 d)
843 sh2_write16_dramN(1);
846 // -----------------------------------------------------------------
848 // hint vector is writeable
849 static void PicoWrite8_hint(u32 a, u32 d)
851 if ((a & 0xfffc) == 0x0070) {
852 Pico32xMem->m68k_rom[a ^ 1] = d;
856 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
859 static void PicoWrite16_hint(u32 a, u32 d)
861 if ((a & 0xfffc) == 0x0070) {
862 ((u16 *)Pico32xMem->m68k_rom)[a/2] = d;
866 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
869 static void bank_switch(int b)
871 unsigned int rs, bank;
874 if (bank >= Pico.romsize) {
875 elprintf(EL_32X|EL_ANOMALY, "missing bank @ %06x", bank);
879 // 32X ROM (unbanked, XXX: consider mirroring?)
880 rs = (Pico.romsize + M68K_BANK_MASK) & ~M68K_BANK_MASK;
884 cpu68k_map_set(m68k_read8_map, 0x900000, 0x900000 + rs - 1, Pico.rom + bank, 0);
885 cpu68k_map_set(m68k_read16_map, 0x900000, 0x900000 + rs - 1, Pico.rom + bank, 0);
887 elprintf(EL_32X, "bank %06x-%06x -> %06x", 0x900000, 0x900000 + rs - 1, bank);
890 // setup FAME fetchmap
891 for (rs = 0x90; rs < 0xa0; rs++)
892 PicoCpuFM68k.Fetch[rs] = (unsigned long)Pico.rom + bank - 0x900000;
896 // -----------------------------------------------------------------
898 // -----------------------------------------------------------------
901 static u32 sh2_read8_unmapped(u32 a, SH2 *sh2)
903 elprintf(EL_UIO, "%csh2 unmapped r8 [%08x] %02x @%06x",
904 sh2->is_slave ? 's' : 'm', a, 0, sh2_pc(sh2));
908 static u32 sh2_read8_cs0(u32 a, SH2 *sh2)
912 // 0x3ff00 is veridied
913 if ((a & 0x3ff00) == 0x4000) {
914 d = p32x_sh2reg_read16(a, sh2);
918 if ((a & 0x3ff00) == 0x4100) {
919 d = p32x_vdp_read16(a);
920 sh2_poll_detect(sh2, a, SH2_STATE_VPOLL);
925 if (!sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_m))
926 return Pico32xMem->sh2_rom_m[a ^ 1];
927 if (sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_s))
928 return Pico32xMem->sh2_rom_s[a ^ 1];
930 if ((a & 0x3fe00) == 0x4200) {
931 d = Pico32xMem->pal[(a & 0x1ff) / 2];
935 return sh2_read8_unmapped(a, sh2);
943 elprintf(EL_32X, "%csh2 r8 [%08x] %02x @%06x",
944 sh2->is_slave ? 's' : 'm', a, d, sh2_pc(sh2));
948 static u32 sh2_read8_da(u32 a, SH2 *sh2)
950 return sh2->data_array[(a & 0xfff) ^ 1];
954 static u32 sh2_read16_unmapped(u32 a, SH2 *sh2)
956 elprintf(EL_UIO, "%csh2 unmapped r16 [%08x] %04x @%06x",
957 sh2->is_slave ? 's' : 'm', a, 0, sh2_pc(sh2));
961 static u32 sh2_read16_cs0(u32 a, SH2 *sh2)
965 if ((a & 0x3ff00) == 0x4000) {
966 d = p32x_sh2reg_read16(a, sh2);
967 if (!(EL_LOGMASK & EL_PWM) && (a & 0x30) == 0x30) // hide PWM
972 if ((a & 0x3ff00) == 0x4100) {
973 d = p32x_vdp_read16(a);
974 sh2_poll_detect(sh2, a, SH2_STATE_VPOLL);
978 if (!sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_m))
979 return *(u16 *)(Pico32xMem->sh2_rom_m + a);
980 if (sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_s))
981 return *(u16 *)(Pico32xMem->sh2_rom_s + a);
983 if ((a & 0x3fe00) == 0x4200) {
984 d = Pico32xMem->pal[(a & 0x1ff) / 2];
988 return sh2_read16_unmapped(a, sh2);
991 elprintf(EL_32X, "%csh2 r16 [%08x] %04x @%06x",
992 sh2->is_slave ? 's' : 'm', a, d, sh2_pc(sh2));
996 static u32 sh2_read16_da(u32 a, SH2 *sh2)
998 return ((u16 *)sh2->data_array)[(a & 0xfff) / 2];
1002 static void REGPARM(3) sh2_write_ignore(u32 a, u32 d, SH2 *sh2)
1007 static void REGPARM(3) sh2_write8_unmapped(u32 a, u32 d, SH2 *sh2)
1009 elprintf(EL_UIO, "%csh2 unmapped w8 [%08x] %02x @%06x",
1010 sh2->is_slave ? 's' : 'm', a, d & 0xff, sh2_pc(sh2));
1013 static void REGPARM(3) sh2_write8_cs0(u32 a, u32 d, SH2 *sh2)
1015 elprintf(EL_32X, "%csh2 w8 [%08x] %02x @%06x",
1016 sh2->is_slave ? 's' : 'm', a, d & 0xff, sh2_pc(sh2));
1018 if (Pico32x.regs[0] & P32XS_FM) {
1019 if ((a & 0x3ff00) == 0x4100) {
1021 p32x_vdp_write8(a, d);
1026 if ((a & 0x3ff00) == 0x4000) {
1027 p32x_sh2reg_write8(a, d, sh2);
1031 sh2_write8_unmapped(a, d, sh2);
1034 static void REGPARM(3) sh2_write8_dram0(u32 a, u32 d, SH2 *sh2)
1036 sh2_write8_dramN(0);
1039 static void REGPARM(3) sh2_write8_dram1(u32 a, u32 d, SH2 *sh2)
1041 sh2_write8_dramN(1);
1044 static void REGPARM(3) sh2_write8_sdram(u32 a, u32 d, SH2 *sh2)
1046 u32 a1 = a & 0x3ffff;
1048 int t = Pico32xMem->drcblk_ram[a1 >> SH2_DRCBLK_RAM_SHIFT];
1050 sh2_drc_wcheck_ram(a, t, sh2->is_slave);
1052 Pico32xMem->sdram[a1 ^ 1] = d;
1055 static void REGPARM(3) sh2_write8_da(u32 a, u32 d, SH2 *sh2)
1059 int id = sh2->is_slave;
1060 int t = Pico32xMem->drcblk_da[id][a1 >> SH2_DRCBLK_DA_SHIFT];
1062 sh2_drc_wcheck_da(a, t, id);
1064 sh2->data_array[a1 ^ 1] = d;
1068 static void REGPARM(3) sh2_write16_unmapped(u32 a, u32 d, SH2 *sh2)
1070 elprintf(EL_UIO, "%csh2 unmapped w16 [%08x] %04x @%06x",
1071 sh2->is_slave ? 's' : 'm', a, d & 0xffff, sh2_pc(sh2));
1074 static void REGPARM(3) sh2_write16_cs0(u32 a, u32 d, SH2 *sh2)
1076 if (((EL_LOGMASK & EL_PWM) || (a & 0x30) != 0x30)) // hide PWM
1077 elprintf(EL_32X, "%csh2 w16 [%08x] %04x @%06x",
1078 sh2->is_slave ? 's' : 'm', a, d & 0xffff, sh2_pc(sh2));
1080 if (Pico32x.regs[0] & P32XS_FM) {
1081 if ((a & 0x3ff00) == 0x4100) {
1083 p32x_vdp_write16(a, d, sh2);
1087 if ((a & 0x3fe00) == 0x4200) {
1088 Pico32xMem->pal[(a & 0x1ff) / 2] = d;
1089 Pico32x.dirty_pal = 1;
1094 if ((a & 0x3ff00) == 0x4000) {
1095 p32x_sh2reg_write16(a, d, sh2);
1099 sh2_write16_unmapped(a, d, sh2);
1102 static void REGPARM(3) sh2_write16_dram0(u32 a, u32 d, SH2 *sh2)
1104 sh2_write16_dramN(0);
1107 static void REGPARM(3) sh2_write16_dram1(u32 a, u32 d, SH2 *sh2)
1109 sh2_write16_dramN(1);
1112 static void REGPARM(3) sh2_write16_sdram(u32 a, u32 d, SH2 *sh2)
1114 u32 a1 = a & 0x3ffff;
1116 int t = Pico32xMem->drcblk_ram[a1 >> SH2_DRCBLK_RAM_SHIFT];
1118 sh2_drc_wcheck_ram(a, t, sh2->is_slave);
1120 ((u16 *)Pico32xMem->sdram)[a1 / 2] = d;
1123 static void REGPARM(3) sh2_write16_da(u32 a, u32 d, SH2 *sh2)
1127 int id = sh2->is_slave;
1128 int t = Pico32xMem->drcblk_da[id][a1 >> SH2_DRCBLK_DA_SHIFT];
1130 sh2_drc_wcheck_da(a, t, id);
1132 ((u16 *)sh2->data_array)[a1 / 2] = d;
1136 typedef u32 (sh2_read_handler)(u32 a, SH2 *sh2);
1137 typedef void REGPARM(3) (sh2_write_handler)(u32 a, u32 d, SH2 *sh2);
1139 #define SH2MAP_ADDR2OFFS_R(a) \
1140 ((u32)(a) >> SH2_READ_SHIFT)
1142 #define SH2MAP_ADDR2OFFS_W(a) \
1143 ((u32)(a) >> SH2_WRITE_SHIFT)
1145 u32 REGPARM(2) p32x_sh2_read8(u32 a, SH2 *sh2)
1147 const sh2_memmap *sh2_map = sh2->read8_map;
1150 sh2_map += SH2MAP_ADDR2OFFS_R(a);
1152 if (map_flag_set(p))
1153 return ((sh2_read_handler *)(p << 1))(a, sh2);
1155 return *(u8 *)((p << 1) + ((a & sh2_map->mask) ^ 1));
1158 u32 REGPARM(2) p32x_sh2_read16(u32 a, SH2 *sh2)
1160 const sh2_memmap *sh2_map = sh2->read16_map;
1163 sh2_map += SH2MAP_ADDR2OFFS_R(a);
1165 if (map_flag_set(p))
1166 return ((sh2_read_handler *)(p << 1))(a, sh2);
1168 return *(u16 *)((p << 1) + ((a & sh2_map->mask) & ~1));
1171 u32 REGPARM(2) p32x_sh2_read32(u32 a, SH2 *sh2)
1173 const sh2_memmap *sh2_map = sh2->read16_map;
1174 sh2_read_handler *handler;
1178 offs = SH2MAP_ADDR2OFFS_R(a);
1181 if (!map_flag_set(p)) {
1182 // XXX: maybe 32bit access instead with ror?
1183 u16 *pd = (u16 *)((p << 1) + ((a & sh2_map->mask) & ~1));
1184 return (pd[0] << 16) | pd[1];
1188 return sh2_peripheral_read32(a, sh2);
1190 handler = (sh2_read_handler *)(p << 1);
1191 return (handler(a, sh2) << 16) | handler(a + 2, sh2);
1194 void REGPARM(3) p32x_sh2_write8(u32 a, u32 d, SH2 *sh2)
1196 const void **sh2_wmap = sh2->write8_tab;
1197 sh2_write_handler *wh;
1199 wh = sh2_wmap[SH2MAP_ADDR2OFFS_W(a)];
1203 void REGPARM(3) p32x_sh2_write16(u32 a, u32 d, SH2 *sh2)
1205 const void **sh2_wmap = sh2->write16_tab;
1206 sh2_write_handler *wh;
1208 wh = sh2_wmap[SH2MAP_ADDR2OFFS_W(a)];
1212 void REGPARM(3) p32x_sh2_write32(u32 a, u32 d, SH2 *sh2)
1214 const void **sh2_wmap = sh2->write16_tab;
1215 sh2_write_handler *wh;
1218 offs = SH2MAP_ADDR2OFFS_W(a);
1220 if (offs == SH2MAP_ADDR2OFFS_W(0xffffc000)) {
1221 sh2_peripheral_write32(a, d, sh2);
1225 wh = sh2_wmap[offs];
1226 wh(a, d >> 16, sh2);
1230 // -----------------------------------------------------------------
1232 static const u16 msh2_code[] = {
1233 // trap instructions
1234 0xaffe, // bra <self>
1236 // have to wait a bit until m68k initial program finishes clearing stuff
1237 // to avoid races with game SH2 code, like in Tempo
1238 0xd004, // mov.l @(_m_ok,pc), r0
1239 0xd105, // mov.l @(_cnt,pc), r1
1240 0xd205, // mov.l @(_start,pc), r2
1241 0x71ff, // add #-1, r1
1242 0x4115, // cmp/pl r1
1244 0xc208, // mov.l r0, @(h'20,gbr)
1245 0x6822, // mov.l @r2, r8
1248 ('M'<<8)|'_', ('O'<<8)|'K',
1250 0x2200, 0x03e0 // master start pointer in ROM
1253 static const u16 ssh2_code[] = {
1254 0xaffe, // bra <self>
1256 // code to wait for master, in case authentic master BIOS is used
1257 0xd104, // mov.l @(_m_ok,pc), r1
1258 0xd206, // mov.l @(_start,pc), r2
1259 0xc608, // mov.l @(h'20,gbr), r0
1260 0x3100, // cmp/eq r0, r1
1262 0xd003, // mov.l @(_s_ok,pc), r0
1263 0xc209, // mov.l r0, @(h'24,gbr)
1264 0x6822, // mov.l @r2, r8
1267 ('M'<<8)|'_', ('O'<<8)|'K',
1268 ('S'<<8)|'_', ('O'<<8)|'K',
1269 0x2200, 0x03e4 // slave start pointer in ROM
1272 #define HWSWAP(x) (((u16)(x) << 16) | ((x) >> 16))
1273 static void get_bios(void)
1280 if (p32x_bios_g != NULL) {
1281 elprintf(EL_STATUS|EL_32X, "32x: using supplied 68k BIOS");
1282 Byteswap(Pico32xMem->m68k_rom, p32x_bios_g, sizeof(Pico32xMem->m68k_rom));
1286 ps = (u16 *)Pico32xMem->m68k_rom;
1288 for (i = 1; i < 0xc0/4; i++)
1289 pl[i] = HWSWAP(0x880200 + (i - 1) * 6);
1292 for (i = 0xc0/2; i < 0x100/2; i++)
1296 ps[0xc0/2] = 0x46fc;
1297 ps[0xc2/2] = 0x2700; // move #0x2700,sr
1298 ps[0xfe/2] = 0x60fe; // jump to self
1300 ps[0xfe/2] = 0x4e75; // rts
1303 // fill remaining m68k_rom page with game ROM
1304 memcpy(Pico32xMem->m68k_rom_bank + sizeof(Pico32xMem->m68k_rom),
1305 Pico.rom + sizeof(Pico32xMem->m68k_rom),
1306 sizeof(Pico32xMem->m68k_rom_bank) - sizeof(Pico32xMem->m68k_rom));
1309 if (p32x_bios_m != NULL) {
1310 elprintf(EL_STATUS|EL_32X, "32x: using supplied master SH2 BIOS");
1311 Byteswap(Pico32xMem->sh2_rom_m, p32x_bios_m, sizeof(Pico32xMem->sh2_rom_m));
1314 pl = (u32 *)Pico32xMem->sh2_rom_m;
1316 // fill exception vector table to our trap address
1317 for (i = 0; i < 128; i++)
1318 pl[i] = HWSWAP(0x200);
1321 memcpy(Pico32xMem->sh2_rom_m + 0x200, msh2_code, sizeof(msh2_code));
1324 pl[1] = pl[3] = HWSWAP(0x6040000);
1326 pl[0] = pl[2] = HWSWAP(0x204);
1330 if (p32x_bios_s != NULL) {
1331 elprintf(EL_STATUS|EL_32X, "32x: using supplied slave SH2 BIOS");
1332 Byteswap(Pico32xMem->sh2_rom_s, p32x_bios_s, sizeof(Pico32xMem->sh2_rom_s));
1335 pl = (u32 *)Pico32xMem->sh2_rom_s;
1337 // fill exception vector table to our trap address
1338 for (i = 0; i < 128; i++)
1339 pl[i] = HWSWAP(0x200);
1342 memcpy(Pico32xMem->sh2_rom_s + 0x200, ssh2_code, sizeof(ssh2_code));
1345 pl[1] = pl[3] = HWSWAP(0x603f800);
1347 pl[0] = pl[2] = HWSWAP(0x204);
1351 #define MAP_MEMORY(m) ((uptr)(m) >> 1)
1352 #define MAP_HANDLER(h) ( ((uptr)(h) >> 1) | ((uptr)1 << (sizeof(uptr) * 8 - 1)) )
1354 static sh2_memmap sh2_read8_map[0x80], sh2_read16_map[0x80];
1355 // for writes we are using handlers only
1356 static sh2_write_handler *sh2_write8_map[0x80], *sh2_write16_map[0x80];
1358 void Pico32xSwapDRAM(int b)
1360 cpu68k_map_set(m68k_read8_map, 0x840000, 0x85ffff, Pico32xMem->dram[b], 0);
1361 cpu68k_map_set(m68k_read16_map, 0x840000, 0x85ffff, Pico32xMem->dram[b], 0);
1362 cpu68k_map_set(m68k_read8_map, 0x860000, 0x87ffff, Pico32xMem->dram[b], 0);
1363 cpu68k_map_set(m68k_read16_map, 0x860000, 0x87ffff, Pico32xMem->dram[b], 0);
1364 cpu68k_map_set(m68k_write8_map, 0x840000, 0x87ffff,
1365 b ? m68k_write8_dram1_ow : m68k_write8_dram0_ow, 1);
1366 cpu68k_map_set(m68k_write16_map, 0x840000, 0x87ffff,
1367 b ? m68k_write16_dram1_ow : m68k_write16_dram0_ow, 1);
1370 sh2_read8_map[0x04/2].addr = sh2_read8_map[0x24/2].addr =
1371 sh2_read16_map[0x04/2].addr = sh2_read16_map[0x24/2].addr = MAP_MEMORY(Pico32xMem->dram[b]);
1373 sh2_write8_map[0x04/2] = sh2_write8_map[0x24/2] = b ? sh2_write8_dram1 : sh2_write8_dram0;
1374 sh2_write16_map[0x04/2] = sh2_write16_map[0x24/2] = b ? sh2_write16_dram1 : sh2_write16_dram0;
1377 void PicoMemSetup32x(void)
1382 Pico32xMem = plat_mmap(0x06000000, sizeof(*Pico32xMem), 0, 0);
1383 if (Pico32xMem == NULL) {
1384 elprintf(EL_STATUS, "OOM");
1390 // cartridge area becomes unmapped
1391 // XXX: we take the easy way and don't unmap ROM,
1392 // so that we can avoid handling the RV bit.
1393 // m68k_map_unmap(0x000000, 0x3fffff);
1396 rs = sizeof(Pico32xMem->m68k_rom_bank);
1397 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico32xMem->m68k_rom_bank, 0);
1398 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico32xMem->m68k_rom_bank, 0);
1399 cpu68k_map_set(m68k_write8_map, 0x000000, rs - 1, PicoWrite8_hint, 1); // TODO verify
1400 cpu68k_map_set(m68k_write16_map, 0x000000, rs - 1, PicoWrite16_hint, 1);
1402 // 32X ROM (unbanked, XXX: consider mirroring?)
1403 rs = (Pico.romsize + M68K_BANK_MASK) & ~M68K_BANK_MASK;
1406 cpu68k_map_set(m68k_read8_map, 0x880000, 0x880000 + rs - 1, Pico.rom, 0);
1407 cpu68k_map_set(m68k_read16_map, 0x880000, 0x880000 + rs - 1, Pico.rom, 0);
1409 // setup FAME fetchmap
1410 PicoCpuFM68k.Fetch[0] = (unsigned long)Pico32xMem->m68k_rom;
1411 for (rs = 0x88; rs < 0x90; rs++)
1412 PicoCpuFM68k.Fetch[rs] = (unsigned long)Pico.rom - 0x880000;
1419 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_32x_on, 1);
1420 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_32x_on, 1);
1421 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_32x_on, 1);
1422 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_32x_on, 1);
1424 // SH2 maps: A31,A30,A29,CS1,CS0
1425 // all unmapped by default
1426 for (i = 0; i < ARRAY_SIZE(sh2_read8_map); i++) {
1427 sh2_read8_map[i].addr = MAP_HANDLER(sh2_read8_unmapped);
1428 sh2_read16_map[i].addr = MAP_HANDLER(sh2_read16_unmapped);
1431 for (i = 0; i < ARRAY_SIZE(sh2_write8_map); i++) {
1432 sh2_write8_map[i] = sh2_write8_unmapped;
1433 sh2_write16_map[i] = sh2_write16_unmapped;
1437 for (i = 0x40; i <= 0x5f; i++) {
1438 sh2_write8_map[i >> 1] =
1439 sh2_write16_map[i >> 1] = sh2_write_ignore;
1443 sh2_read8_map[0x00/2].addr = sh2_read8_map[0x20/2].addr = MAP_HANDLER(sh2_read8_cs0);
1444 sh2_read16_map[0x00/2].addr = sh2_read16_map[0x20/2].addr = MAP_HANDLER(sh2_read16_cs0);
1445 sh2_write8_map[0x00/2] = sh2_write8_map[0x20/2] = sh2_write8_cs0;
1446 sh2_write16_map[0x00/2] = sh2_write16_map[0x20/2] = sh2_write16_cs0;
1448 sh2_read8_map[0x02/2].addr = sh2_read8_map[0x22/2].addr =
1449 sh2_read16_map[0x02/2].addr = sh2_read16_map[0x22/2].addr = MAP_MEMORY(Pico.rom);
1450 sh2_read8_map[0x02/2].mask = sh2_read8_map[0x22/2].mask =
1451 sh2_read16_map[0x02/2].mask = sh2_read16_map[0x22/2].mask = 0x3fffff; // FIXME
1452 // CS2 - DRAM - done by Pico32xSwapDRAM()
1453 sh2_read8_map[0x04/2].mask = sh2_read8_map[0x24/2].mask =
1454 sh2_read16_map[0x04/2].mask = sh2_read16_map[0x24/2].mask = 0x01ffff;
1456 sh2_read8_map[0x06/2].addr = sh2_read8_map[0x26/2].addr =
1457 sh2_read16_map[0x06/2].addr = sh2_read16_map[0x26/2].addr = MAP_MEMORY(Pico32xMem->sdram);
1458 sh2_write8_map[0x06/2] = sh2_write8_map[0x26/2] = sh2_write8_sdram;
1459 sh2_write16_map[0x06/2] = sh2_write16_map[0x26/2] = sh2_write16_sdram;
1460 sh2_read8_map[0x06/2].mask = sh2_read8_map[0x26/2].mask =
1461 sh2_read16_map[0x06/2].mask = sh2_read16_map[0x26/2].mask = 0x03ffff;
1463 sh2_read8_map[0xc0/2].addr = MAP_HANDLER(sh2_read8_da);
1464 sh2_read16_map[0xc0/2].addr = MAP_HANDLER(sh2_read16_da);
1465 sh2_write8_map[0xc0/2] = sh2_write8_da;
1466 sh2_write16_map[0xc0/2] = sh2_write16_da;
1468 sh2_read8_map[0xff/2].addr = MAP_HANDLER(sh2_peripheral_read8);
1469 sh2_read16_map[0xff/2].addr = MAP_HANDLER(sh2_peripheral_read16);
1470 sh2_write8_map[0xff/2] = sh2_peripheral_write8;
1471 sh2_write16_map[0xff/2] = sh2_peripheral_write16;
1473 // map DRAM area, both 68k and SH2
1476 msh2.read8_map = ssh2.read8_map = sh2_read8_map;
1477 msh2.read16_map = ssh2.read16_map = sh2_read16_map;
1478 msh2.write8_tab = ssh2.write8_tab = (const void **)(void *)sh2_write8_map;
1479 msh2.write16_tab = ssh2.write16_tab = (const void **)(void *)sh2_write16_map;
1481 sh2_drc_mem_setup(&msh2);
1482 sh2_drc_mem_setup(&ssh2);
1485 void Pico32xMemStateLoaded(void)
1487 bank_switch(Pico32x.regs[4 / 2]);
1488 Pico32xSwapDRAM((Pico32x.vdp_regs[0x0a / 2] & P32XV_FS) ^ P32XV_FS);
1489 memset(Pico32xMem->pwm, 0, sizeof(Pico32xMem->pwm));
1490 Pico32x.dirty_pal = 1;
1492 Pico32x.emu_flags &= ~(P32XF_68KCPOLL | P32XF_68KVPOLL);
1493 memset(&m68k_poll, 0, sizeof(m68k_poll));
1495 msh2.poll_addr = msh2.poll_cycles = msh2.poll_cnt = 0;
1497 ssh2.poll_addr = ssh2.poll_cycles = ssh2.poll_cnt = 0;
1499 sh2_drc_flush_all();
1502 // vim:shiftwidth=2:ts=2:expandtab