int SekCycleAim=0; // cycle aim\r
unsigned int SekCycleCntT=0;\r
\r
+\r
+/* context */\r
+// Cyclone 68000\r
#ifdef EMU_C68K\r
-// ---------------------- Cyclone 68000 ----------------------\r
struct Cyclone PicoCpu;\r
#endif\r
-\r
+// MUSASHI 68000\r
#ifdef EMU_M68K\r
-// ---------------------- MUSASHI 68000 ----------------------\r
-m68ki_cpu_core PicoM68kCPU; // MD's CPU\r
+m68ki_cpu_core PicoM68kCPU;\r
#endif\r
-\r
-#ifdef EMU_A68K\r
-// ---------------------- A68K ----------------------\r
-\r
-void __cdecl M68000_RESET();\r
-int m68k_ICount=0;\r
-unsigned int mem_amask=0xffffff; // 24-bit bus\r
-unsigned int mame_debug=0,cur_mrhard=0,m68k_illegal_opcode=0,illegal_op=0,illegal_pc=0,opcode_entry=0; // filler\r
-\r
-static int IrqCallback(int i) { i; return -1; }\r
-static int DoReset() { return 0; }\r
-static int (*ResetCallback)()=DoReset;\r
-\r
-#pragma warning (disable:4152)\r
+// FAME 68000\r
+#ifdef EMU_F68K\r
+M68K_CONTEXT PicoCpuM68k;\r
#endif\r
\r
\r
-\r
-// interrupt acknowledgment\r
+/* callbacks */\r
#ifdef EMU_C68K\r
-static void SekIntAck(int level)\r
+// interrupt acknowledgment\r
+static int SekIntAck(int level)\r
{\r
// try to emulate VDP's reaction to 68000 int ack\r
- if (level == 4) Pico.video.pending_ints = 0;\r
- else if(level == 6) Pico.video.pending_ints &= ~0x20;\r
+ if (level == 4) { Pico.video.pending_ints = 0; elprintf(EL_INTS, "hack: @ %06x [%i]", SekPc, SekCycleCnt); }\r
+ else if(level == 6) { Pico.video.pending_ints &= ~0x20; elprintf(EL_INTS, "vack: @ %06x [%i]", SekPc, SekCycleCnt); }\r
PicoCpu.irq = 0;\r
+ return CYCLONE_INT_ACK_AUTOVECTOR;\r
}\r
\r
-static void SekResetAck()\r
+static void SekResetAck(void)\r
{\r
-#if defined(__DEBUG_PRINT) || defined(WIN32)\r
- dprintf("Reset encountered @ %06x", SekPc);\r
-#endif\r
+ elprintf(EL_ANOMALY, "Reset encountered @ %06x", SekPc);\r
}\r
\r
static int SekUnrecognizedOpcode()\r
unsigned int pc, op;\r
pc = SekPc;\r
op = PicoCpu.read16(pc);\r
-#if defined(__DEBUG_PRINT) || defined(WIN32)\r
- dprintf("Unrecognized Opcode %04x @ %06x", op, pc);\r
-#endif\r
+ elprintf(EL_ANOMALY, "Unrecognized Opcode %04x @ %06x", op, pc);\r
// see if we are not executing trash\r
if (pc < 0x200 || (pc > Pico.romsize+4 && (pc&0xe00000)!=0xe00000)) {\r
PicoCpu.cycles = 0;\r
- PicoCpu.stopped = 1;\r
+ PicoCpu.state_flags |= 1;\r
return 1;\r
}\r
- //exit(1);\r
+#ifdef EMU_M68K // debugging cyclone\r
+ {\r
+ extern int have_illegal;\r
+ have_illegal = 1;\r
+ }\r
+#endif\r
return 0;\r
}\r
#endif\r
#ifdef EMU_M68K\r
static int SekIntAckM68K(int level)\r
{\r
- if (level == 4) { Pico.video.pending_ints = 0; } // dprintf("hack: [%i|%i]", Pico.m.scanline, SekCyclesDone()); }\r
- else if(level == 6) { Pico.video.pending_ints &= ~0x20; } // dprintf("vack: [%i|%i]", Pico.m.scanline, SekCyclesDone()); }\r
+ if (level == 4) { Pico.video.pending_ints = 0; elprintf(EL_INTS, "hack: @ %06x [%i]", SekPc, SekCycleCnt); }\r
+ else if(level == 6) { Pico.video.pending_ints &= ~0x20; elprintf(EL_INTS, "vack: @ %06x [%i]", SekPc, SekCycleCnt); }\r
CPU_INT_LEVEL = 0;\r
return M68K_INT_ACK_AUTOVECTOR;\r
}\r
+\r
+static int SekTasCallback(void)\r
+{\r
+ return 0; // no writeback\r
+}\r
#endif\r
\r
\r
+#ifdef EMU_F68K\r
+static void setup_fame_fetchmap(void)\r
+{\r
+ int i;\r
+\r
+ // be default, point everything to fitst 64k of ROM\r
+ for (i = 0; i < M68K_FETCHBANK1; i++)\r
+ PicoCpuM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
+ // now real ROM\r
+ for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
+ PicoCpuM68k.Fetch[i] = (unsigned int)Pico.rom;\r
+ elprintf(EL_ANOMALY, "ROM end @ #%i %06x", i, (i<<(24-FAMEC_FETCHBITS)));\r
+ // .. and RAM (TODO)\r
+ for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
+ PicoCpuM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
+\r
+ elprintf(EL_ANOMALY, "rom = %p, ram = %p", Pico.rom, Pico.ram);\r
+ for (i = 0; i < M68K_FETCHBANK1; i++)\r
+ elprintf(EL_ANOMALY, "Fetch[%i] = %p", i, PicoCpuM68k.Fetch[i]);\r
+}\r
+\r
+void SekIntAckF68K(unsigned level)\r
+{\r
+ if (level == 4) { Pico.video.pending_ints = 0; elprintf(EL_INTS, "hack: @ %06x [%i]", SekPc, SekCycleCnt); }\r
+ else if(level == 6) { Pico.video.pending_ints &= ~0x20; elprintf(EL_INTS, "vack: @ %06x [%i]", SekPc, SekCycleCnt); }\r
+ PicoCpuM68k.interrupts[0] = 0;\r
+}\r
+#endif\r
+\r
\r
-int SekInit()\r
+PICO_INTERNAL int SekInit()\r
{\r
#ifdef EMU_C68K\r
CycloneInit();\r
PicoCpu.ResetCallback=SekResetAck;\r
PicoCpu.UnrecognizedCallback=SekUnrecognizedOpcode;\r
#endif\r
-#ifdef EMU_A68K\r
- memset(&M68000_regs,0,sizeof(M68000_regs));\r
- M68000_regs.IrqCallback=IrqCallback;\r
- M68000_regs.pResetCallback=ResetCallback;\r
- M68000_RESET(); // Init cpu emulator\r
-#endif\r
#ifdef EMU_M68K\r
{\r
void *oldcontext = m68ki_cpu_p;\r
m68k_set_cpu_type(M68K_CPU_TYPE_68000);\r
m68k_init();\r
m68k_set_int_ack_callback(SekIntAckM68K);\r
+ m68k_set_tas_instr_callback(SekTasCallback);\r
m68k_pulse_reset(); // Init cpu emulator\r
m68k_set_context(oldcontext);\r
}\r
#endif\r
+#ifdef EMU_F68K\r
+ {\r
+ void *oldcontext = g_m68kcontext;\r
+ g_m68kcontext = &PicoCpuM68k;\r
+ memset(&PicoCpuM68k, 0, sizeof(PicoCpuM68k));\r
+ m68k_init();\r
+ PicoCpuM68k.iack_handler = SekIntAckF68K;\r
+ g_m68kcontext = oldcontext;\r
+ }\r
+#endif\r
\r
return 0;\r
}\r
\r
+\r
// Reset the 68000:\r
-int SekReset()\r
+PICO_INTERNAL int SekReset()\r
{\r
if (Pico.rom==NULL) return 1;\r
\r
#ifdef EMU_C68K\r
- PicoCpu.stopped=0;\r
+ PicoCpu.state_flags=0;\r
PicoCpu.osp=0;\r
PicoCpu.srh =0x27; // Supervisor mode\r
PicoCpu.flags=4; // Z set\r
PicoCpu.membase=0;\r
PicoCpu.pc=PicoCpu.checkpc(PicoCpu.read32(4)); // Program Counter\r
#endif\r
-#ifdef EMU_A68K\r
- // Reset CPU: fetch SP and PC\r
- M68000_regs.srh=0x27; // Supervisor mode\r
- M68000_regs.a[7]=PicoRead32(0);\r
- M68000_regs.pc =PicoRead32(4);\r
- PicoInitPc(M68000_regs.pc);\r
-#endif\r
#ifdef EMU_M68K\r
+ m68k_set_context(&PicoM68kCPU); // if we ever reset m68k, we always need it's context to be set\r
+ m68ki_cpu.sp[0]=0;\r
+ m68k_set_irq(0);\r
+ m68k_pulse_reset();\r
+#endif\r
+#ifdef EMU_F68K\r
{\r
- void *oldcontext = m68ki_cpu_p;\r
- m68k_set_context(&PicoM68kCPU);\r
- m68k_pulse_reset();\r
- m68k_set_context(oldcontext);\r
+ unsigned ret;\r
+ g_m68kcontext = &PicoCpuM68k;\r
+ setup_fame_fetchmap();\r
+ ret = m68k_reset();\r
+ /*if (ret)*/ elprintf(EL_ANOMALY, "m68k_reset returned %u", ret);\r
}\r
#endif\r
\r
}\r
\r
\r
-int SekInterrupt(int irq)\r
+PICO_INTERNAL int SekInterrupt(int irq)\r
{\r
+#if defined(EMU_C68K) && defined(EMU_M68K)\r
+ {\r
+ extern unsigned int dbg_irq_level;\r
+ dbg_irq_level=irq;\r
+ return 0;\r
+ }\r
+#endif\r
#ifdef EMU_C68K\r
PicoCpu.irq=irq;\r
#endif\r
-#ifdef EMU_A68K\r
- M68000_regs.irq=irq; // raise irq (gets lowered after taken)\r
-#endif\r
#ifdef EMU_M68K\r
{\r
void *oldcontext = m68ki_cpu_p;\r
m68k_set_context(oldcontext);\r
}\r
#endif\r
+#ifdef EMU_F68K\r
+ PicoCpuM68k.interrupts[0]=irq;\r
+#endif\r
+\r
return 0;\r
}\r
\r
-//int SekPc() { return PicoCpu.pc-PicoCpu.membase; }\r
-//int SekPc() { return M68000_regs.pc; }\r
-//int SekPc() { return m68k_get_reg(NULL, M68K_REG_PC); }\r
-\r
-void SekState(unsigned char *data)\r
+PICO_INTERNAL void SekState(unsigned char *data)\r
{\r
#ifdef EMU_C68K\r
memcpy(data,PicoCpu.d,0x44);\r
-#elif defined(EMU_A68K)\r
- memcpy(data, M68000_regs.d, 0x40);\r
- memcpy(data+0x40,&M68000_regs.pc,0x04);\r
#elif defined(EMU_M68K)\r
- memcpy(data, PicoM68kCPU.dar,0x40);\r
- memcpy(data+0x40,&PicoM68kCPU.pc, 0x04);\r
+ memcpy(data, PicoM68kCPU.dar, 0x40);\r
+ *(int *)(data+0x40) = PicoM68kCPU.pc;\r
+#elif defined(EMU_F68K)\r
+ memcpy(data, PicoCpuM68k.dreg, 0x40);\r
+ *(int *)(data+0x40) = PicoCpuM68k.pc;\r
+#endif\r
+}\r
+\r
+PICO_INTERNAL void SekSetRealTAS(int use_real)\r
+{\r
+#ifdef EMU_C68K\r
+ CycloneSetRealTAS(use_real);\r
+#endif\r
+#ifdef EMU_F68K\r
+ // TODO\r
#endif\r
}\r
+\r