gte_neon: access scratch_buf through drc context
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / linkage_arm.S
CommitLineData
57871462 1/* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * *
7e605697 2 * linkage_arm.s for PCSX *
0bbd1454 3 * Copyright (C) 2009-2011 Ari64 *
b1f89e6f 4 * Copyright (C) 2010-2013 GraÅžvydas "notaz" Ignotas *
57871462 5 * *
6 * This program is free software; you can redistribute it and/or modify *
7 * it under the terms of the GNU General Public License as published by *
8 * the Free Software Foundation; either version 2 of the License, or *
9 * (at your option) any later version. *
10 * *
11 * This program is distributed in the hope that it will be useful, *
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
14 * GNU General Public License for more details. *
15 * *
16 * You should have received a copy of the GNU General Public License *
17 * along with this program; if not, write to the *
18 * Free Software Foundation, Inc., *
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. *
20 * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * */
b021ee75 21
665f33e1 22#include "arm_features.h"
b1f89e6f 23#include "linkage_offsets.h"
24
25
26#ifdef __MACH__
27#define dynarec_local ESYM(dynarec_local)
28#define add_link ESYM(add_link)
29#define new_recompile_block ESYM(new_recompile_block)
30#define get_addr ESYM(get_addr)
31#define get_addr_ht ESYM(get_addr_ht)
32#define clean_blocks ESYM(clean_blocks)
33#define gen_interupt ESYM(gen_interupt)
34#define psxException ESYM(psxException)
35#define execI ESYM(execI)
36#define invalidate_addr ESYM(invalidate_addr)
37#endif
f95a77f7 38
57871462 39 .bss
40 .align 4
b1f89e6f 41 .global dynarec_local
57871462 42 .type dynarec_local, %object
b1f89e6f 43 .size dynarec_local, LO_dynarec_local_size
57871462 44dynarec_local:
b1f89e6f 45 .space LO_dynarec_local_size
46
47#define DRC_VAR_(name, vname, size_) \
48 vname = dynarec_local + LO_##name; \
49 .global vname; \
50 .type vname, %object; \
51 .size vname, size_
52
53#define DRC_VAR(name, size_) \
54 DRC_VAR_(name, ESYM(name), size_)
55
56DRC_VAR(next_interupt, 4)
57DRC_VAR(cycle_count, 4)
58DRC_VAR(last_count, 4)
59DRC_VAR(pending_exception, 4)
60DRC_VAR(stop, 4)
61DRC_VAR(invc_ptr, 4)
62DRC_VAR(address, 4)
63DRC_VAR(psxRegs, LO_psxRegs_end - LO_psxRegs)
f95a77f7 64
65/* psxRegs */
b1f89e6f 66DRC_VAR(reg, 128)
67DRC_VAR(lo, 4)
68DRC_VAR(hi, 4)
69DRC_VAR(reg_cop0, 128)
70DRC_VAR(reg_cop2d, 128)
71DRC_VAR(reg_cop2c, 128)
72DRC_VAR(pcaddr, 4)
73@DRC_VAR(code, 4)
74@DRC_VAR(cycle, 4)
75@DRC_VAR(interrupt, 4)
76@DRC_VAR(intCycle, 256)
77
78DRC_VAR(rcnts, 7*4*4)
79DRC_VAR(mem_rtab, 4)
80DRC_VAR(mem_wtab, 4)
81DRC_VAR(psxH_ptr, 4)
82DRC_VAR(zeromem_ptr, 4)
83DRC_VAR(inv_code_start, 4)
84DRC_VAR(inv_code_end, 4)
85DRC_VAR(branch_target, 4)
c6d5790c 86DRC_VAR(scratch_buf_ptr, 4)
87@DRC_VAR(align0, 12) /* unused/alignment */
b1f89e6f 88DRC_VAR(mini_ht, 256)
89DRC_VAR(restore_candidate, 512)
63cb0298 90
91/* unused */
b1f89e6f 92DRC_VAR(FCR0, 4)
93DRC_VAR(FCR31, 4)
57871462 94
665f33e1 95#ifndef HAVE_ARMV5
96.macro blx rd
97 mov lr, pc
98 bx \rd
99.endm
100#endif
101
c67af2ac 102.macro load_varadr reg var
103#if defined(__ARM_ARCH_7A__) && !defined(__PIC__)
274c4243 104 movw \reg, #:lower16:\var
105 movt \reg, #:upper16:\var
c67af2ac 106#else
274c4243 107 ldr \reg, =\var
c67af2ac 108#endif
274c4243 109.endm
110
b1be1eee 111.macro mov_16 reg imm
c67af2ac 112#ifdef __ARM_ARCH_7A__
b1be1eee 113 movw \reg, #\imm
c67af2ac 114#else
b1be1eee 115 mov \reg, #(\imm & 0x00ff)
116 orr \reg, #(\imm & 0xff00)
c67af2ac 117#endif
b1be1eee 118.endm
119
120.macro mov_24 reg imm
c67af2ac 121#ifdef __ARM_ARCH_7A__
b1be1eee 122 movw \reg, #(\imm & 0xffff)
123 movt \reg, #(\imm >> 16)
c67af2ac 124#else
b1be1eee 125 mov \reg, #(\imm & 0x0000ff)
126 orr \reg, #(\imm & 0x00ff00)
127 orr \reg, #(\imm & 0xff0000)
c67af2ac 128#endif
b1be1eee 129.endm
130
76f71c27 131.macro dyna_linker_main
57871462 132 /* r0 = virtual target address */
133 /* r1 = instruction to patch */
57871462 134 ldr r3, .jiptr
f968d35d 135 /* get_page */
136 lsr r2, r0, #12
137 mov r6, #4096
138 bic r2, r2, #0xe0000
57871462 139 sub r6, r6, #1
f968d35d 140 cmp r2, #0x1000
57871462 141 ldr r7, [r1]
f968d35d 142 biclt r2, #0x0e00
143 and r6, r6, r2
57871462 144 cmp r2, #2048
145 add r12, r7, #2
146 orrcs r2, r6, #2048
147 ldr r5, [r3, r2, lsl #2]
148 lsl r12, r12, #8
76f71c27 149 add r6, r1, r12, asr #6
150 mov r8, #0
57871462 151 /* jump_in lookup */
76f71c27 1521:
57871462 153 movs r4, r5
76f71c27 154 beq 2f
57871462 155 ldr r3, [r5]
156 ldr r5, [r4, #12]
157 teq r3, r0
76f71c27 158 bne 1b
57871462 159 ldr r3, [r4, #4]
160 ldr r4, [r4, #8]
161 tst r3, r3
76f71c27 162 bne 1b
163 teq r4, r6
57871462 164 moveq pc, r4 /* Stale i-cache */
76f71c27 165 mov r8, r4
166 b 1b /* jump_in may have dupes, continue search */
1672:
168 tst r8, r8
169 beq 3f /* r0 not in jump_in */
170
171 mov r5, r1
172 mov r1, r6
57871462 173 bl add_link
76f71c27 174 sub r2, r8, r5
57871462 175 and r1, r7, #0xff000000
176 lsl r2, r2, #6
177 sub r1, r1, #2
178 add r1, r1, r2, lsr #8
179 str r1, [r5]
76f71c27 180 mov pc, r8
1813:
57871462 182 /* hash_table lookup */
183 cmp r2, #2048
184 ldr r3, .jdptr
185 eor r4, r0, r0, lsl #16
186 lslcc r2, r0, #9
187 ldr r6, .htptr
188 lsr r4, r4, #12
189 lsrcc r2, r2, #21
190 bic r4, r4, #15
191 ldr r5, [r3, r2, lsl #2]
192 ldr r7, [r6, r4]!
193 teq r7, r0
194 ldreq pc, [r6, #4]
195 ldr r7, [r6, #8]
196 teq r7, r0
197 ldreq pc, [r6, #12]
198 /* jump_dirty lookup */
76f71c27 1996:
57871462 200 movs r4, r5
76f71c27 201 beq 8f
57871462 202 ldr r3, [r5]
203 ldr r5, [r4, #12]
204 teq r3, r0
76f71c27 205 bne 6b
2067:
57871462 207 ldr r1, [r4, #8]
208 /* hash_table insert */
209 ldr r2, [r6]
210 ldr r3, [r6, #4]
211 str r0, [r6]
212 str r1, [r6, #4]
213 str r2, [r6, #8]
214 str r3, [r6, #12]
215 mov pc, r1
76f71c27 2168:
217.endm
218
219 .text
220 .align 2
5c6457c3 221
222FUNCTION(dyna_linker):
76f71c27 223 /* r0 = virtual target address */
224 /* r1 = instruction to patch */
225 dyna_linker_main
226
57871462 227 mov r4, r0
228 mov r5, r1
229 bl new_recompile_block
230 tst r0, r0
231 mov r0, r4
232 mov r1, r5
233 beq dyna_linker
234 /* pagefault */
235 mov r1, r0
236 mov r2, #8
237 .size dyna_linker, .-dyna_linker
5c6457c3 238
239FUNCTION(exec_pagefault):
57871462 240 /* r0 = instruction pointer */
241 /* r1 = fault address */
242 /* r2 = cause */
b1f89e6f 243 ldr r3, [fp, #LO_reg_cop0+48] /* Status */
57871462 244 mvn r6, #0xF000000F
b1f89e6f 245 ldr r4, [fp, #LO_reg_cop0+16] /* Context */
57871462 246 bic r6, r6, #0x0F800000
b1f89e6f 247 str r0, [fp, #LO_reg_cop0+56] /* EPC */
57871462 248 orr r3, r3, #2
b1f89e6f 249 str r1, [fp, #LO_reg_cop0+32] /* BadVAddr */
57871462 250 bic r4, r4, r6
b1f89e6f 251 str r3, [fp, #LO_reg_cop0+48] /* Status */
57871462 252 and r5, r6, r1, lsr #9
b1f89e6f 253 str r2, [fp, #LO_reg_cop0+52] /* Cause */
57871462 254 and r1, r1, r6, lsl #9
b1f89e6f 255 str r1, [fp, #LO_reg_cop0+40] /* EntryHi */
57871462 256 orr r4, r4, r5
b1f89e6f 257 str r4, [fp, #LO_reg_cop0+16] /* Context */
57871462 258 mov r0, #0x80000000
259 bl get_addr_ht
260 mov pc, r0
261 .size exec_pagefault, .-exec_pagefault
7139f3c8 262
57871462 263/* Special dynamic linker for the case where a page fault
264 may occur in a branch delay slot */
5c6457c3 265FUNCTION(dyna_linker_ds):
57871462 266 /* r0 = virtual target address */
267 /* r1 = instruction to patch */
76f71c27 268 dyna_linker_main
269
57871462 270 mov r4, r0
271 bic r0, r0, #7
272 mov r5, r1
273 orr r0, r0, #1
274 bl new_recompile_block
275 tst r0, r0
276 mov r0, r4
277 mov r1, r5
278 beq dyna_linker_ds
279 /* pagefault */
280 bic r1, r0, #7
281 mov r2, #0x80000008 /* High bit set indicates pagefault in delay slot */
282 sub r0, r1, #4
283 b exec_pagefault
284 .size dyna_linker_ds, .-dyna_linker_ds
285.jiptr:
286 .word jump_in
287.jdptr:
288 .word jump_dirty
57871462 289.htptr:
290 .word hash_table
7139f3c8 291
57871462 292 .align 2
5c6457c3 293
294FUNCTION(jump_vaddr_r0):
57871462 295 eor r2, r0, r0, lsl #16
296 b jump_vaddr
297 .size jump_vaddr_r0, .-jump_vaddr_r0
5c6457c3 298FUNCTION(jump_vaddr_r1):
57871462 299 eor r2, r1, r1, lsl #16
300 mov r0, r1
301 b jump_vaddr
302 .size jump_vaddr_r1, .-jump_vaddr_r1
5c6457c3 303FUNCTION(jump_vaddr_r2):
57871462 304 mov r0, r2
305 eor r2, r2, r2, lsl #16
306 b jump_vaddr
307 .size jump_vaddr_r2, .-jump_vaddr_r2
5c6457c3 308FUNCTION(jump_vaddr_r3):
57871462 309 eor r2, r3, r3, lsl #16
310 mov r0, r3
311 b jump_vaddr
312 .size jump_vaddr_r3, .-jump_vaddr_r3
5c6457c3 313FUNCTION(jump_vaddr_r4):
57871462 314 eor r2, r4, r4, lsl #16
315 mov r0, r4
316 b jump_vaddr
317 .size jump_vaddr_r4, .-jump_vaddr_r4
5c6457c3 318FUNCTION(jump_vaddr_r5):
57871462 319 eor r2, r5, r5, lsl #16
320 mov r0, r5
321 b jump_vaddr
322 .size jump_vaddr_r5, .-jump_vaddr_r5
5c6457c3 323FUNCTION(jump_vaddr_r6):
57871462 324 eor r2, r6, r6, lsl #16
325 mov r0, r6
326 b jump_vaddr
327 .size jump_vaddr_r6, .-jump_vaddr_r6
5c6457c3 328FUNCTION(jump_vaddr_r8):
57871462 329 eor r2, r8, r8, lsl #16
330 mov r0, r8
331 b jump_vaddr
332 .size jump_vaddr_r8, .-jump_vaddr_r8
5c6457c3 333FUNCTION(jump_vaddr_r9):
57871462 334 eor r2, r9, r9, lsl #16
335 mov r0, r9
336 b jump_vaddr
337 .size jump_vaddr_r9, .-jump_vaddr_r9
5c6457c3 338FUNCTION(jump_vaddr_r10):
57871462 339 eor r2, r10, r10, lsl #16
340 mov r0, r10
341 b jump_vaddr
342 .size jump_vaddr_r10, .-jump_vaddr_r10
5c6457c3 343FUNCTION(jump_vaddr_r12):
57871462 344 eor r2, r12, r12, lsl #16
345 mov r0, r12
346 b jump_vaddr
347 .size jump_vaddr_r12, .-jump_vaddr_r12
5c6457c3 348FUNCTION(jump_vaddr_r7):
57871462 349 eor r2, r7, r7, lsl #16
350 add r0, r7, #0
351 .size jump_vaddr_r7, .-jump_vaddr_r7
5c6457c3 352FUNCTION(jump_vaddr):
57871462 353 ldr r1, .htptr
354 mvn r3, #15
355 and r2, r3, r2, lsr #12
356 ldr r2, [r1, r2]!
357 teq r2, r0
358 ldreq pc, [r1, #4]
359 ldr r2, [r1, #8]
360 teq r2, r0
361 ldreq pc, [r1, #12]
b1f89e6f 362 str r10, [fp, #LO_cycle_count]
57871462 363 bl get_addr
b1f89e6f 364 ldr r10, [fp, #LO_cycle_count]
57871462 365 mov pc, r0
366 .size jump_vaddr, .-jump_vaddr
7139f3c8 367
57871462 368 .align 2
5c6457c3 369
370FUNCTION(verify_code_ds):
b1f89e6f 371 str r8, [fp, #LO_branch_target]
5c6457c3 372FUNCTION(verify_code_vm):
373FUNCTION(verify_code):
57871462 374 /* r1 = source */
375 /* r2 = target */
376 /* r3 = length */
377 tst r3, #4
378 mov r4, #0
379 add r3, r1, r3
380 mov r5, #0
381 ldrne r4, [r1], #4
382 mov r12, #0
383 ldrne r5, [r2], #4
384 teq r1, r3
385 beq .D3
386.D2:
387 ldr r7, [r1], #4
388 eor r9, r4, r5
389 ldr r8, [r2], #4
390 orrs r9, r9, r12
391 bne .D4
392 ldr r4, [r1], #4
393 eor r12, r7, r8
394 ldr r5, [r2], #4
395 cmp r1, r3
396 bcc .D2
397 teq r7, r8
398.D3:
399 teqeq r4, r5
400.D4:
b1f89e6f 401 ldr r8, [fp, #LO_branch_target]
57871462 402 moveq pc, lr
403.D5:
404 bl get_addr
405 mov pc, r0
406 .size verify_code, .-verify_code
7139f3c8 407 .size verify_code_vm, .-verify_code_vm
408
57871462 409 .align 2
5c6457c3 410FUNCTION(cc_interrupt):
b1f89e6f 411 ldr r0, [fp, #LO_last_count]
57871462 412 mov r1, #0
413 mov r2, #0x1fc
414 add r10, r0, r10
b1f89e6f 415 str r1, [fp, #LO_pending_exception]
57871462 416 and r2, r2, r10, lsr #17
b1f89e6f 417 add r3, fp, #LO_restore_candidate
418 str r10, [fp, #LO_cycle] /* PCSX cycles */
419@@ str r10, [fp, #LO_reg_cop0+36] /* Count */
57871462 420 ldr r4, [r2, r3]
421 mov r10, lr
422 tst r4, r4
423 bne .E4
424.E1:
425 bl gen_interupt
426 mov lr, r10
b1f89e6f 427 ldr r10, [fp, #LO_cycle]
428 ldr r0, [fp, #LO_next_interupt]
429 ldr r1, [fp, #LO_pending_exception]
430 ldr r2, [fp, #LO_stop]
431 str r0, [fp, #LO_last_count]
57871462 432 sub r10, r10, r0
433 tst r2, r2
b021ee75 434 ldmnefd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, pc}
57871462 435 tst r1, r1
436 moveq pc, lr
437.E2:
b1f89e6f 438 ldr r0, [fp, #LO_pcaddr]
57871462 439 bl get_addr_ht
440 mov pc, r0
57871462 441.E4:
442 /* Move 'dirty' blocks to the 'clean' list */
443 lsl r5, r2, #3
444 str r1, [r2, r3]
445.E5:
446 lsrs r4, r4, #1
447 mov r0, r5
448 add r5, r5, #1
449 blcs clean_blocks
450 tst r5, #31
451 bne .E5
452 b .E1
57871462 453 .size cc_interrupt, .-cc_interrupt
7139f3c8 454
57871462 455 .align 2
5c6457c3 456FUNCTION(do_interrupt):
b1f89e6f 457 ldr r0, [fp, #LO_pcaddr]
57871462 458 bl get_addr_ht
57871462 459 add r10, r10, #2
460 mov pc, r0
461 .size do_interrupt, .-do_interrupt
fca1aef2 462
57871462 463 .align 2
5c6457c3 464FUNCTION(fp_exception):
57871462 465 mov r2, #0x10000000
466.E7:
b1f89e6f 467 ldr r1, [fp, #LO_reg_cop0+48] /* Status */
57871462 468 mov r3, #0x80000000
b1f89e6f 469 str r0, [fp, #LO_reg_cop0+56] /* EPC */
57871462 470 orr r1, #2
471 add r2, r2, #0x2c
b1f89e6f 472 str r1, [fp, #LO_reg_cop0+48] /* Status */
473 str r2, [fp, #LO_reg_cop0+52] /* Cause */
7139f3c8 474 add r0, r3, #0x80
57871462 475 bl get_addr_ht
476 mov pc, r0
477 .size fp_exception, .-fp_exception
478 .align 2
5c6457c3 479FUNCTION(fp_exception_ds):
57871462 480 mov r2, #0x90000000 /* Set high bit if delay slot */
481 b .E7
482 .size fp_exception_ds, .-fp_exception_ds
7139f3c8 483
57871462 484 .align 2
5c6457c3 485FUNCTION(jump_syscall):
b1f89e6f 486 ldr r1, [fp, #LO_reg_cop0+48] /* Status */
57871462 487 mov r3, #0x80000000
b1f89e6f 488 str r0, [fp, #LO_reg_cop0+56] /* EPC */
57871462 489 orr r1, #2
490 mov r2, #0x20
b1f89e6f 491 str r1, [fp, #LO_reg_cop0+48] /* Status */
492 str r2, [fp, #LO_reg_cop0+52] /* Cause */
7139f3c8 493 add r0, r3, #0x80
57871462 494 bl get_addr_ht
495 mov pc, r0
496 .size jump_syscall, .-jump_syscall
7139f3c8 497 .align 2
498
499 .align 2
5c6457c3 500FUNCTION(jump_syscall_hle):
b1f89e6f 501 str r0, [fp, #LO_pcaddr] /* PC must be set to EPC for psxException */
502 ldr r2, [fp, #LO_last_count]
7139f3c8 503 mov r1, #0 /* in delay slot */
504 add r2, r2, r10
505 mov r0, #0x20 /* cause */
b1f89e6f 506 str r2, [fp, #LO_cycle] /* PCSX cycle counter */
7139f3c8 507 bl psxException
508
b1f89e6f 509 /* note: psxException might do recursive recompiler call from it's HLE code,
7139f3c8 510 * so be ready for this */
822b27d1 511pcsx_return:
b1f89e6f 512 ldr r1, [fp, #LO_next_interupt]
513 ldr r10, [fp, #LO_cycle]
514 ldr r0, [fp, #LO_pcaddr]
822b27d1 515 sub r10, r10, r1
b1f89e6f 516 str r1, [fp, #LO_last_count]
7139f3c8 517 bl get_addr_ht
518 mov pc, r0
519 .size jump_syscall_hle, .-jump_syscall_hle
520
521 .align 2
5c6457c3 522FUNCTION(jump_hlecall):
b1f89e6f 523 ldr r2, [fp, #LO_last_count]
524 str r0, [fp, #LO_pcaddr]
7139f3c8 525 add r2, r2, r10
822b27d1 526 adr lr, pcsx_return
b1f89e6f 527 str r2, [fp, #LO_cycle] /* PCSX cycle counter */
67ba0fb4 528 bx r1
7139f3c8 529 .size jump_hlecall, .-jump_hlecall
530
0d16cda2 531 .align 2
5c6457c3 532FUNCTION(jump_intcall):
b1f89e6f 533 ldr r2, [fp, #LO_last_count]
534 str r0, [fp, #LO_pcaddr]
0d16cda2 535 add r2, r2, r10
536 adr lr, pcsx_return
b1f89e6f 537 str r2, [fp, #LO_cycle] /* PCSX cycle counter */
0d16cda2 538 b execI
539 .size jump_hlecall, .-jump_hlecall
540
7139f3c8 541 .align 2
5c6457c3 542FUNCTION(new_dyna_leave):
b1f89e6f 543 ldr r0, [fp, #LO_last_count]
7139f3c8 544 add r12, fp, #28
545 add r10, r0, r10
b1f89e6f 546 str r10, [fp, #LO_cycle]
b021ee75 547 ldmfd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, pc}
7139f3c8 548 .size new_dyna_leave, .-new_dyna_leave
549
0bbd1454 550 .align 2
5c6457c3 551FUNCTION(invalidate_addr_r0):
0bbd1454 552 stmia fp, {r0, r1, r2, r3, r12, lr}
0bbd1454 553 b invalidate_addr_call
554 .size invalidate_addr_r0, .-invalidate_addr_r0
555 .align 2
5c6457c3 556FUNCTION(invalidate_addr_r1):
0bbd1454 557 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 558 mov r0, r1
0bbd1454 559 b invalidate_addr_call
560 .size invalidate_addr_r1, .-invalidate_addr_r1
561 .align 2
5c6457c3 562FUNCTION(invalidate_addr_r2):
0bbd1454 563 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 564 mov r0, r2
0bbd1454 565 b invalidate_addr_call
566 .size invalidate_addr_r2, .-invalidate_addr_r2
567 .align 2
5c6457c3 568FUNCTION(invalidate_addr_r3):
0bbd1454 569 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 570 mov r0, r3
0bbd1454 571 b invalidate_addr_call
572 .size invalidate_addr_r3, .-invalidate_addr_r3
573 .align 2
5c6457c3 574FUNCTION(invalidate_addr_r4):
0bbd1454 575 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 576 mov r0, r4
0bbd1454 577 b invalidate_addr_call
578 .size invalidate_addr_r4, .-invalidate_addr_r4
579 .align 2
5c6457c3 580FUNCTION(invalidate_addr_r5):
0bbd1454 581 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 582 mov r0, r5
0bbd1454 583 b invalidate_addr_call
584 .size invalidate_addr_r5, .-invalidate_addr_r5
585 .align 2
5c6457c3 586FUNCTION(invalidate_addr_r6):
0bbd1454 587 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 588 mov r0, r6
0bbd1454 589 b invalidate_addr_call
590 .size invalidate_addr_r6, .-invalidate_addr_r6
591 .align 2
5c6457c3 592FUNCTION(invalidate_addr_r7):
0bbd1454 593 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 594 mov r0, r7
0bbd1454 595 b invalidate_addr_call
596 .size invalidate_addr_r7, .-invalidate_addr_r7
597 .align 2
5c6457c3 598FUNCTION(invalidate_addr_r8):
0bbd1454 599 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 600 mov r0, r8
0bbd1454 601 b invalidate_addr_call
602 .size invalidate_addr_r8, .-invalidate_addr_r8
603 .align 2
5c6457c3 604FUNCTION(invalidate_addr_r9):
0bbd1454 605 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 606 mov r0, r9
0bbd1454 607 b invalidate_addr_call
608 .size invalidate_addr_r9, .-invalidate_addr_r9
609 .align 2
5c6457c3 610FUNCTION(invalidate_addr_r10):
0bbd1454 611 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 612 mov r0, r10
0bbd1454 613 b invalidate_addr_call
614 .size invalidate_addr_r10, .-invalidate_addr_r10
615 .align 2
5c6457c3 616FUNCTION(invalidate_addr_r12):
0bbd1454 617 stmia fp, {r0, r1, r2, r3, r12, lr}
9be4ba64 618 mov r0, r12
0bbd1454 619 .size invalidate_addr_r12, .-invalidate_addr_r12
620 .align 2
b1f89e6f 621invalidate_addr_call:
622 ldr r12, [fp, #LO_inv_code_start]
623 ldr lr, [fp, #LO_inv_code_end]
9be4ba64 624 cmp r0, r12
625 cmpcs lr, r0
626 blcc invalidate_addr
0bbd1454 627 ldmia fp, {r0, r1, r2, r3, r12, pc}
628 .size invalidate_addr_call, .-invalidate_addr_call
629
57871462 630 .align 2
5c6457c3 631FUNCTION(new_dyna_start):
b021ee75 632 /* ip is stored to conform EABI alignment */
633 stmfd sp!, {r4, r5, r6, r7, r8, r9, sl, fp, ip, lr}
c67af2ac 634 load_varadr fp, dynarec_local
b1f89e6f 635 ldr r0, [fp, #LO_pcaddr]
7139f3c8 636 bl get_addr_ht
b1f89e6f 637 ldr r1, [fp, #LO_next_interupt]
638 ldr r10, [fp, #LO_cycle]
639 str r1, [fp, #LO_last_count]
7139f3c8 640 sub r10, r10, r1
641 mov pc, r0
57871462 642 .size new_dyna_start, .-new_dyna_start
7139f3c8 643
7e605697 644/* --------------------------------------- */
7139f3c8 645
7e605697 646.align 2
c6c3b1b3 647
648.macro pcsx_read_mem readop tab_shift
649 /* r0 = address, r1 = handler_tab, r2 = cycles */
650 lsl r3, r0, #20
651 lsr r3, #(20+\tab_shift)
b1f89e6f 652 ldr r12, [fp, #LO_last_count]
c6c3b1b3 653 ldr r1, [r1, r3, lsl #2]
654 add r2, r2, r12
655 lsls r1, #1
656.if \tab_shift == 1
657 lsl r3, #1
658 \readop r0, [r1, r3]
659.else
660 \readop r0, [r1, r3, lsl #\tab_shift]
661.endif
662 movcc pc, lr
b1f89e6f 663 str r2, [fp, #LO_cycle]
c6c3b1b3 664 bx r1
665.endm
666
5c6457c3 667FUNCTION(jump_handler_read8):
c6c3b1b3 668 add r1, #0x1000/4*4 + 0x1000/2*4 @ shift to r8 part
669 pcsx_read_mem ldrccb, 0
670
5c6457c3 671FUNCTION(jump_handler_read16):
c6c3b1b3 672 add r1, #0x1000/4*4 @ shift to r16 part
673 pcsx_read_mem ldrcch, 1
674
5c6457c3 675FUNCTION(jump_handler_read32):
c6c3b1b3 676 pcsx_read_mem ldrcc, 2
677
b96d3df7 678
679.macro pcsx_write_mem wrtop tab_shift
680 /* r0 = address, r1 = data, r2 = cycles, r3 = handler_tab */
681 lsl r12,r0, #20
682 lsr r12, #(20+\tab_shift)
683 ldr r3, [r3, r12, lsl #2]
b1f89e6f 684 str r0, [fp, #LO_address] @ some handlers still need it..
b96d3df7 685 lsls r3, #1
686 mov r0, r2 @ cycle return in case of direct store
687.if \tab_shift == 1
688 lsl r12, #1
689 \wrtop r1, [r3, r12]
690.else
691 \wrtop r1, [r3, r12, lsl #\tab_shift]
692.endif
693 movcc pc, lr
b1f89e6f 694 ldr r12, [fp, #LO_last_count]
b96d3df7 695 mov r0, r1
696 add r2, r2, r12
697 push {r2, lr}
b1f89e6f 698 str r2, [fp, #LO_cycle]
b96d3df7 699 blx r3
700
b1f89e6f 701 ldr r0, [fp, #LO_next_interupt]
b96d3df7 702 pop {r2, r3}
b1f89e6f 703 str r0, [fp, #LO_last_count]
b96d3df7 704 sub r0, r2, r0
705 bx r3
706.endm
707
5c6457c3 708FUNCTION(jump_handler_write8):
b96d3df7 709 add r3, #0x1000/4*4 + 0x1000/2*4 @ shift to r8 part
710 pcsx_write_mem strccb, 0
711
5c6457c3 712FUNCTION(jump_handler_write16):
b96d3df7 713 add r3, #0x1000/4*4 @ shift to r16 part
714 pcsx_write_mem strcch, 1
715
5c6457c3 716FUNCTION(jump_handler_write32):
b96d3df7 717 pcsx_write_mem strcc, 2
718
5c6457c3 719FUNCTION(jump_handler_write_h):
b96d3df7 720 /* r0 = address, r1 = data, r2 = cycles, r3 = handler */
b1f89e6f 721 ldr r12, [fp, #LO_last_count]
722 str r0, [fp, #LO_address] @ some handlers still need it..
b96d3df7 723 add r2, r2, r12
724 mov r0, r1
725 push {r2, lr}
b1f89e6f 726 str r2, [fp, #LO_cycle]
b96d3df7 727 blx r3
728
b1f89e6f 729 ldr r0, [fp, #LO_next_interupt]
b96d3df7 730 pop {r2, r3}
b1f89e6f 731 str r0, [fp, #LO_last_count]
b96d3df7 732 sub r0, r2, r0
733 bx r3
734
5c6457c3 735FUNCTION(jump_handle_swl):
b96d3df7 736 /* r0 = address, r1 = data, r2 = cycles */
b1f89e6f 737 ldr r3, [fp, #LO_mem_wtab]
b96d3df7 738 mov r12,r0,lsr #12
739 ldr r3, [r3, r12, lsl #2]
740 lsls r3, #1
741 bcs 4f
742 add r3, r0, r3
743 mov r0, r2
744 tst r3, #2
745 beq 101f
746 tst r3, #1
747 beq 2f
7483:
749 str r1, [r3, #-3]
750 bx lr
7512:
752 lsr r2, r1, #8
753 lsr r1, #24
754 strh r2, [r3, #-2]
755 strb r1, [r3]
756 bx lr
757101:
758 tst r3, #1
759 lsrne r1, #16 @ 1
760 lsreq r12, r1, #24 @ 0
761 strneh r1, [r3, #-1]
762 streqb r12, [r3]
763 bx lr
7644:
765 mov r0, r2
63cb0298 766@ b abort
b96d3df7 767 bx lr @ TODO?
768
769
5c6457c3 770FUNCTION(jump_handle_swr):
b96d3df7 771 /* r0 = address, r1 = data, r2 = cycles */
b1f89e6f 772 ldr r3, [fp, #LO_mem_wtab]
b96d3df7 773 mov r12,r0,lsr #12
774 ldr r3, [r3, r12, lsl #2]
775 lsls r3, #1
776 bcs 4f
777 add r3, r0, r3
778 and r12,r3, #3
779 mov r0, r2
780 cmp r12,#2
781 strgtb r1, [r3] @ 3
782 streqh r1, [r3] @ 2
783 cmp r12,#1
784 strlt r1, [r3] @ 0
785 bxne lr
786 lsr r2, r1, #8 @ 1
787 strb r1, [r3]
788 strh r2, [r3, #1]
789 bx lr
7904:
791 mov r0, r2
63cb0298 792@ b abort
b96d3df7 793 bx lr @ TODO?
794
795
b1be1eee 796.macro rcntx_read_mode0 num
797 /* r0 = address, r2 = cycles */
b1f89e6f 798 ldr r3, [fp, #LO_rcnts+6*4+7*4*\num] @ cycleStart
b1be1eee 799 mov r0, r2, lsl #16
800 sub r0, r3, lsl #16
801 lsr r0, #16
802 bx lr
803.endm
804
5c6457c3 805FUNCTION(rcnt0_read_count_m0):
b1be1eee 806 rcntx_read_mode0 0
807
5c6457c3 808FUNCTION(rcnt1_read_count_m0):
b1be1eee 809 rcntx_read_mode0 1
810
5c6457c3 811FUNCTION(rcnt2_read_count_m0):
b1be1eee 812 rcntx_read_mode0 2
813
5c6457c3 814FUNCTION(rcnt0_read_count_m1):
b1be1eee 815 /* r0 = address, r2 = cycles */
b1f89e6f 816 ldr r3, [fp, #LO_rcnts+6*4+7*4*0] @ cycleStart
b1be1eee 817 mov_16 r1, 0x3334
818 sub r2, r2, r3
819 mul r0, r1, r2 @ /= 5
820 lsr r0, #16
821 bx lr
822
5c6457c3 823FUNCTION(rcnt1_read_count_m1):
b1be1eee 824 /* r0 = address, r2 = cycles */
b1f89e6f 825 ldr r3, [fp, #LO_rcnts+6*4+7*4*1]
b1be1eee 826 mov_24 r1, 0x1e6cde
827 sub r2, r2, r3
828 umull r3, r0, r1, r2 @ ~ /= hsync_cycles, max ~0x1e6cdd
829 bx lr
830
5c6457c3 831FUNCTION(rcnt2_read_count_m1):
b1be1eee 832 /* r0 = address, r2 = cycles */
b1f89e6f 833 ldr r3, [fp, #LO_rcnts+6*4+7*4*2]
b1be1eee 834 mov r0, r2, lsl #16-3
835 sub r0, r3, lsl #16-3
836 lsr r0, #16 @ /= 8
837 bx lr
838
7e605697 839@ vim:filetype=armasm