gte: split arm code for pollux, generate flagless handlers
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / emu_if.h
... / ...
CommitLineData
1#include "new_dynarec.h"
2#include "../r3000a.h"
3
4#ifndef __ARM_ARCH_7A__
5#define ARMv5_ONLY
6#endif
7
8extern char invalid_code[0x100000];
9
10/* weird stuff */
11#define EAX 0
12#define ECX 1
13
14/* same as psxRegs */
15extern int reg[];
16
17/* same as psxRegs.GPR.n.* */
18extern int hi, lo;
19
20/* same as psxRegs.CP0.n.* */
21extern int reg_cop0[];
22#define Status psxRegs.CP0.n.Status
23#define Cause psxRegs.CP0.n.Cause
24#define EPC psxRegs.CP0.n.EPC
25#define BadVAddr psxRegs.CP0.n.BadVAddr
26#define Context psxRegs.CP0.n.Context
27#define EntryHi psxRegs.CP0.n.EntryHi
28#define Count psxRegs.cycle // psxRegs.CP0.n.Count
29
30/* COP2/GTE */
31extern int reg_cop2d[], reg_cop2c[];
32extern void *gte_handlers[64];
33extern void *gte_handlers_nf[64];
34extern const char gte_cycletab[64];
35
36/* dummy */
37extern int FCR0, FCR31;
38
39/* mem */
40extern void (*readmem[0x10000])();
41extern void (*readmemb[0x10000])();
42extern void (*readmemh[0x10000])();
43extern void (*writemem[0x10000])();
44extern void (*writememb[0x10000])();
45extern void (*writememh[0x10000])();
46
47extern unsigned int address;
48extern unsigned int readmem_word; /* same as readmem_dword */
49extern unsigned int word; /* write */
50extern unsigned short hword;
51extern unsigned char byte;
52
53extern void *psxH_ptr;
54
55// same as invalid_code, just a region for ram write checks (inclusive)
56extern u32 inv_code_start, inv_code_end;
57
58/* cycles/irqs */
59extern unsigned int next_interupt;
60extern int pending_exception;
61
62/* called by drc */
63void pcsx_mtc0(u32 reg);
64void pcsx_mtc0_ds(u32 reg);
65
66/* misc */
67extern void (*psxHLEt[])();