nonacc mode removal, function return value audit
[picodrive.git] / Pico / Pico.c
CommitLineData
cc68a136 1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
4// (c) Copyright 2006 notaz, All rights reserved.\r
5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
10#include "PicoInt.h"\r
cc68a136 11#include "sound/ym2612.h"\r
12\r
69996cb7 13int PicoVer=0x0133;\r
cc68a136 14struct Pico Pico;\r
602133e1 15int PicoOpt = 0;\r
16int PicoSkipFrame = 0; // skip rendering frame?\r
17int emustatus = 0; // rapid_ym2612, multi_ym_updates\r
18int PicoPad[2]; // Joypads, format is SACB RLDU\r
9037e45d 19int PicoAHW = 0; // active addon hardware: scd_active, 32x_active, svp_active, pico_active\r
cc68a136 20int PicoRegionOverride = 0; // override the region detection 0: Auto, 1: Japan NTSC, 2: Japan PAL, 4: US, 8: Europe\r
51a902ae 21int PicoAutoRgnOrder = 0;\r
602133e1 22struct PicoSRAM SRam = {0,};\r
23\r
f8ef8ff7 24void (*PicoWriteSound)(int len) = NULL; // called at the best time to send sound buffer (PsndOut) to hardware\r
25void (*PicoResetHook)(void) = NULL;\r
0ffefdb8 26void (*PicoLineHook)(int count) = NULL;\r
cc68a136 27\r
cc68a136 28// to be called once on emu init\r
2aa27095 29void PicoInit(void)\r
cc68a136 30{\r
31 // Blank space for state:\r
32 memset(&Pico,0,sizeof(Pico));\r
33 memset(&PicoPad,0,sizeof(PicoPad));\r
34\r
35 // Init CPUs:\r
36 SekInit();\r
37 z80_init(); // init even if we aren't going to use it\r
38\r
cc68a136 39 PicoInitMCD();\r
e807ac75 40 PicoSVPInit();\r
cc68a136 41\r
cc68a136 42 SRam.data=0;\r
cc68a136 43}\r
44\r
45// to be called once on emu exit\r
46void PicoExit(void)\r
47{\r
602133e1 48 if (PicoAHW & PAHW_MCD)\r
4f265db7 49 PicoExitMCD();\r
cc68a136 50 z80_exit();\r
51\r
1cb1584b 52 if (SRam.data) free(SRam.data); SRam.data=0;\r
cc68a136 53}\r
54\r
1cb1584b 55void PicoPower(void)\r
56{\r
583ab72c 57 unsigned char sram_reg=Pico.m.sram_reg; // must be preserved\r
58\r
053fd9b4 59 Pico.m.frame_count = 0;\r
60\r
1cb1584b 61 // clear all memory of the emulated machine\r
62 memset(&Pico.ram,0,(unsigned int)&Pico.rom-(unsigned int)&Pico.ram);\r
63\r
64 memset(&Pico.video,0,sizeof(Pico.video));\r
65 memset(&Pico.m,0,sizeof(Pico.m));\r
66\r
67 Pico.video.pending_ints=0;\r
68 z80_reset();\r
69\r
70 // default VDP register values (based on Fusion)\r
71 Pico.video.reg[0] = Pico.video.reg[1] = 0x04;\r
72 Pico.video.reg[0xc] = 0x81;\r
73 Pico.video.reg[0xf] = 0x02;\r
74\r
602133e1 75 if (PicoAHW & PAHW_MCD)\r
1cb1584b 76 PicoPowerMCD();\r
77\r
583ab72c 78 Pico.m.sram_reg=sram_reg;\r
1cb1584b 79 PicoReset();\r
80}\r
81\r
1e6b5e39 82PICO_INTERNAL void PicoDetectRegion(void)\r
cc68a136 83{\r
1e6b5e39 84 int support=0, hw=0, i;\r
cc68a136 85 unsigned char pal=0;\r
cc68a136 86\r
1e6b5e39 87 if (PicoRegionOverride)\r
cc68a136 88 {\r
89 support = PicoRegionOverride;\r
90 }\r
91 else\r
92 {\r
93 // Read cartridge region data:\r
1e6b5e39 94 int region=PicoRead32(0x1f0);\r
cc68a136 95\r
96 for (i=0;i<4;i++)\r
97 {\r
98 int c=0;\r
99\r
100 c=region>>(i<<3); c&=0xff;\r
101 if (c<=' ') continue;\r
102\r
51a902ae 103 if (c=='J') support|=1;\r
104 else if (c=='U') support|=4;\r
105 else if (c=='E') support|=8;\r
106 else if (c=='j') {support|=1; break; }\r
107 else if (c=='u') {support|=4; break; }\r
108 else if (c=='e') {support|=8; break; }\r
cc68a136 109 else\r
110 {\r
111 // New style code:\r
112 char s[2]={0,0};\r
113 s[0]=(char)c;\r
114 support|=strtol(s,NULL,16);\r
115 }\r
116 }\r
117 }\r
118\r
51a902ae 119 // auto detection order override\r
120 if (PicoAutoRgnOrder) {\r
121 if (((PicoAutoRgnOrder>>0)&0xf) & support) support = (PicoAutoRgnOrder>>0)&0xf;\r
122 else if (((PicoAutoRgnOrder>>4)&0xf) & support) support = (PicoAutoRgnOrder>>4)&0xf;\r
123 else if (((PicoAutoRgnOrder>>8)&0xf) & support) support = (PicoAutoRgnOrder>>8)&0xf;\r
124 }\r
125\r
cc68a136 126 // Try to pick the best hardware value for English/50hz:\r
127 if (support&8) { hw=0xc0; pal=1; } // Europe\r
128 else if (support&4) hw=0x80; // USA\r
129 else if (support&2) { hw=0x40; pal=1; } // Japan PAL\r
130 else if (support&1) hw=0x00; // Japan NTSC\r
131 else hw=0x80; // USA\r
132\r
133 Pico.m.hardware=(unsigned char)(hw|0x20); // No disk attached\r
134 Pico.m.pal=pal;\r
1e6b5e39 135}\r
136\r
137int PicoReset(void)\r
138{\r
139 unsigned char sram_reg=Pico.m.sram_reg; // must be preserved\r
140\r
141 if (Pico.romsize<=0) return 1;\r
142\r
143 /* must call now, so that banking is reset, and correct vectors get fetched */\r
144 if (PicoResetHook) PicoResetHook();\r
145\r
146 PicoMemReset();\r
147 SekReset();\r
148 // s68k doesn't have the TAS quirk, so we just globally set normal TAS handler in MCD mode (used by Batman games).\r
149 SekSetRealTAS(PicoAHW & PAHW_MCD);\r
150 SekCycleCntT=0;\r
151\r
152 if (PicoAHW & PAHW_MCD)\r
153 // needed for MCD to reset properly, probably some bug hides behind this..\r
154 memset(Pico.ioports,0,sizeof(Pico.ioports));\r
155 emustatus = 0;\r
156\r
157 Pico.m.dirtyPal = 1;\r
158\r
1832075e 159 Pico.m.z80_bank68k = 0;\r
160 memset(Pico.zram, 0, sizeof(Pico.zram)); // ??\r
161\r
1e6b5e39 162 PicoDetectRegion();\r
e5fa9817 163 Pico.video.status = 0x3428 | Pico.m.pal; // 'always set' bits | vblank | collision | pal\r
cc68a136 164\r
9d917eea 165 PsndReset(); // pal must be known here\r
cc68a136 166\r
1cb1584b 167 // create an empty "dma" to cause 68k exec start at random frame location\r
602133e1 168 if (Pico.m.dma_xfers == 0 && !(PicoOpt&POPT_DIS_VDP_FIFO))\r
1cb1584b 169 Pico.m.dma_xfers = rand() & 0x1fff;\r
170\r
602133e1 171 if (PicoAHW & PAHW_MCD) {\r
1cb1584b 172 PicoResetMCD();\r
cc68a136 173 return 0;\r
174 }\r
053fd9b4 175 else {\r
176 // reinit, so that checksum checks pass\r
177 SekFinishIdleDet();\r
178 if (!(PicoOpt & POPT_DIS_IDLE_DET))\r
179 SekInitIdleDet();\r
180 }\r
cc68a136 181\r
1dceadae 182 // reset sram state; enable sram access by default if it doesn't overlap with ROM\r
183 Pico.m.sram_reg=sram_reg&0x14;\r
184 if (!(Pico.m.sram_reg&4) && Pico.romsize <= SRam.start) Pico.m.sram_reg |= 1;\r
cc68a136 185\r
1dceadae 186 elprintf(EL_STATUS, "sram: det: %i; eeprom: %i; start: %06x; end: %06x",\r
187 (Pico.m.sram_reg>>4)&1, (Pico.m.sram_reg>>2)&1, SRam.start, SRam.end);\r
cc68a136 188\r
189 return 0;\r
190}\r
191\r
1dceadae 192\r
69996cb7 193// dma2vram settings are just hacks to unglitch Legend of Galahad (needs <= 104 to work)\r
194// same for Outrunners (92-121, when active is set to 24)\r
48df6e9e 195// 96 is VR hack\r
69996cb7 196static const int dma_timings[] = {\r
053fd9b4 197 96, 167, 166, 83, // vblank: 32cell: dma2vram dma2[vs|c]ram vram_fill vram_copy\r
198 102, 205, 204, 102, // vblank: 40cell:\r
199 16, 16, 15, 8, // active: 32cell:\r
200 24, 18, 17, 9 // ...\r
4f672280 201};\r
202\r
69996cb7 203static const int dma_bsycles[] = {\r
053fd9b4 204 (488<<8)/96, (488<<8)/167, (488<<8)/166, (488<<8)/83,\r
205 (488<<8)/102, (488<<8)/205, (488<<8)/204, (488<<8)/102,\r
206 (488<<8)/16, (488<<8)/16, (488<<8)/15, (488<<8)/8,\r
207 (488<<8)/24, (488<<8)/18, (488<<8)/17, (488<<8)/9\r
312e9ce1 208};\r
209\r
eff55556 210PICO_INTERNAL int CheckDMA(void)\r
4f672280 211{\r
69996cb7 212 int burn = 0, xfers_can, dma_op = Pico.video.reg[0x17]>>6; // see gens for 00 and 01 modes\r
213 int xfers = Pico.m.dma_xfers;\r
312e9ce1 214 int dma_op1;\r
4f672280 215\r
312e9ce1 216 if(!(dma_op&2)) dma_op = (Pico.video.type==1) ? 0 : 1; // setting dma_timings offset here according to Gens\r
217 dma_op1 = dma_op;\r
218 if(Pico.video.reg[12] & 1) dma_op |= 4; // 40 cell mode?\r
219 if(!(Pico.video.status&8)&&(Pico.video.reg[1]&0x40)) dma_op|=8; // active display?\r
69996cb7 220 xfers_can = dma_timings[dma_op];\r
221 if(xfers <= xfers_can) {\r
4f672280 222 if(dma_op&2) Pico.video.status&=~2; // dma no longer busy\r
223 else {\r
69996cb7 224 burn = xfers * dma_bsycles[dma_op] >> 8; // have to be approximate because can't afford division..\r
4f672280 225 }\r
69996cb7 226 Pico.m.dma_xfers = 0;\r
4f672280 227 } else {\r
228 if(!(dma_op&2)) burn = 488;\r
69996cb7 229 Pico.m.dma_xfers -= xfers_can;\r
4f672280 230 }\r
231\r
69996cb7 232 elprintf(EL_VDPDMA, "~Dma %i op=%i can=%i burn=%i [%i]", Pico.m.dma_xfers, dma_op1, xfers_can, burn, SekCyclesDone());\r
312e9ce1 233 //dprintf("~aim: %i, cnt: %i", SekCycleAim, SekCycleCnt);\r
234 return burn;\r
4f672280 235}\r
236\r
bf5fbbb4 237static __inline void SekRunM68k(int cyc)\r
cc68a136 238{\r
239 int cyc_do;\r
240 SekCycleAim+=cyc;\r
053fd9b4 241 if ((cyc_do=SekCycleAim-SekCycleCnt) <= 0) return;\r
03e4f2a3 242#if defined(EMU_CORE_DEBUG)\r
243 // this means we do run-compare\r
b5e5172d 244 SekCycleCnt+=CM_compareRun(cyc_do, 0);\r
cc68a136 245#elif defined(EMU_C68K)\r
3aa1e148 246 PicoCpuCM68k.cycles=cyc_do;\r
247 CycloneRun(&PicoCpuCM68k);\r
248 SekCycleCnt+=cyc_do-PicoCpuCM68k.cycles;\r
cc68a136 249#elif defined(EMU_M68K)\r
250 SekCycleCnt+=m68k_execute(cyc_do);\r
70357ce5 251#elif defined(EMU_F68K)\r
8022f53d 252 SekCycleCnt+=fm68k_emulate(cyc_do+1, 0);\r
cc68a136 253#endif\r
254}\r
255\r
fa283c9a 256\r
cc68a136 257// to be called on 224 or line_sample scanlines only\r
258static __inline void getSamples(int y)\r
259{\r
03a265e5 260#if SIMPLE_WRITE_SOUND\r
e0978fa8 261 if (y != 224) return;\r
03a265e5 262 PsndRender(0, PsndLen);\r
263 if (PicoWriteSound) PicoWriteSound(PsndLen);\r
264 PsndClear();\r
265#else\r
7a93adeb 266 static int curr_pos = 0;\r
267\r
cc68a136 268 if(y == 224) {\r
cc68a136 269 if(emustatus & 2)\r
9d917eea 270 curr_pos += PsndRender(curr_pos, PsndLen-PsndLen/2);\r
271 else curr_pos = PsndRender(0, PsndLen);\r
cc68a136 272 if (emustatus&1) emustatus|=2; else emustatus&=~2;\r
7a93adeb 273 if (PicoWriteSound) PicoWriteSound(curr_pos);\r
cc68a136 274 // clear sound buffer\r
9d917eea 275 PsndClear();\r
cc68a136 276 }\r
277 else if(emustatus & 3) {\r
278 emustatus|= 2;\r
279 emustatus&=~1;\r
9d917eea 280 curr_pos = PsndRender(0, PsndLen/2);\r
cc68a136 281 }\r
03a265e5 282#endif\r
cc68a136 283}\r
284\r
69996cb7 285\r
69996cb7 286#include "PicoFrameHints.c"\r
cc68a136 287\r
4b9c5888 288\r
289int z80stopCycle;\r
290int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r
291int z80_cycle_aim;\r
292int z80_scanline;\r
293int z80_scanline_cycles; /* cycles done until z80_scanline */\r
294\r
295/* sync z80 to 68k */\r
296PICO_INTERNAL void PicoSyncZ80(int m68k_cycles_done)\r
cc68a136 297{\r
4b9c5888 298 int cnt;\r
299 z80_cycle_aim = cycles_68k_to_z80(m68k_cycles_done);\r
300 cnt = z80_cycle_aim - z80_cycle_cnt;\r
cc68a136 301\r
e5fa9817 302 elprintf(EL_BUSREQ, "z80 sync %i (%i|%i -> %i|%i)", cnt, z80_cycle_cnt, z80_cycle_cnt / 228,\r
4b9c5888 303 z80_cycle_aim, z80_cycle_aim / 228);\r
304\r
305 if (cnt > 0)\r
306 z80_cycle_cnt += z80_run(cnt);\r
cc68a136 307}\r
308\r
4b9c5888 309\r
053fd9b4 310int idle_hit_counter = 0;\r
311\r
2aa27095 312void PicoFrame(void)\r
cc68a136 313{\r
2aa27095 314#if 0\r
053fd9b4 315 if ((Pico.m.frame_count&0x3f) == 0) {\r
316 elprintf(EL_STATUS, "ihits: %i", idle_hit_counter);\r
317 idle_hit_counter = 0;\r
318 }\r
2aa27095 319#endif\r
053fd9b4 320\r
8c1952f0 321 Pico.m.frame_count++;\r
322\r
602133e1 323 if (PicoAHW & PAHW_MCD) {\r
cc68a136 324 PicoFrameMCD();\r
2aa27095 325 return;\r
cc68a136 326 }\r
327\r
cc68a136 328 //if(Pico.video.reg[12]&0x2) Pico.video.status ^= 0x10; // change odd bit in interlace mode\r
329\r
602133e1 330 if (!(PicoOpt&POPT_ALT_RENDERER))\r
cc68a136 331 PicoFrameStart();\r
332\r
2aa27095 333 PicoFrameHints();\r
cc68a136 334}\r
335\r
a12e0116 336void PicoFrameDrawOnly(void)\r
337{\r
a12e0116 338 PicoFrameStart();\r
2aa27095 339 PicoDrawSync(223, 0);\r
a12e0116 340}\r
341\r
4609d0cd 342void PicoGetInternal(pint_t which, pint_ret_t *r)\r
8e5427a0 343{\r
344 switch (which)\r
345 {\r
4609d0cd 346 case PI_ROM: r->vptr = Pico.rom; break;\r
347 case PI_ISPAL: r->vint = Pico.m.pal; break;\r
348 case PI_IS40_CELL: r->vint = Pico.video.reg[12]&1; break;\r
349 case PI_IS240_LINES: r->vint = Pico.m.pal && (Pico.video.reg[1]&8); break;\r
8e5427a0 350 }\r
8e5427a0 351}\r
352\r
66fdc0f0 353// callback to output message from emu\r
354void (*PicoMessage)(const char *msg)=NULL;\r
cc68a136 355\r
1820b5a7 356#if 1 // defined(__DEBUG_PRINT)\r
cc68a136 357#define bit(r, x) ((r>>x)&1)\r
358void z80_debug(char *dstr);\r
0af33fe0 359char *debugString(void)\r
cc68a136 360{\r
361#if 1\r
362 static char dstr[1024];\r
0af33fe0 363 struct PicoVideo *pv=&Pico.video;\r
364 unsigned char *reg=pv->reg, r;\r
365 char *dstrp;\r
366\r
367 dstrp = dstr;\r
368 sprintf(dstrp, "mode set 1: %02x\n", (r=reg[0])); dstrp+=strlen(dstrp);\r
369 sprintf(dstrp, "display_disable: %i, M3: %i, palette: %i, ?, hints: %i\n", bit(r,0), bit(r,1), bit(r,2), bit(r,4));\r
370 dstrp+=strlen(dstrp);\r
371 sprintf(dstrp, "mode set 2: %02x\n", (r=reg[1])); dstrp+=strlen(dstrp);\r
372 sprintf(dstrp, "SMS/gen: %i, pal: %i, dma: %i, vints: %i, disp: %i, TMS: %i\n", bit(r,2), bit(r,3), bit(r,4),\r
373 bit(r,5), bit(r,6), bit(r,7)); dstrp+=strlen(dstrp);\r
374 sprintf(dstrp, "mode set 3: %02x\n", (r=reg[0xB])); dstrp+=strlen(dstrp);\r
375 sprintf(dstrp, "LSCR: %i, HSCR: %i, 2cell vscroll: %i, IE2: %i\n", bit(r,0), bit(r,1), bit(r,2), bit(r,3)); dstrp+=strlen(dstrp);\r
376 sprintf(dstrp, "mode set 4: %02x\n", (r=reg[0xC])); dstrp+=strlen(dstrp);\r
377 sprintf(dstrp, "interlace: %i%i, cells: %i, shadow: %i\n", bit(r,2), bit(r,1), (r&0x80) ? 40 : 32, bit(r,3));\r
378 dstrp+=strlen(dstrp);\r
1dceadae 379 sprintf(dstrp, "scroll size: w: %i, h: %i SRAM: %i; eeprom: %i (%i)\n", reg[0x10]&3, (reg[0x10]&0x30)>>4,\r
380 bit(Pico.m.sram_reg, 4), bit(Pico.m.sram_reg, 2), SRam.eeprom_type); dstrp+=strlen(dstrp);\r
7969166e 381 sprintf(dstrp, "sram range: %06x-%06x, reg: %02x\n", SRam.start, SRam.end, Pico.m.sram_reg); dstrp+=strlen(dstrp);\r
0af33fe0 382 sprintf(dstrp, "pend int: v:%i, h:%i, vdp status: %04x\n", bit(pv->pending_ints,5), bit(pv->pending_ints,4), pv->status);\r
383 dstrp+=strlen(dstrp);\r
7d4906bf 384#if defined(EMU_C68K)\r
3aa1e148 385 sprintf(dstrp, "M68k: PC: %06x, st_flg: %x, cycles: %u\n", SekPc, PicoCpuCM68k.state_flags, SekCyclesDoneT());\r
0af33fe0 386 dstrp+=strlen(dstrp);\r
3aa1e148 387 sprintf(dstrp, "d0=%08x, a0=%08x, osp=%08x, irql=%i\n", PicoCpuCM68k.d[0], PicoCpuCM68k.a[0], PicoCpuCM68k.osp, PicoCpuCM68k.irq); dstrp+=strlen(dstrp);\r
388 sprintf(dstrp, "d1=%08x, a1=%08x, sr=%04x\n", PicoCpuCM68k.d[1], PicoCpuCM68k.a[1], CycloneGetSr(&PicoCpuCM68k)); dstrp+=strlen(dstrp);\r
0af33fe0 389 for(r=2; r < 8; r++) {\r
3aa1e148 390 sprintf(dstrp, "d%i=%08x, a%i=%08x\n", r, PicoCpuCM68k.d[r], r, PicoCpuCM68k.a[r]); dstrp+=strlen(dstrp);\r
0af33fe0 391 }\r
7d4906bf 392#elif defined(EMU_M68K)\r
3aa1e148 393 sprintf(dstrp, "M68k: PC: %06x, cycles: %u, irql: %i\n", SekPc, SekCyclesDoneT(), PicoCpuMM68k.int_level>>8); dstrp+=strlen(dstrp);\r
70357ce5 394#elif defined(EMU_F68K)\r
3aa1e148 395 sprintf(dstrp, "M68k: PC: %06x, cycles: %u, irql: %i\n", SekPc, SekCyclesDoneT(), PicoCpuFM68k.interrupts[0]); dstrp+=strlen(dstrp);\r
cc68a136 396#endif\r
0af33fe0 397 sprintf(dstrp, "z80Run: %i, pal: %i, frame#: %i\n", Pico.m.z80Run, Pico.m.pal, Pico.m.frame_count); dstrp+=strlen(dstrp);\r
398 z80_debug(dstrp); dstrp+=strlen(dstrp);\r
399 if (strlen(dstr) > sizeof(dstr))\r
400 printf("warning: debug buffer overflow (%i/%i)\n", strlen(dstr), sizeof(dstr));\r
cc68a136 401\r
402#else\r
403 struct PicoVideo *pvid=&Pico.video;\r
404 int table=0;\r
405 int i,u,n,link=0;\r
406 static char dstr[1024*8];\r
407 dstr[0] = 0;\r
408\r
409 table=pvid->reg[5]&0x7f;\r
410 if (pvid->reg[12]&1) table&=0x7e; // Lowest bit 0 in 40-cell mode\r
411 table<<=8; // Get sprite table address/2\r
412\r
413 for (i=u=n=0; u < 80 && n < 20; u++)\r
414 {\r
415 unsigned int *sprite;\r
416 int code, code2, sx, sy, height;\r
417\r
418 sprite=(unsigned int *)(Pico.vram+((table+(link<<2))&0x7ffc)); // Find sprite\r
419\r
420 // get sprite info\r
421 code = sprite[0];\r
422\r
423 // check if it is on this line\r
424 sy = (code&0x1ff);//-0x80;\r
425 height = ((code>>24)&3)+1;\r
426\r
427 // masking sprite?\r
428 code2 = sprite[1];\r
429 sx = (code2>>16)&0x1ff;\r
430\r
69996cb7 431 printf("#%02i x: %03i y: %03i %ix%i\n", u, sx, sy, ((code>>26)&3)+1, height);\r
cc68a136 432\r
433 link=(code>>16)&0x7f;\r
434 if(!link) break; // End of sprites\r
435 }\r
436#endif\r
437\r
cc68a136 438 return dstr;\r
439}\r
440#endif\r