svp compiler: some pointer reg handling
[picodrive.git] / Pico / carthw / svp / gen_arm.c
CommitLineData
5c129565 1#define EMIT(x) *tcache_ptr++ = x
2
e807ac75 3#define A_R4M (1 << 4)
4#define A_R5M (1 << 5)
5#define A_R6M (1 << 6)
6#define A_R7M (1 << 7)
7#define A_R8M (1 << 8)
8#define A_R9M (1 << 9)
9#define A_R10M (1 << 10)
10#define A_R11M (1 << 11)
5c129565 11#define A_R14M (1 << 14)
12
13#define A_COND_AL 0xe
14
15/* addressing mode 1 */
16#define A_AM1_LSL 0
17#define A_AM1_LSR 1
18#define A_AM1_ASR 2
19#define A_AM1_ROR 3
20
21#define A_AM1_IMM(ror2,imm8) (((ror2)<<8) | (imm8) | 0x02000000)
22#define A_AM1_REG_XIMM(shift_imm,shift_op,rm) (((shift_imm)<<7) | ((shift_op)<<5) | (rm))
23
24/* data processing op */
5d817c91 25#define A_OP_AND 0x0
26#define A_OP_SUB 0x2
f48f5e3b 27#define A_OP_ADD 0x4
5c129565 28#define A_OP_ORR 0xc
29#define A_OP_MOV 0xd
5d817c91 30#define A_OP_BIC 0xe
5c129565 31
32#define EOP_C_DOP_X(cond,op,s,rn,rd,shifter_op) \
33 EMIT(((cond)<<28) | ((op)<< 21) | ((s)<<20) | ((rn)<<16) | ((rd)<<12) | (shifter_op))
34
35#define EOP_C_DOP_IMM(cond,op,s,rn,rd,ror2,imm8) EOP_C_DOP_X(cond,op,s,rn,rd,A_AM1_IMM(ror2,imm8))
36#define EOP_C_DOP_REG(cond,op,s,rn,rd,shift_imm,shift_op,rm) EOP_C_DOP_X(cond,op,s,rn,rd,A_AM1_REG_XIMM(shift_imm,shift_op,rm))
37
5d817c91 38#define EOP_MOV_IMM(rd, ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_MOV,0, 0,rd,ror2,imm8)
39#define EOP_ORR_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_ORR,0,rn,rd,ror2,imm8)
40#define EOP_ADD_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_ADD,0,rn,rd,ror2,imm8)
41#define EOP_BIC_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_BIC,0,rn,rd,ror2,imm8)
42#define EOP_AND_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_AND,0,rn,rd,ror2,imm8)
5c129565 43
44#define EOP_MOV_REG(s, rd,shift_imm,shift_op,rm) EOP_C_DOP_REG(A_COND_AL,A_OP_MOV,s, 0,rd,shift_imm,shift_op,rm)
f48f5e3b 45#define EOP_ORR_REG(s,rn,rd,shift_imm,shift_op,rm) EOP_C_DOP_REG(A_COND_AL,A_OP_ORR,s,rn,rd,shift_imm,shift_op,rm)
5d817c91 46#define EOP_ADD_REG(s,rn,rd,shift_imm,shift_op,rm) EOP_C_DOP_REG(A_COND_AL,A_OP_ADD,s,rn,rd,shift_imm,shift_op,rm)
5c129565 47
5d817c91 48#define EOP_MOV_REG_SIMPLE(rd,rm) EOP_MOV_REG(0,rd,0,A_AM1_LSL,rm)
49#define EOP_MOV_REG_LSL(rd, rm,shift_imm) EOP_MOV_REG(0,rd,shift_imm,A_AM1_LSL,rm)
50#define EOP_MOV_REG_LSR(rd, rm,shift_imm) EOP_MOV_REG(0,rd,shift_imm,A_AM1_LSR,rm)
51#define EOP_MOV_REG_ASR(rd, rm,shift_imm) EOP_MOV_REG(0,rd,shift_imm,A_AM1_ASR,rm)
52#define EOP_MOV_REG_ROR(rd, rm,shift_imm) EOP_MOV_REG(0,rd,shift_imm,A_AM1_ROR,rm)
5c129565 53
5d817c91 54#define EOP_ORR_REG_SIMPLE(rd,rm) EOP_ORR_REG(0,rd,rd,0,A_AM1_LSL,rm)
55#define EOP_ORR_REG_LSL(rd,rn,rm,shift_imm) EOP_ORR_REG(0,rn,rd,shift_imm,A_AM1_LSL,rm)
56#define EOP_ORR_REG_LSR(rd,rn,rm,shift_imm) EOP_ORR_REG(0,rn,rd,shift_imm,A_AM1_LSR,rm)
57#define EOP_ORR_REG_ASR(rd,rn,rm,shift_imm) EOP_ORR_REG(0,rn,rd,shift_imm,A_AM1_ASR,rm)
58#define EOP_ORR_REG_ROR(rd,rn,rm,shift_imm) EOP_ORR_REG(0,rn,rd,shift_imm,A_AM1_ROR,rm)
59
60#define EOP_ADD_REG_SIMPLE(rd,rm) EOP_ADD_REG(0,rd,rd,0,A_AM1_LSL,rm)
61#define EOP_ADD_REG_LSL(rd,rn,rm,shift_imm) EOP_ADD_REG(0,rn,rd,shift_imm,A_AM1_LSL,rm)
62#define EOP_ADD_REG_LSR(rd,rn,rm,shift_imm) EOP_ADD_REG(0,rn,rd,shift_imm,A_AM1_LSR,rm)
f48f5e3b 63
64/* addressing mode 2 */
65#define EOP_C_AM2_IMM(cond,u,b,l,rn,rd,offset_12) \
5c129565 66 EMIT(((cond)<<28) | 0x05000000 | ((u)<<23) | ((b)<<22) | ((l)<<20) | ((rn)<<16) | ((rd)<<12) | (offset_12))
67
f48f5e3b 68/* addressing mode 3 */
69#define EOP_C_AM3_IMM(cond,u,l,rn,rd,s,h,offset_8) \
70 EMIT(((cond)<<28) | 0x01400090 | ((u)<<23) | ((l)<<20) | ((rn)<<16) | ((rd)<<12) | (((offset_8)&0xf0)<<4) | \
71 ((s)<<6) | ((h)<<5) | ((offset_8)&0xf))
72
73/* ldr and str */
74#define EOP_LDR_IMM( rd,rn,offset_12) EOP_C_AM2_IMM(A_COND_AL,1,0,1,rn,rd,offset_12)
75#define EOP_LDR_NEGIMM(rd,rn,offset_12) EOP_C_AM2_IMM(A_COND_AL,0,0,1,rn,rd,offset_12)
76#define EOP_LDR_SIMPLE(rd,rn) EOP_C_AM2_IMM(A_COND_AL,1,0,1,rn,rd,0)
77#define EOP_STR_IMM( rd,rn,offset_12) EOP_C_AM2_IMM(A_COND_AL,1,0,0,rn,rd,offset_12)
78#define EOP_STR_SIMPLE(rd,rn) EOP_C_AM2_IMM(A_COND_AL,1,0,0,rn,rd,0)
79
5d817c91 80#define EOP_LDRH_IMM( rd,rn,offset_8) EOP_C_AM3_IMM(A_COND_AL,1,1,rn,rd,0,1,offset_8)
81#define EOP_LDRH_SIMPLE(rd,rn) EOP_C_AM3_IMM(A_COND_AL,1,1,rn,rd,0,1,0)
82#define EOP_STRH_IMM( rd,rn,offset_8) EOP_C_AM3_IMM(A_COND_AL,1,0,rn,rd,0,1,offset_8)
83#define EOP_STRH_SIMPLE(rd,rn) EOP_C_AM3_IMM(A_COND_AL,1,0,rn,rd,0,1,0)
5c129565 84
85/* ldm and stm */
86#define EOP_XXM(cond,p,u,s,w,l,rn,list) \
87 EMIT(((cond)<<28) | (1<<27) | ((p)<<24) | ((u)<<23) | ((s)<<22) | ((w)<<21) | ((l)<<20) | ((rn)<<16) | (list))
88
89#define EOP_STMFD_ST(list) EOP_XXM(A_COND_AL,1,0,0,1,0,13,list)
90#define EOP_LDMFD_ST(list) EOP_XXM(A_COND_AL,0,1,0,1,1,13,list)
91
92/* branches */
93#define EOP_C_BX(cond,rm) \
94 EMIT(((cond)<<28) | 0x012fff10 | (rm))
95
96#define EOP_BX(rm) EOP_C_BX(A_COND_AL,rm)
97
e807ac75 98#define EOP_C_B(cond,l,signed_immed_24) \
99 EMIT(((cond)<<28) | 0x0a000000 | ((l)<<24) | (signed_immed_24))
100
101#define EOP_B( signed_immed_24) EOP_C_B(A_COND_AL,0,signed_immed_24)
102#define EOP_BL(signed_immed_24) EOP_C_B(A_COND_AL,1,signed_immed_24)
103
5c129565 104
259ed0ea 105static void emit_mov_const(int d, unsigned int val)
5c129565 106{
107 int need_or = 0;
259ed0ea 108 if (val & 0xff000000) {
5d817c91 109 EOP_MOV_IMM(d, 8/2, (val>>24)&0xff);
5c129565 110 need_or = 1;
111 }
259ed0ea 112 if (val & 0x00ff0000) {
113 EOP_C_DOP_IMM(A_COND_AL,need_or ? A_OP_ORR : A_OP_MOV, 0, need_or ? d : 0, d, 16/2, (val>>16)&0xff);
114 need_or = 1;
115 }
116 if (val & 0x0000ff00) {
117 EOP_C_DOP_IMM(A_COND_AL,need_or ? A_OP_ORR : A_OP_MOV, 0, need_or ? d : 0, d, 24/2, (val>>8)&0xff);
118 need_or = 1;
119 }
120 if ((val &0x000000ff) || !need_or)
121 EOP_C_DOP_IMM(A_COND_AL,need_or ? A_OP_ORR : A_OP_MOV, 0, need_or ? d : 0, d, 0, val&0xff);
122}
123
e807ac75 124/*
259ed0ea 125static void check_offset_12(unsigned int val)
126{
127 if (!(val & ~0xfff)) return;
128 printf("offset_12 overflow %04x\n", val);
129 exit(1);
5c129565 130}
e807ac75 131*/
5c129565 132
e807ac75 133static void check_offset_24(int val)
5c129565 134{
e807ac75 135 if (val >= (int)0xff000000 && val <= 0x00ffffff) return;
136 printf("offset_24 overflow %08x\n", val);
137 exit(1);
5c129565 138}
139
e807ac75 140static void emit_call(void *target)
5c129565 141{
e807ac75 142 int val = (unsigned int *)target - tcache_ptr - 2;
143 check_offset_24(val);
259ed0ea 144
e807ac75 145 EOP_BL(val & 0xffffff); // bl target
146}
5c129565 147
e807ac75 148static void emit_block_prologue(void)
149{
150 // stack regs
151 EOP_STMFD_ST(A_R4M|A_R5M|A_R6M|A_R7M|A_R8M|A_R9M|A_R10M|A_R11M|A_R14M); // stmfd r13!, {r4-r11,lr}
152 emit_call(regfile_load);
5c129565 153}
154
e807ac75 155static void emit_block_epilogue(int icount)
5c129565 156{
e807ac75 157 emit_call(regfile_store);
158 EOP_LDMFD_ST(A_R4M|A_R5M|A_R6M|A_R7M|A_R8M|A_R9M|A_R10M|A_R11M|A_R14M); // ldmfd r13!, {r4-r11,lr}
159 emit_mov_const(0, icount);
160 EOP_BX(14); // bx r14
161}
259ed0ea 162
e807ac75 163static void emit_pc_dump(int pc)
164{
259ed0ea 165 emit_mov_const(3, pc<<16);
e807ac75 166 EOP_STR_IMM(3,7,0x400+6*4); // str r3, [r7, #(0x400+6*8)]
5c129565 167}
168
e807ac75 169static void emit_interpreter_call(void *target)
5c129565 170{
e807ac75 171 emit_call(regfile_store);
172 emit_call(target);
173 emit_call(regfile_load);
5c129565 174}
175
259ed0ea 176static void handle_caches()
177{
178#ifdef ARM
179 extern void flush_inval_caches(const void *start_addr, const void *end_addr);
180 flush_inval_caches(tcache, tcache_ptr);
259ed0ea 181#endif
182}
183
5c129565 184