PSP sustend/resume and stuff
[picodrive.git] / Pico / Memory.c
CommitLineData
cc68a136 1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
4// (c) Copyright 2006 notaz, All rights reserved.\r
5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
b5e5172d 10//#define __debug_io\r
cc68a136 11\r
12#include "PicoInt.h"\r
13\r
cc68a136 14#include "sound/ym2612.h"\r
15#include "sound/sn76496.h"\r
16\r
eff55556 17#ifndef UTYPES_DEFINED\r
cc68a136 18typedef unsigned char u8;\r
19typedef unsigned short u16;\r
20typedef unsigned int u32;\r
eff55556 21#define UTYPES_DEFINED\r
22#endif\r
cc68a136 23\r
24extern unsigned int lastSSRamWrite; // used by serial SRAM code\r
25\r
26#ifdef _ASM_MEMORY_C\r
0af33fe0 27u32 PicoRead8(u32 a);\r
28u32 PicoRead16(u32 a);\r
e5503e2f 29void PicoWrite8(u32 a,u8 d);\r
cc68a136 30void PicoWriteRomHW_SSF2(u32 a,u32 d);\r
cc68a136 31#endif\r
32\r
33\r
03e4f2a3 34#ifdef EMU_CORE_DEBUG\r
cc68a136 35u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
36int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
37extern unsigned int ppop;\r
38#endif\r
39\r
4f65685b 40#ifdef IO_STATS\r
41void log_io(unsigned int addr, int bits, int rw);\r
42#else\r
43#define log_io(...)\r
44#endif\r
45\r
70357ce5 46#if defined(EMU_C68K)\r
cc68a136 47static __inline int PicoMemBase(u32 pc)\r
48{\r
49 int membase=0;\r
50\r
51 if (pc<Pico.romsize+4)\r
52 {\r
53 membase=(int)Pico.rom; // Program Counter in Rom\r
54 }\r
55 else if ((pc&0xe00000)==0xe00000)\r
56 {\r
57 membase=(int)Pico.ram-(pc&0xff0000); // Program Counter in Ram\r
58 }\r
59 else\r
60 {\r
61 // Error - Program Counter is invalid\r
62 membase=(int)Pico.rom;\r
63 }\r
64\r
65 return membase;\r
66}\r
67#endif\r
68\r
69\r
8ab3e3c1 70static u32 PicoCheckPc(u32 pc)\r
cc68a136 71{\r
72 u32 ret=0;\r
73#if defined(EMU_C68K)\r
3aa1e148 74 pc-=PicoCpuCM68k.membase; // Get real pc\r
0af33fe0 75// pc&=0xfffffe;\r
76 pc&=~1;\r
77 if ((pc<<8) == 0)\r
69996cb7 78 {\r
79 printf("%i:%03i: game crash detected @ %06x\n", Pico.m.frame_count, Pico.m.scanline, SekPc);\r
721cd396 80 return (int)Pico.rom + Pico.romsize; // common crash condition, can happen if acc timing is off\r
69996cb7 81 }\r
cc68a136 82\r
3aa1e148 83 PicoCpuCM68k.membase=PicoMemBase(pc&0x00ffffff);\r
84 PicoCpuCM68k.membase-=pc&0xff000000;\r
cc68a136 85\r
3aa1e148 86 ret = PicoCpuCM68k.membase+pc;\r
cc68a136 87#endif\r
88 return ret;\r
89}\r
90\r
91\r
eff55556 92PICO_INTERNAL int PicoInitPc(u32 pc)\r
cc68a136 93{\r
94 PicoCheckPc(pc);\r
95 return 0;\r
96}\r
97\r
98#ifndef _ASM_MEMORY_C\r
eff55556 99PICO_INTERNAL_ASM void PicoMemReset(void)\r
cc68a136 100{\r
101}\r
102#endif\r
103\r
104// -----------------------------------------------------------------\r
105\r
e5503e2f 106int PadRead(int i)\r
107{\r
108 int pad,value,data_reg;\r
109 pad=~PicoPad[i]; // Get inverse of pad MXYZ SACB RLDU\r
110 data_reg=Pico.ioports[i+1];\r
111\r
112 // orr the bits, which are set as output\r
113 value = data_reg&(Pico.ioports[i+4]|0x80);\r
114\r
115 if(PicoOpt & 0x20) { // 6 button gamepad enabled\r
116 int phase = Pico.m.padTHPhase[i];\r
117\r
118 if(phase == 2 && !(data_reg&0x40)) { // TH\r
119 value|=(pad&0xc0)>>2; // ?0SA 0000\r
120 return value;\r
121 } else if(phase == 3) {\r
122 if(data_reg&0x40)\r
123 value|=(pad&0x30)|((pad>>8)&0xf); // ?1CB MXYZ\r
124 else\r
125 value|=((pad&0xc0)>>2)|0x0f; // ?0SA 1111\r
126 return value;\r
127 }\r
128 }\r
129\r
130 if(data_reg&0x40) // TH\r
131 value|=(pad&0x3f); // ?1CB RLDU\r
132 else value|=((pad&0xc0)>>2)|(pad&3); // ?0SA 00DU\r
133\r
134 return value; // will mirror later\r
135}\r
136\r
137\r
cc68a136 138#ifndef _ASM_MEMORY_C\r
7969166e 139static\r
140#endif\r
141u32 SRAMRead(u32 a)\r
cc68a136 142{\r
7969166e 143 unsigned int sreg = Pico.m.sram_reg;\r
9dc09829 144 if (!(sreg & 0x10) && (sreg & 1) && a > 0x200001) { // not yet detected SRAM\r
1dceadae 145 elprintf(EL_SRAMIO, "normal sram detected.");\r
7969166e 146 Pico.m.sram_reg|=0x10; // should be normal SRAM\r
147 }\r
9dc09829 148 if (sreg & 4) // EEPROM read\r
7969166e 149 return SRAMReadEEPROM();\r
150 else // if(sreg & 1) // (sreg&5) is one of prerequisites\r
151 return *(u8 *)(SRam.data-SRam.start+a);\r
cc68a136 152}\r
cc68a136 153\r
9dc09829 154#ifndef _ASM_MEMORY_C\r
155static\r
156#endif\r
157u32 SRAMRead16(u32 a)\r
158{\r
159 u32 d;\r
160 if (Pico.m.sram_reg & 4) {\r
161 d = SRAMReadEEPROM();\r
162 d |= d << 8;\r
163 } else {\r
164 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
165 d =*pm++ << 8;\r
166 d|=*pm++;\r
167 }\r
168 return d;\r
169}\r
170\r
7969166e 171static void SRAMWrite(u32 a, u32 d)\r
172{\r
7969166e 173 unsigned int sreg = Pico.m.sram_reg;\r
174 if(!(sreg & 0x10)) {\r
175 // not detected SRAM\r
176 if((a&~1)==0x200000) {\r
1dceadae 177 elprintf(EL_SRAMIO, "eeprom detected.");\r
178 sreg|=4; // this should be a game with EEPROM (like NBA Jam)\r
7969166e 179 SRam.start=0x200000; SRam.end=SRam.start+1;\r
1dceadae 180 } else\r
181 elprintf(EL_SRAMIO, "normal sram detected.");\r
182 sreg|=0x10;\r
183 Pico.m.sram_reg=sreg;\r
7969166e 184 }\r
185 if(sreg & 4) { // EEPROM write\r
1dceadae 186 // this diff must be at most 16 for NBA Jam to work\r
187 if(SekCyclesDoneT()-lastSSRamWrite < 16) {\r
7969166e 188 // just update pending state\r
1dceadae 189 elprintf(EL_EEPROM, "eeprom: skip because cycles=%i", SekCyclesDoneT()-lastSSRamWrite);\r
7969166e 190 SRAMUpdPending(a, d);\r
191 } else {\r
1dceadae 192 int old=sreg;\r
7969166e 193 SRAMWriteEEPROM(sreg>>6); // execute pending\r
194 SRAMUpdPending(a, d);\r
1dceadae 195 if ((old^Pico.m.sram_reg)&0xc0) // update time only if SDA/SCL changed\r
196 lastSSRamWrite = SekCyclesDoneT();\r
7969166e 197 }\r
198 } else if(!(sreg & 2)) {\r
199 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
200 if(*pm != (u8)d) {\r
201 SRam.changed = 1;\r
202 *pm=(u8)d;\r
203 }\r
204 }\r
205}\r
cc68a136 206\r
207// for nonstandard reads\r
208#ifndef _ASM_MEMORY_C\r
209static\r
210#endif\r
fa1e5e29 211u32 OtherRead16End(u32 a, int realsize)\r
cc68a136 212{\r
213 u32 d=0;\r
214\r
cc68a136 215 // for games with simple protection devices, discovered by Haze\r
216 // some dumb detection is used, but that should be enough to make things work\r
217 if ((a>>22) == 1 && Pico.romsize >= 512*1024) {\r
218 if (*(int *)(Pico.rom+0x123e4) == 0x00550c39 && *(int *)(Pico.rom+0x123e8) == 0x00000040) { // Super Bubble Bobble (Unl) [!]\r
4f672280 219 if (a == 0x400000) { d=0x55<<8; goto end; }\r
220 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
221 }\r
222 else if (*(int *)(Pico.rom+0x008c4) == 0x66240055 && *(int *)(Pico.rom+0x008c8) == 0x00404df9) { // Smart Mouse (Unl)\r
223 if (a == 0x400000) { d=0x55<<8; goto end; }\r
224 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
225 else if (a == 0x400004) { d=0xaa<<8; goto end; }\r
226 else if (a == 0x400006) { d=0xf0<<8; goto end; }\r
227 }\r
228 else if (*(int *)(Pico.rom+0x00404) == 0x00a90600 && *(int *)(Pico.rom+0x00408) == 0x6708b013) { // King of Fighters '98, The (Unl) [!]\r
229 if (a == 0x480000 || a == 0x4800e0 || a == 0x4824a0 || a == 0x488880) { d=0xaa<<8; goto end; }\r
230 else if (a == 0x4a8820) { d=0x0a<<8; goto end; }\r
231 // there is also a read @ 0x4F8820 which needs 0, but that is returned in default case\r
232 }\r
233 else if (*(int *)(Pico.rom+0x01b24) == 0x004013f9 && *(int *)(Pico.rom+0x01b28) == 0x00ff0000) { // Mahjong Lover (Unl) [!]\r
234 if (a == 0x400000) { d=0x90<<8; goto end; }\r
235 else if (a == 0x401000) { d=0xd3<<8; goto end; } // this one doesn't seem to be needed, the code does 2 comparisons and only then\r
236 // checks the result, which is of the above one. Left it just in case.\r
237 }\r
238 else if (*(int *)(Pico.rom+0x05254) == 0x0c3962d0 && *(int *)(Pico.rom+0x05258) == 0x00400055) { // Elf Wor (Unl)\r
239 if (a == 0x400000) { d=0x55<<8; goto end; }\r
240 else if (a == 0x400004) { d=0xc9<<8; goto end; } // this check is done if the above one fails\r
241 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
242 else if (a == 0x400006) { d=0x18<<8; goto end; } // similar to above\r
243 }\r
cc68a136 244 // our default behaviour is to return whatever was last written a 0x400000-0x7fffff range (used by Squirrel King (R) [!])\r
4f672280 245 // Lion King II, The (Unl) [!] writes @ 400000 and wants to get that val @ 400002 and wites another val\r
246 // @ 400004 which is expected @ 400006, so we really remember 2 values here\r
cc68a136 247 d = Pico.m.prot_bytes[(a>>2)&1]<<8;\r
248 }\r
249 else if (a == 0xa13000 && Pico.romsize >= 1024*1024) {\r
250 if (*(int *)(Pico.rom+0xc8af0) == 0x30133013 && *(int *)(Pico.rom+0xc8af4) == 0x000f0240) { // Rockman X3 (Unl) [!]\r
4f672280 251 d=0x0c; goto end;\r
252 }\r
cc68a136 253 else if (*(int *)(Pico.rom+0x28888) == 0x07fc0000 && *(int *)(Pico.rom+0x2888c) == 0x4eb94e75) { // Bug's Life, A (Unl) [!]\r
4f672280 254 d=0x28; goto end; // does the check from RAM\r
255 }\r
cc68a136 256 else if (*(int *)(Pico.rom+0xc8778) == 0x30133013 && *(int *)(Pico.rom+0xc877c) == 0x000f0240) { // Super Mario Bros. (Unl) [!]\r
4f672280 257 d=0x0c; goto end; // seems to be the same code as in Rockman X3 (Unl) [!]\r
258 }\r
cc68a136 259 else if (*(int *)(Pico.rom+0xf20ec) == 0x30143013 && *(int *)(Pico.rom+0xf20f0) == 0x000f0200) { // Super Mario 2 1998 (Unl) [!]\r
4f672280 260 d=0x0a; goto end;\r
261 }\r
cc68a136 262 }\r
263 else if (a == 0xa13002) { // Pocket Monsters (Unl)\r
264 d=0x01; goto end;\r
265 }\r
266 else if (a == 0xa1303E) { // Pocket Monsters (Unl)\r
267 d=0x1f; goto end;\r
268 }\r
269 else if (a == 0x30fe02) {\r
270 // Virtua Racing - just for fun\r
4f672280 271 // this seems to be some flag that SVP is ready or something similar\r
cc68a136 272 d=1; goto end;\r
273 }\r
274\r
275end:\r
1dceadae 276 elprintf(EL_UIO, "strange r%i: [%06x] %04x @%06x", realsize, a&0xffffff, d, SekPc);\r
cc68a136 277 return d;\r
278}\r
279\r
cc68a136 280\r
281//extern UINT32 mz80GetRegisterValue(void *, UINT32);\r
282\r
fa1e5e29 283static void OtherWrite8End(u32 a,u32 d,int realsize)\r
cc68a136 284{\r
cc68a136 285 // sram\r
cc68a136 286 if(a >= SRam.start && a <= SRam.end) {\r
1dceadae 287 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d, SekPc);\r
7969166e 288 SRAMWrite(a, d);\r
cc68a136 289 return;\r
290 }\r
291\r
292#ifdef _ASM_MEMORY_C\r
293 // special ROM hardware (currently only banking and sram reg supported)\r
294 if((a&0xfffff1) == 0xA130F1) {\r
295 PicoWriteRomHW_SSF2(a, d); // SSF2 or SRAM\r
296 return;\r
297 }\r
298#else\r
299 // sram access register\r
300 if(a == 0xA130F1) {\r
1dceadae 301 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
721cd396 302 Pico.m.sram_reg &= ~3;\r
303 Pico.m.sram_reg |= (u8)(d&3);\r
cc68a136 304 return;\r
305 }\r
306#endif\r
1dceadae 307 elprintf(EL_UIO, "strange w%i: %06x, %08x @%06x", realsize, a&0xffffff, d, SekPc);\r
cc68a136 308\r
309 if(a >= 0xA13004 && a < 0xA13040) {\r
310 // dumb 12-in-1 or 4-in-1 banking support\r
4f672280 311 int len;\r
312 a &= 0x3f; a <<= 16;\r
313 len = Pico.romsize - a;\r
314 if (len <= 0) return; // invalid/missing bank\r
315 if (len > 0x200000) len = 0x200000; // 2 megs\r
316 memcpy(Pico.rom, Pico.rom+a, len); // code which does this is in RAM so this is safe.\r
cc68a136 317 return;\r
318 }\r
319\r
320 // for games with simple protection devices, discovered by Haze\r
321 else if ((a>>22) == 1)\r
322 Pico.m.prot_bytes[(a>>2)&1] = (u8)d;\r
323}\r
324\r
cc68a136 325\r
fa1e5e29 326#include "MemoryCmn.c"\r
327\r
cc68a136 328\r
329// -----------------------------------------------------------------\r
330// Read Rom and read Ram\r
331\r
332#ifndef _ASM_MEMORY_C\r
8ab3e3c1 333PICO_INTERNAL_ASM u32 PicoRead8(u32 a)\r
cc68a136 334{\r
335 u32 d=0;\r
336\r
337 if ((a&0xe00000)==0xe00000) { d = *(u8 *)(Pico.ram+((a^1)&0xffff)); goto end; } // Ram\r
338\r
339 a&=0xffffff;\r
340\r
03e4f2a3 341#ifndef EMU_CORE_DEBUG\r
cc68a136 342 // sram\r
b5e5172d 343 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
7969166e 344 d = SRAMRead(a);\r
1dceadae 345 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
7969166e 346 goto end;\r
cc68a136 347 }\r
348#endif\r
349\r
350 if (a<Pico.romsize) { d = *(u8 *)(Pico.rom+(a^1)); goto end; } // Rom\r
4f65685b 351 log_io(a, 8, 0);\r
cc68a136 352 if ((a&0xff4000)==0xa00000) { d=z80Read8(a); goto end; } // Z80 Ram\r
353\r
b542be46 354 if ((a&0xe700e0)==0xc00000) // VDP\r
355 d=PicoVideoRead(a);\r
356 else d=OtherRead16(a&~1, 8);\r
357 if ((a&1)==0) d>>=8;\r
358\r
81fda4e8 359end:\r
cc68a136 360#ifdef __debug_io\r
361 dprintf("r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPc);\r
362#endif\r
03e4f2a3 363#ifdef EMU_CORE_DEBUG\r
b5e5172d 364 if (a>=Pico.romsize) {\r
cc68a136 365 lastread_a = a;\r
366 lastread_d[lrp_cyc++&15] = (u8)d;\r
367 }\r
368#endif\r
0af33fe0 369 return d;\r
cc68a136 370}\r
371\r
8ab3e3c1 372PICO_INTERNAL_ASM u32 PicoRead16(u32 a)\r
cc68a136 373{\r
0af33fe0 374 u32 d=0;\r
cc68a136 375\r
376 if ((a&0xe00000)==0xe00000) { d=*(u16 *)(Pico.ram+(a&0xfffe)); goto end; } // Ram\r
377\r
378 a&=0xfffffe;\r
379\r
03e4f2a3 380#ifndef EMU_CORE_DEBUG\r
cc68a136 381 // sram\r
b5e5172d 382 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
9dc09829 383 d = SRAMRead16(a);\r
1dceadae 384 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
cc68a136 385 goto end;\r
386 }\r
387#endif\r
388\r
389 if (a<Pico.romsize) { d = *(u16 *)(Pico.rom+a); goto end; } // Rom\r
4f65685b 390 log_io(a, 16, 0);\r
cc68a136 391\r
b542be46 392 if ((a&0xe700e0)==0xc00000)\r
393 d = PicoVideoRead(a);\r
394 else d = OtherRead16(a, 16);\r
cc68a136 395\r
1dceadae 396end:\r
cc68a136 397#ifdef __debug_io\r
398 dprintf("r16: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
399#endif\r
03e4f2a3 400#ifdef EMU_CORE_DEBUG\r
b5e5172d 401 if (a>=Pico.romsize) {\r
cc68a136 402 lastread_a = a;\r
403 lastread_d[lrp_cyc++&15] = d;\r
404 }\r
405#endif\r
406 return d;\r
407}\r
408\r
8ab3e3c1 409PICO_INTERNAL_ASM u32 PicoRead32(u32 a)\r
cc68a136 410{\r
411 u32 d=0;\r
412\r
413 if ((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); d = (pm[0]<<16)|pm[1]; goto end; } // Ram\r
414\r
415 a&=0xfffffe;\r
416\r
417 // sram\r
7969166e 418 if(a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
9dc09829 419 d = (SRAMRead16(a)<<16)|SRAMRead16(a+2);\r
1dceadae 420 elprintf(EL_SRAMIO, "sram r32 [%06x] %08x @ %06x", a, d, SekPc);\r
cc68a136 421 goto end;\r
422 }\r
423\r
424 if (a<Pico.romsize) { u16 *pm=(u16 *)(Pico.rom+a); d = (pm[0]<<16)|pm[1]; goto end; } // Rom\r
4f65685b 425 log_io(a, 32, 0);\r
cc68a136 426\r
b542be46 427 if ((a&0xe700e0)==0xc00000)\r
428 d = (PicoVideoRead(a)<<16)|PicoVideoRead(a+2);\r
429 else d = (OtherRead16(a, 32)<<16)|OtherRead16(a+2, 32);\r
cc68a136 430\r
1dceadae 431end:\r
cc68a136 432#ifdef __debug_io\r
433 dprintf("r32: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
434#endif\r
03e4f2a3 435#ifdef EMU_CORE_DEBUG\r
b5e5172d 436 if (a>=Pico.romsize) {\r
cc68a136 437 lastread_a = a;\r
438 lastread_d[lrp_cyc++&15] = d;\r
439 }\r
440#endif\r
441 return d;\r
442}\r
443#endif\r
444\r
445// -----------------------------------------------------------------\r
446// Write Ram\r
447\r
3ec29f01 448#if !defined(_ASM_MEMORY_C) || defined(_ASM_MEMORY_C_AMIPS)\r
8ab3e3c1 449PICO_INTERNAL_ASM void PicoWrite8(u32 a,u8 d)\r
cc68a136 450{\r
451#ifdef __debug_io\r
452 dprintf("w8 : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
453#endif\r
03e4f2a3 454#ifdef EMU_CORE_DEBUG\r
cc68a136 455 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
456#endif\r
cc68a136 457\r
d9153729 458 if ((a&0xe00000)==0xe00000) { *(u8 *)(Pico.ram+((a^1)&0xffff))=d; return; } // Ram\r
4f65685b 459 log_io(a, 8, 1);\r
cc68a136 460\r
461 a&=0xffffff;\r
fb9bec94 462 OtherWrite8(a,d);\r
cc68a136 463}\r
e5503e2f 464#endif\r
cc68a136 465\r
8ab3e3c1 466void PicoWrite16(u32 a,u16 d)\r
cc68a136 467{\r
468#ifdef __debug_io\r
469 dprintf("w16: %06x, %04x", a&0xffffff, d);\r
470#endif\r
03e4f2a3 471#ifdef EMU_CORE_DEBUG\r
cc68a136 472 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
473#endif\r
cc68a136 474\r
475 if ((a&0xe00000)==0xe00000) { *(u16 *)(Pico.ram+(a&0xfffe))=d; return; } // Ram\r
4f65685b 476 log_io(a, 16, 1);\r
cc68a136 477\r
478 a&=0xfffffe;\r
b542be46 479 if ((a&0xe700e0)==0xc00000) { PicoVideoWrite(a,(u16)d); return; } // VDP\r
cc68a136 480 OtherWrite16(a,d);\r
481}\r
482\r
8ab3e3c1 483static void PicoWrite32(u32 a,u32 d)\r
cc68a136 484{\r
485#ifdef __debug_io\r
486 dprintf("w32: %06x, %08x", a&0xffffff, d);\r
487#endif\r
03e4f2a3 488#ifdef EMU_CORE_DEBUG\r
cc68a136 489 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
490#endif\r
491\r
492 if ((a&0xe00000)==0xe00000)\r
493 {\r
494 // Ram:\r
495 u16 *pm=(u16 *)(Pico.ram+(a&0xfffe));\r
496 pm[0]=(u16)(d>>16); pm[1]=(u16)d;\r
497 return;\r
498 }\r
4f65685b 499 log_io(a, 32, 1);\r
cc68a136 500\r
501 a&=0xfffffe;\r
b542be46 502 if ((a&0xe700e0)==0xc00000)\r
503 {\r
504 // VDP:\r
505 PicoVideoWrite(a, (u16)(d>>16));\r
506 PicoVideoWrite(a+2,(u16)d);\r
507 return;\r
508 }\r
509\r
cc68a136 510 OtherWrite16(a, (u16)(d>>16));\r
511 OtherWrite16(a+2,(u16)d);\r
512}\r
513\r
514\r
515// -----------------------------------------------------------------\r
eff55556 516PICO_INTERNAL void PicoMemSetup(void)\r
cc68a136 517{\r
cc68a136 518 // Setup memory callbacks:\r
70357ce5 519#ifdef EMU_C68K\r
3aa1e148 520 PicoCpuCM68k.checkpc=PicoCheckPc;\r
521 PicoCpuCM68k.fetch8 =PicoCpuCM68k.read8 =PicoRead8;\r
522 PicoCpuCM68k.fetch16=PicoCpuCM68k.read16=PicoRead16;\r
523 PicoCpuCM68k.fetch32=PicoCpuCM68k.read32=PicoRead32;\r
524 PicoCpuCM68k.write8 =PicoWrite8;\r
525 PicoCpuCM68k.write16=PicoWrite16;\r
526 PicoCpuCM68k.write32=PicoWrite32;\r
cc68a136 527#endif\r
70357ce5 528#ifdef EMU_F68K\r
3aa1e148 529 PicoCpuFM68k.read_byte =PicoRead8;\r
530 PicoCpuFM68k.read_word =PicoRead16;\r
531 PicoCpuFM68k.read_long =PicoRead32;\r
532 PicoCpuFM68k.write_byte=PicoWrite8;\r
533 PicoCpuFM68k.write_word=PicoWrite16;\r
534 PicoCpuFM68k.write_long=PicoWrite32;\r
535\r
536 // setup FAME fetchmap\r
537 {\r
538 int i;\r
539 // by default, point everything to fitst 64k of ROM\r
540 for (i = 0; i < M68K_FETCHBANK1; i++)\r
541 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
542 // now real ROM\r
543 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
544 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom;\r
545 // .. and RAM\r
546 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
547 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
548 }\r
70357ce5 549#endif\r
cc68a136 550}\r
551\r
cc68a136 552\r
553#ifdef EMU_M68K\r
554unsigned int m68k_read_pcrelative_CD8 (unsigned int a);\r
555unsigned int m68k_read_pcrelative_CD16(unsigned int a);\r
556unsigned int m68k_read_pcrelative_CD32(unsigned int a);\r
557\r
558// these are allowed to access RAM\r
b5e5172d 559static unsigned int m68k_read_8 (unsigned int a, int do_fake)\r
560{\r
cc68a136 561 a&=0xffffff;\r
b5e5172d 562 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u8 *)(Pico.rom+(a^1)); // Rom\r
03e4f2a3 563#ifdef EMU_CORE_DEBUG\r
2d0b15bb 564 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 565#endif\r
b5e5172d 566 if(PicoMCD&1) return m68k_read_pcrelative_CD8(a);\r
cc68a136 567 if((a&0xe00000)==0xe00000) return *(u8 *)(Pico.ram+((a^1)&0xffff)); // Ram\r
2d0b15bb 568 return 0;\r
cc68a136 569}\r
b5e5172d 570static unsigned int m68k_read_16(unsigned int a, int do_fake)\r
571{\r
cc68a136 572 a&=0xffffff;\r
b5e5172d 573 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u16 *)(Pico.rom+(a&~1)); // Rom\r
03e4f2a3 574#ifdef EMU_CORE_DEBUG\r
2d0b15bb 575 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 576#endif\r
b5e5172d 577 if(PicoMCD&1) return m68k_read_pcrelative_CD16(a);\r
cc68a136 578 if((a&0xe00000)==0xe00000) return *(u16 *)(Pico.ram+(a&0xfffe)); // Ram\r
2d0b15bb 579 return 0;\r
cc68a136 580}\r
b5e5172d 581static unsigned int m68k_read_32(unsigned int a, int do_fake)\r
582{\r
cc68a136 583 a&=0xffffff;\r
b5e5172d 584 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) { u16 *pm=(u16 *)(Pico.rom+(a&~1)); return (pm[0]<<16)|pm[1]; }\r
03e4f2a3 585#ifdef EMU_CORE_DEBUG\r
2d0b15bb 586 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 587#endif\r
b5e5172d 588 if(PicoMCD&1) return m68k_read_pcrelative_CD32(a);\r
cc68a136 589 if((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); return (pm[0]<<16)|pm[1]; } // Ram\r
2d0b15bb 590 return 0;\r
cc68a136 591}\r
592\r
2d0b15bb 593unsigned int m68k_read_pcrelative_8 (unsigned int a) { return m68k_read_8 (a, 1); }\r
594unsigned int m68k_read_pcrelative_16(unsigned int a) { return m68k_read_16(a, 1); }\r
595unsigned int m68k_read_pcrelative_32(unsigned int a) { return m68k_read_32(a, 1); }\r
596unsigned int m68k_read_immediate_16(unsigned int a) { return m68k_read_16(a, 0); }\r
597unsigned int m68k_read_immediate_32(unsigned int a) { return m68k_read_32(a, 0); }\r
598unsigned int m68k_read_disassembler_8 (unsigned int a) { return m68k_read_8 (a, 0); }\r
599unsigned int m68k_read_disassembler_16(unsigned int a) { return m68k_read_16(a, 0); }\r
600unsigned int m68k_read_disassembler_32(unsigned int a) { return m68k_read_32(a, 0); }\r
cc68a136 601\r
03e4f2a3 602#ifdef EMU_CORE_DEBUG\r
cc68a136 603// ROM only\r
2d0b15bb 604unsigned int m68k_read_memory_8(unsigned int a)\r
605{\r
606 u8 d;\r
b5e5172d 607 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
608 d = *(u8 *) (Pico.rom+(a^1));\r
2d0b15bb 609 else d = (u8) lastread_d[lrp_mus++&15];\r
610#ifdef __debug_io\r
611 dprintf("r8_mu : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
612#endif\r
613 return d;\r
614}\r
615unsigned int m68k_read_memory_16(unsigned int a)\r
616{\r
617 u16 d;\r
b5e5172d 618 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
619 d = *(u16 *)(Pico.rom+(a&~1));\r
2d0b15bb 620 else d = (u16) lastread_d[lrp_mus++&15];\r
621#ifdef __debug_io\r
622 dprintf("r16_mu: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
623#endif\r
624 return d;\r
625}\r
626unsigned int m68k_read_memory_32(unsigned int a)\r
627{\r
628 u32 d;\r
b5e5172d 629 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
630 { u16 *pm=(u16 *)(Pico.rom+(a&~1));d=(pm[0]<<16)|pm[1]; }\r
631 else if (a <= 0x78) d = m68k_read_32(a, 0);\r
2d0b15bb 632 else d = lastread_d[lrp_mus++&15];\r
633#ifdef __debug_io\r
634 dprintf("r32_mu: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
635#endif\r
636 return d;\r
637}\r
cc68a136 638\r
639// ignore writes, Cyclone already done that\r
640void m68k_write_memory_8(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
641void m68k_write_memory_16(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
642void m68k_write_memory_32(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
643#else\r
644unsigned char PicoReadCD8w (unsigned int a);\r
645unsigned short PicoReadCD16w(unsigned int a);\r
646unsigned int PicoReadCD32w(unsigned int a);\r
647void PicoWriteCD8w (unsigned int a, unsigned char d);\r
648void PicoWriteCD16w(unsigned int a, unsigned short d);\r
649void PicoWriteCD32w(unsigned int a, unsigned int d);\r
650\r
1dceadae 651/* it appears that Musashi doesn't always mask the unused bits */\r
cc68a136 652unsigned int m68k_read_memory_8(unsigned int address)\r
653{\r
1dceadae 654 unsigned int d = (PicoMCD&1) ? PicoReadCD8w(address) : PicoRead8(address);\r
655 return d&0xff;\r
cc68a136 656}\r
657\r
658unsigned int m68k_read_memory_16(unsigned int address)\r
659{\r
1dceadae 660 unsigned int d = (PicoMCD&1) ? PicoReadCD16w(address) : PicoRead16(address);\r
661 return d&0xffff;\r
cc68a136 662}\r
663\r
664unsigned int m68k_read_memory_32(unsigned int address)\r
665{\r
4f672280 666 return (PicoMCD&1) ? PicoReadCD32w(address) : PicoRead32(address);\r
cc68a136 667}\r
668\r
669void m68k_write_memory_8(unsigned int address, unsigned int value)\r
670{\r
4f672280 671 if (PicoMCD&1) PicoWriteCD8w(address, (u8)value); else PicoWrite8(address, (u8)value);\r
cc68a136 672}\r
673\r
674void m68k_write_memory_16(unsigned int address, unsigned int value)\r
675{\r
4f672280 676 if (PicoMCD&1) PicoWriteCD16w(address,(u16)value); else PicoWrite16(address,(u16)value);\r
cc68a136 677}\r
678\r
679void m68k_write_memory_32(unsigned int address, unsigned int value)\r
680{\r
4f672280 681 if (PicoMCD&1) PicoWriteCD32w(address, value); else PicoWrite32(address, value);\r
cc68a136 682}\r
683#endif\r
684#endif // EMU_M68K\r
685\r
686\r
687// -----------------------------------------------------------------\r
688// z80 memhandlers\r
689\r
eff55556 690PICO_INTERNAL unsigned char z80_read(unsigned short a)\r
cc68a136 691{\r
692 u8 ret = 0;\r
693\r
694 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
695 {\r
03e4f2a3 696 if (PicoOpt&1) ret = (u8) YM2612Read();\r
697 return ret;\r
cc68a136 698 }\r
699\r
700 if (a>=0x8000)\r
701 {\r
81fda4e8 702 extern u32 PicoReadM68k8(u32 a);\r
cc68a136 703 u32 addr68k;\r
704 addr68k=Pico.m.z80_bank68k<<15;\r
705 addr68k+=a&0x7fff;\r
706\r
81fda4e8 707 if (PicoMCD & 1)\r
708 ret = PicoReadM68k8(addr68k);\r
709 else ret = PicoRead8(addr68k);\r
69996cb7 710 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
03e4f2a3 711 return ret;\r
cc68a136 712 }\r
713\r
b542be46 714 // should not be needed, cores should be able to access RAM themselves\r
03e4f2a3 715 if (a<0x4000) return Pico.zram[a&0x1fff];\r
cc68a136 716\r
69996cb7 717 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, ret);\r
cc68a136 718 return ret;\r
719}\r
720\r
a4221917 721#ifndef _USE_CZ80\r
eff55556 722PICO_INTERNAL_ASM void z80_write(unsigned char data, unsigned short a)\r
a4221917 723#else\r
724PICO_INTERNAL_ASM void z80_write(unsigned int a, unsigned char data)\r
725#endif\r
cc68a136 726{\r
cc68a136 727 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
728 {\r
fa283c9a 729 if(PicoOpt&1) emustatus|=YM2612Write(a, data) & 1;\r
cc68a136 730 return;\r
731 }\r
732\r
733 if ((a&0xfff9)==0x7f11) // 7f11 7f13 7f15 7f17\r
734 {\r
735 if(PicoOpt&2) SN76496Write(data);\r
736 return;\r
737 }\r
738\r
739 if ((a>>8)==0x60)\r
740 {\r
741 Pico.m.z80_bank68k>>=1;\r
742 Pico.m.z80_bank68k|=(data&1)<<8;\r
743 Pico.m.z80_bank68k&=0x1ff; // 9 bits and filled in the new top one\r
744 return;\r
745 }\r
746\r
747 if (a>=0x8000)\r
748 {\r
81fda4e8 749 extern void PicoWriteM68k8(u32 a,u8 d);\r
cc68a136 750 u32 addr68k;\r
751 addr68k=Pico.m.z80_bank68k<<15;\r
752 addr68k+=a&0x7fff;\r
69996cb7 753 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
81fda4e8 754 if (PicoMCD & 1)\r
755 PicoWriteM68k8(addr68k, data);\r
756 else PicoWrite8(addr68k, data);\r
cc68a136 757 return;\r
758 }\r
759\r
b542be46 760 // should not be needed\r
cc68a136 761 if (a<0x4000) { Pico.zram[a&0x1fff]=data; return; }\r
69996cb7 762\r
763 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
cc68a136 764}\r
765\r
a4221917 766#ifndef _USE_CZ80\r
767PICO_INTERNAL unsigned short z80_read16(unsigned short a)\r
768{\r
a4221917 769 return (u16) ( (u16)z80_read(a) | ((u16)z80_read((u16)(a+1))<<8) );\r
770}\r
771\r
eff55556 772PICO_INTERNAL void z80_write16(unsigned short data, unsigned short a)\r
cc68a136 773{\r
cc68a136 774 z80_write((unsigned char) data,a);\r
775 z80_write((unsigned char)(data>>8),(u16)(a+1));\r
776}\r
a4221917 777#endif\r
cc68a136 778\r