Don't include dead code when linking program (saves 48kB)
[picodrive.git] / pico / pico_int.h
... / ...
CommitLineData
1/*\r
2 * PicoDrive - Internal Header File\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
9\r
10#ifndef PICO_INTERNAL_INCLUDED\r
11#define PICO_INTERNAL_INCLUDED\r
12\r
13#include <stdio.h>\r
14#include <stdlib.h>\r
15#include <string.h>\r
16#include "pico.h"\r
17#include "carthw/carthw.h"\r
18\r
19//\r
20#define USE_POLL_DETECT\r
21\r
22#ifndef PICO_INTERNAL\r
23#define PICO_INTERNAL\r
24#endif\r
25#ifndef PICO_INTERNAL_ASM\r
26#define PICO_INTERNAL_ASM\r
27#endif\r
28\r
29// to select core, define EMU_C68K, EMU_M68K or EMU_F68K in your makefile or project\r
30\r
31#ifdef __cplusplus\r
32extern "C" {\r
33#endif\r
34\r
35\r
36// ----------------------- 68000 CPU -----------------------\r
37#ifdef EMU_C68K\r
38#include "../cpu/cyclone/Cyclone.h"\r
39extern struct Cyclone PicoCpuCM68k, PicoCpuCS68k;\r
40#define SekCyclesLeft PicoCpuCM68k.cycles // cycles left for this run\r
41#define SekCyclesLeftS68k PicoCpuCS68k.cycles\r
42#define SekPc (PicoCpuCM68k.pc-PicoCpuCM68k.membase)\r
43#define SekPcS68k (PicoCpuCS68k.pc-PicoCpuCS68k.membase)\r
44#define SekDar(x) (x < 8 ? PicoCpuCM68k.d[x] : PicoCpuCM68k.a[x - 8])\r
45#define SekDarS68k(x) (x < 8 ? PicoCpuCS68k.d[x] : PicoCpuCS68k.a[x - 8])\r
46#define SekSr CycloneGetSr(&PicoCpuCM68k)\r
47#define SekSrS68k CycloneGetSr(&PicoCpuCS68k)\r
48#define SekSetStop(x) { PicoCpuCM68k.state_flags&=~1; if (x) { PicoCpuCM68k.state_flags|=1; PicoCpuCM68k.cycles=0; } }\r
49#define SekSetStopS68k(x) { PicoCpuCS68k.state_flags&=~1; if (x) { PicoCpuCS68k.state_flags|=1; PicoCpuCS68k.cycles=0; } }\r
50#define SekIsStoppedM68k() (PicoCpuCM68k.state_flags&1)\r
51#define SekIsStoppedS68k() (PicoCpuCS68k.state_flags&1)\r
52#define SekShouldInterrupt() (PicoCpuCM68k.irq > (PicoCpuCM68k.srh&7))\r
53\r
54#define SekNotPolling PicoCpuCM68k.not_pol\r
55#define SekNotPollingS68k PicoCpuCS68k.not_pol\r
56\r
57#define SekInterrupt(i) PicoCpuCM68k.irq=i\r
58#define SekIrqLevel PicoCpuCM68k.irq\r
59\r
60#endif\r
61\r
62#ifdef EMU_F68K\r
63#include "../cpu/fame/fame.h"\r
64extern M68K_CONTEXT PicoCpuFM68k, PicoCpuFS68k;\r
65#define SekCyclesLeft PicoCpuFM68k.io_cycle_counter\r
66#define SekCyclesLeftS68k PicoCpuFS68k.io_cycle_counter\r
67#define SekPc fm68k_get_pc(&PicoCpuFM68k)\r
68#define SekPcS68k fm68k_get_pc(&PicoCpuFS68k)\r
69#define SekDar(x) (x < 8 ? PicoCpuFM68k.dreg[x].D : PicoCpuFM68k.areg[x - 8].D)\r
70#define SekDarS68k(x) (x < 8 ? PicoCpuFS68k.dreg[x].D : PicoCpuFS68k.areg[x - 8].D)\r
71#define SekSr PicoCpuFM68k.sr\r
72#define SekSrS68k PicoCpuFS68k.sr\r
73#define SekSetStop(x) { \\r
74 PicoCpuFM68k.execinfo &= ~FM68K_HALTED; \\r
75 if (x) { PicoCpuFM68k.execinfo |= FM68K_HALTED; PicoCpuFM68k.io_cycle_counter = 0; } \\r
76}\r
77#define SekSetStopS68k(x) { \\r
78 PicoCpuFS68k.execinfo &= ~FM68K_HALTED; \\r
79 if (x) { PicoCpuFS68k.execinfo |= FM68K_HALTED; PicoCpuFS68k.io_cycle_counter = 0; } \\r
80}\r
81#define SekIsStoppedM68k() (PicoCpuFM68k.execinfo&FM68K_HALTED)\r
82#define SekIsStoppedS68k() (PicoCpuFS68k.execinfo&FM68K_HALTED)\r
83#define SekShouldInterrupt() fm68k_would_interrupt()\r
84\r
85#define SekNotPolling PicoCpuFM68k.not_polling\r
86#define SekNotPollingS68k PicoCpuFS68k.not_polling\r
87\r
88#define SekInterrupt(irq) PicoCpuFM68k.interrupts[0]=irq\r
89#define SekIrqLevel PicoCpuFM68k.interrupts[0]\r
90\r
91#endif\r
92\r
93#ifdef EMU_M68K\r
94#include "../cpu/musashi/m68kcpu.h"\r
95extern m68ki_cpu_core PicoCpuMM68k, PicoCpuMS68k;\r
96#ifndef SekCyclesLeft\r
97#define SekCyclesLeft PicoCpuMM68k.cyc_remaining_cycles\r
98#define SekCyclesLeftS68k PicoCpuMS68k.cyc_remaining_cycles\r
99#define SekPc m68k_get_reg(&PicoCpuMM68k, M68K_REG_PC)\r
100#define SekPcS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_PC)\r
101#define SekDar(x) PicoCpuMM68k.dar[x]\r
102#define SekDarS68k(x) PicoCpuMS68k.dar[x]\r
103#define SekSr m68k_get_reg(&PicoCpuMM68k, M68K_REG_SR)\r
104#define SekSrS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_SR)\r
105#define SekSetStop(x) { \\r
106 if(x) { SET_CYCLES(0); PicoCpuMM68k.stopped=STOP_LEVEL_STOP; } \\r
107 else PicoCpuMM68k.stopped=0; \\r
108}\r
109#define SekSetStopS68k(x) { \\r
110 if(x) { SET_CYCLES(0); PicoCpuMS68k.stopped=STOP_LEVEL_STOP; } \\r
111 else PicoCpuMS68k.stopped=0; \\r
112}\r
113#define SekIsStoppedM68k() (PicoCpuMM68k.stopped==STOP_LEVEL_STOP)\r
114#define SekIsStoppedS68k() (PicoCpuMS68k.stopped==STOP_LEVEL_STOP)\r
115#define SekShouldInterrupt() (CPU_INT_LEVEL > FLAG_INT_MASK)\r
116\r
117#define SekNotPolling PicoCpuMM68k.not_polling\r
118#define SekNotPollingS68k PicoCpuMS68k.not_polling\r
119\r
120#define SekInterrupt(irq) { \\r
121 void *oldcontext = m68ki_cpu_p; \\r
122 m68k_set_context(&PicoCpuMM68k); \\r
123 m68k_set_irq(irq); \\r
124 m68k_set_context(oldcontext); \\r
125}\r
126#define SekIrqLevel (PicoCpuMM68k.int_level >> 8)\r
127\r
128#endif\r
129#endif // EMU_M68K\r
130\r
131// while running, cnt represents target of current timeslice\r
132// while not in SekRun(), it's actual cycles done\r
133// (but always use SekCyclesDone() if you need current position)\r
134// cnt may change if timeslice is ended prematurely or extended,\r
135// so we use SekCycleAim for the actual target\r
136extern unsigned int SekCycleCnt;\r
137extern unsigned int SekCycleAim;\r
138\r
139// number of cycles done (can be checked anywhere)\r
140#define SekCyclesDone() (SekCycleCnt - SekCyclesLeft)\r
141\r
142// burn cycles while not in SekRun() and while in\r
143#define SekCyclesBurn(c) SekCycleCnt += c\r
144#define SekCyclesBurnRun(c) { \\r
145 SekCyclesLeft -= c; \\r
146}\r
147\r
148// note: sometimes may extend timeslice to delay an irq\r
149#define SekEndRun(after) { \\r
150 SekCycleCnt -= SekCyclesLeft - (after); \\r
151 SekCyclesLeft = after; \\r
152}\r
153\r
154extern unsigned int SekCycleCntS68k;\r
155extern unsigned int SekCycleAimS68k;\r
156\r
157#define SekEndRunS68k(after) { \\r
158 if (SekCyclesLeftS68k > (after)) { \\r
159 SekCycleCntS68k -= SekCyclesLeftS68k - (after); \\r
160 SekCyclesLeftS68k = after; \\r
161 } \\r
162}\r
163\r
164#define SekCyclesDoneS68k() (SekCycleCntS68k - SekCyclesLeftS68k)\r
165\r
166// compare cycles, handling overflows\r
167// check if a > b\r
168#define CYCLES_GT(a, b) \\r
169 ((int)((a) - (b)) > 0)\r
170// check if a >= b\r
171#define CYCLES_GE(a, b) \\r
172 ((int)((a) - (b)) >= 0)\r
173\r
174// ----------------------- Z80 CPU -----------------------\r
175\r
176#if defined(_USE_DRZ80)\r
177#include "../cpu/DrZ80/drz80.h"\r
178\r
179extern struct DrZ80 drZ80;\r
180\r
181#define z80_run(cycles) ((cycles) - DrZ80Run(&drZ80, cycles))\r
182#define z80_run_nr(cycles) DrZ80Run(&drZ80, cycles)\r
183#define z80_int() drZ80.Z80_IRQ = 1\r
184#define z80_int() drZ80.Z80_IRQ = 1\r
185#define z80_nmi() drZ80.Z80IF |= 8\r
186\r
187#define z80_cyclesLeft drZ80.cycles\r
188#define z80_pc() (drZ80.Z80PC - drZ80.Z80PC_BASE)\r
189\r
190#elif defined(_USE_CZ80)\r
191#include "../cpu/cz80/cz80.h"\r
192\r
193#define z80_run(cycles) Cz80_Exec(&CZ80, cycles)\r
194#define z80_run_nr(cycles) Cz80_Exec(&CZ80, cycles)\r
195#define z80_int() Cz80_Set_IRQ(&CZ80, 0, HOLD_LINE)\r
196#define z80_nmi() Cz80_Set_IRQ(&CZ80, IRQ_LINE_NMI, 0)\r
197\r
198#define z80_cyclesLeft (CZ80.ICount - CZ80.ExtraCycles)\r
199#define z80_pc() Cz80_Get_Reg(&CZ80, CZ80_PC)\r
200\r
201#else\r
202\r
203#define z80_run(cycles) (cycles)\r
204#define z80_run_nr(cycles)\r
205#define z80_int()\r
206#define z80_nmi()\r
207\r
208#endif\r
209\r
210#define Z80_STATE_SIZE 0x60\r
211\r
212extern unsigned int last_z80_sync;\r
213extern int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r
214extern int z80_cycle_aim;\r
215extern int z80_scanline;\r
216extern int z80_scanline_cycles; /* cycles done until z80_scanline */\r
217\r
218#define z80_resetCycles() \\r
219 last_z80_sync = SekCyclesDone(); \\r
220 z80_cycle_cnt = z80_cycle_aim = z80_scanline = z80_scanline_cycles = 0;\r
221\r
222#define z80_cyclesDone() \\r
223 (z80_cycle_aim - z80_cyclesLeft)\r
224\r
225#define cycles_68k_to_z80(x) ((x)*957 >> 11)\r
226\r
227// ----------------------- SH2 CPU -----------------------\r
228\r
229#include "cpu/sh2/sh2.h"\r
230\r
231extern SH2 sh2s[2];\r
232#define msh2 sh2s[0]\r
233#define ssh2 sh2s[1]\r
234\r
235#ifndef DRC_SH2\r
236# define sh2_end_run(sh2, after_) do { \\r
237 if ((sh2)->icount > (after_)) { \\r
238 (sh2)->cycles_timeslice -= (sh2)->icount - (after_); \\r
239 (sh2)->icount = after_; \\r
240 } \\r
241} while (0)\r
242# define sh2_cycles_left(sh2) (sh2)->icount\r
243# define sh2_burn_cycles(sh2, n) (sh2)->icount -= n\r
244# define sh2_pc(sh2) (sh2)->ppc\r
245#else\r
246# define sh2_end_run(sh2, after_) do { \\r
247 int left_ = (signed int)(sh2)->sr >> 12; \\r
248 if (left_ > (after_)) { \\r
249 (sh2)->cycles_timeslice -= left_ - (after_); \\r
250 (sh2)->sr &= 0xfff; \\r
251 (sh2)->sr |= (after_) << 12; \\r
252 } \\r
253} while (0)\r
254# define sh2_cycles_left(sh2) ((signed int)(sh2)->sr >> 12)\r
255# define sh2_burn_cycles(sh2, n) (sh2)->sr -= ((n) << 12)\r
256# define sh2_pc(sh2) (sh2)->pc\r
257#endif\r
258\r
259#define sh2_cycles_done(sh2) ((int)(sh2)->cycles_timeslice - sh2_cycles_left(sh2))\r
260#define sh2_cycles_done_t(sh2) \\r
261 ((sh2)->m68krcycles_done * 3 + sh2_cycles_done(sh2))\r
262#define sh2_cycles_done_m68k(sh2) \\r
263 ((sh2)->m68krcycles_done + (sh2_cycles_done(sh2) / 3))\r
264\r
265#define sh2_reg(c, x) (c) ? ssh2.r[x] : msh2.r[x]\r
266#define sh2_gbr(c) (c) ? ssh2.gbr : msh2.gbr\r
267#define sh2_vbr(c) (c) ? ssh2.vbr : msh2.vbr\r
268#define sh2_sr(c) (((c) ? ssh2.sr : msh2.sr) & 0xfff)\r
269\r
270#define sh2_set_gbr(c, v) \\r
271 { if (c) ssh2.gbr = v; else msh2.gbr = v; }\r
272#define sh2_set_vbr(c, v) \\r
273 { if (c) ssh2.vbr = v; else msh2.vbr = v; }\r
274\r
275#define elprintf_sh2(sh2, w, f, ...) \\r
276 elprintf(w,"%csh2 "f,(sh2)->is_slave?'s':'m',##__VA_ARGS__)\r
277\r
278// ---------------------------------------------------------\r
279\r
280// main oscillator clock which controls timing\r
281#define OSC_NTSC 53693100\r
282#define OSC_PAL 53203424\r
283\r
284struct PicoVideo\r
285{\r
286 unsigned char reg[0x20];\r
287 unsigned int command; // 32-bit Command\r
288 unsigned char pending; // 1 if waiting for second half of 32-bit command\r
289 unsigned char type; // Command type (v/c/vsram read/write)\r
290 unsigned short addr; // Read/Write address\r
291 int status; // Status bits\r
292 unsigned char pending_ints; // pending interrupts: ??VH????\r
293 signed char lwrite_cnt; // VDP write count during active display line\r
294 unsigned short v_counter; // V-counter\r
295 unsigned char pad[0x10];\r
296};\r
297\r
298struct PicoMisc\r
299{\r
300 unsigned char rotate;\r
301 unsigned char z80Run;\r
302 unsigned char padTHPhase[2]; // 02 phase of gamepad TH switches\r
303 unsigned short scanline; // 04 0 to 261||311\r
304 char dirtyPal; // 06 Is the palette dirty (1 - change @ this frame, 2 - some time before)\r
305 unsigned char hardware; // 07 Hardware value for country\r
306 unsigned char pal; // 08 1=PAL 0=NTSC\r
307 unsigned char sram_reg; // 09 SRAM reg. See SRR_* below\r
308 unsigned short z80_bank68k; // 0a\r
309 unsigned short pad0;\r
310 unsigned char ncart_in; // 0e !cart_in\r
311 unsigned char z80_reset; // 0f z80 reset held\r
312 unsigned char padDelay[2]; // 10 gamepad phase time outs, so we count a delay\r
313 unsigned short eeprom_addr; // EEPROM address register\r
314 unsigned char eeprom_cycle; // EEPROM cycle number\r
315 unsigned char eeprom_slave; // EEPROM slave word for X24C02 and better SRAMs\r
316 unsigned char eeprom_status;\r
317 unsigned char pad2;\r
318 unsigned short dma_xfers; // 18\r
319 unsigned char eeprom_wb[2]; // EEPROM latch/write buffer\r
320 unsigned int frame_count; // 1c for movies and idle det\r
321};\r
322\r
323struct PicoMS\r
324{\r
325 unsigned char carthw[0x10];\r
326 unsigned char io_ctl;\r
327 unsigned char nmi_state;\r
328 unsigned char pad[0x4e];\r
329};\r
330\r
331// some assembly stuff depend on these, do not touch!\r
332struct Pico\r
333{\r
334 unsigned char ram[0x10000]; // 0x00000 scratch ram\r
335 union { // vram is byteswapped for easier reads when drawing\r
336 unsigned short vram[0x8000]; // 0x10000\r
337 unsigned char vramb[0x4000]; // VRAM in SMS mode\r
338 };\r
339 unsigned char zram[0x2000]; // 0x20000 Z80 ram\r
340 unsigned char ioports[0x10]; // XXX: fix asm and mv\r
341 unsigned char pad[0xf0]; // unused\r
342 unsigned short cram[0x40]; // 0x22100\r
343 unsigned short vsram[0x40]; // 0x22180\r
344\r
345 unsigned char *rom; // 0x22200\r
346 unsigned int romsize; // 0x22204 (on 32bits)\r
347\r
348 struct PicoMisc m;\r
349 struct PicoVideo video;\r
350 struct PicoMS ms;\r
351};\r
352\r
353// sram\r
354#define SRR_MAPPED (1 << 0)\r
355#define SRR_READONLY (1 << 1)\r
356\r
357#define SRF_ENABLED (1 << 0)\r
358#define SRF_EEPROM (1 << 1)\r
359\r
360struct PicoSRAM\r
361{\r
362 unsigned char *data; // actual data\r
363 unsigned int start; // start address in 68k address space\r
364 unsigned int end;\r
365 unsigned char flags; // 0c: SRF_*\r
366 unsigned char unused2;\r
367 unsigned char changed;\r
368 unsigned char eeprom_type; // eeprom type: 0: 7bit (24C01), 2: 2 addr words (X24C02+), 3: 3 addr words\r
369 unsigned char unused3;\r
370 unsigned char eeprom_bit_cl; // bit number for cl\r
371 unsigned char eeprom_bit_in; // bit number for in\r
372 unsigned char eeprom_bit_out; // bit number for out\r
373 unsigned int size;\r
374};\r
375\r
376// MCD\r
377#define PCM_MIXBUF_LEN ((12500000 / 384) / 50 + 1)\r
378\r
379struct mcd_pcm\r
380{\r
381 unsigned char control; // reg7\r
382 unsigned char enabled; // reg8\r
383 unsigned char cur_ch;\r
384 unsigned char bank;\r
385 unsigned int update_cycles;\r
386\r
387 struct pcm_chan // 08, size 0x10\r
388 {\r
389 unsigned char regs[8];\r
390 unsigned int addr; // .08: played sample address\r
391 int pad;\r
392 } ch[8];\r
393};\r
394\r
395#define PCD_ST_S68K_RST 1\r
396\r
397struct mcd_misc\r
398{\r
399 unsigned short hint_vector;\r
400 unsigned char busreq; // not s68k_regs[1]\r
401 unsigned char s68k_pend_ints;\r
402 unsigned int state_flags; // 04\r
403 unsigned int stopwatch_base_c;\r
404 unsigned short m68k_poll_a;\r
405 unsigned short m68k_poll_cnt;\r
406 unsigned short s68k_poll_a;\r
407 unsigned short s68k_poll_cnt;\r
408 unsigned int s68k_poll_clk;\r
409 unsigned char bcram_reg; // 18: battery-backed RAM cart register\r
410 unsigned char dmna_ret_2m;\r
411 unsigned char need_sync;\r
412 unsigned char pad3;\r
413 int pad4[9];\r
414};\r
415\r
416typedef struct\r
417{\r
418 unsigned char bios[0x20000]; // 000000: 128K\r
419 union { // 020000: 512K\r
420 unsigned char prg_ram[0x80000];\r
421 unsigned char prg_ram_b[4][0x20000];\r
422 };\r
423 union { // 0a0000: 256K\r
424 struct {\r
425 unsigned char word_ram2M[0x40000];\r
426 unsigned char unused0[0x20000];\r
427 };\r
428 struct {\r
429 unsigned char unused1[0x20000];\r
430 unsigned char word_ram1M[2][0x20000];\r
431 };\r
432 };\r
433 union { // 100000: 64K\r
434 unsigned char pcm_ram[0x10000];\r
435 unsigned char pcm_ram_b[0x10][0x1000];\r
436 };\r
437 union {\r
438 unsigned char s68k_regs[0x200]; // 110000: GA, not CPU regs\r
439 union {\r
440 struct {\r
441 unsigned char h;\r
442 unsigned char l;\r
443 } byte;\r
444 } regs[0x200/2];\r
445 };\r
446 unsigned char bram[0x2000]; // 110200: 8K\r
447 struct mcd_misc m; // 112200: misc\r
448 struct mcd_pcm pcm; // 112240:\r
449 void *cdda_stream;\r
450 int cdda_type;\r
451 int pcm_mixbuf[PCM_MIXBUF_LEN * 2];\r
452 int pcm_mixpos;\r
453 char pcm_mixbuf_dirty;\r
454 char pcm_regs_dirty;\r
455} mcd_state;\r
456\r
457// XXX: this will need to be reworked for cart+cd support.\r
458#define Pico_mcd ((mcd_state *)Pico.rom)\r
459\r
460// 32X\r
461#define P32XS_FM (1<<15)\r
462#define P32XS_nCART (1<< 8)\r
463#define P32XS_REN (1<< 7)\r
464#define P32XS_nRES (1<< 1)\r
465#define P32XS_ADEN (1<< 0)\r
466#define P32XS2_ADEN (1<< 9)\r
467#define P32XS_FULL (1<< 7) // DREQ FIFO full\r
468#define P32XS_68S (1<< 2)\r
469#define P32XS_DMA (1<< 1)\r
470#define P32XS_RV (1<< 0)\r
471\r
472#define P32XV_nPAL (1<<15) // VDP\r
473#define P32XV_PRI (1<< 7)\r
474#define P32XV_Mx (3<< 0) // display mode mask\r
475\r
476#define P32XV_SFT (1<< 0)\r
477\r
478#define P32XV_VBLK (1<<15)\r
479#define P32XV_HBLK (1<<14)\r
480#define P32XV_PEN (1<<13)\r
481#define P32XV_nFEN (1<< 1)\r
482#define P32XV_FS (1<< 0)\r
483\r
484#define P32XP_RTP (1<<7) // PWM control\r
485#define P32XP_FULL (1<<15) // PWM pulse\r
486#define P32XP_EMPTY (1<<14)\r
487\r
488#define P32XF_68KCPOLL (1 << 0)\r
489#define P32XF_68KVPOLL (1 << 1)\r
490#define P32XF_Z80_32X_IO (1 << 7) // z80 does 32x io\r
491\r
492#define P32XI_VRES (1 << 14/2) // IRL/2\r
493#define P32XI_VINT (1 << 12/2)\r
494#define P32XI_HINT (1 << 10/2)\r
495#define P32XI_CMD (1 << 8/2)\r
496#define P32XI_PWM (1 << 6/2)\r
497\r
498// peripheral reg access\r
499#define PREG8(regs,offs) ((unsigned char *)regs)[offs ^ 3]\r
500\r
501#define DMAC_FIFO_LEN (4*2)\r
502#define PWM_BUFF_LEN 1024 // in one channel samples\r
503\r
504#define SH2_DRCBLK_RAM_SHIFT 1\r
505#define SH2_DRCBLK_DA_SHIFT 1\r
506\r
507#define SH2_READ_SHIFT 25\r
508#define SH2_WRITE_SHIFT 25\r
509\r
510struct Pico32x\r
511{\r
512 unsigned short regs[0x20];\r
513 unsigned short vdp_regs[0x10]; // 0x40\r
514 unsigned short sh2_regs[3]; // 0x60\r
515 unsigned char pending_fb;\r
516 unsigned char dirty_pal;\r
517 unsigned int emu_flags;\r
518 unsigned char sh2irq_mask[2];\r
519 unsigned char sh2irqi[2]; // individual\r
520 unsigned int sh2irqs; // common irqs\r
521 unsigned short dmac_fifo[DMAC_FIFO_LEN];\r
522 unsigned int pad[4];\r
523 unsigned int dmac0_fifo_ptr;\r
524 unsigned short vdp_fbcr_fake;\r
525 unsigned short pad2;\r
526 unsigned char comm_dirty_68k;\r
527 unsigned char comm_dirty_sh2;\r
528 unsigned char pwm_irq_cnt;\r
529 unsigned char pad1;\r
530 unsigned short pwm_p[2]; // pwm pos in fifo\r
531 unsigned int pwm_cycle_p; // pwm play cursor (32x cycles)\r
532 unsigned int reserved[6];\r
533};\r
534\r
535struct Pico32xMem\r
536{\r
537 unsigned char sdram[0x40000];\r
538#ifdef DRC_SH2\r
539 unsigned short drcblk_ram[1 << (18 - SH2_DRCBLK_RAM_SHIFT)];\r
540#endif\r
541 unsigned short dram[2][0x20000/2]; // AKA fb\r
542 union {\r
543 unsigned char m68k_rom[0x100];\r
544 unsigned char m68k_rom_bank[0x10000]; // M68K_BANK_SIZE\r
545 };\r
546#ifdef DRC_SH2\r
547 unsigned short drcblk_da[2][1 << (12 - SH2_DRCBLK_DA_SHIFT)];\r
548#endif\r
549 union {\r
550 unsigned char b[0x800];\r
551 unsigned short w[0x800/2];\r
552 } sh2_rom_m;\r
553 union {\r
554 unsigned char b[0x400];\r
555 unsigned short w[0x400/2];\r
556 } sh2_rom_s;\r
557 unsigned short pal[0x100];\r
558 unsigned short pal_native[0x100]; // converted to native (for renderer)\r
559 signed short pwm[2*PWM_BUFF_LEN]; // PWM buffer for current frame\r
560 signed short pwm_current[2]; // current converted samples\r
561 unsigned short pwm_fifo[2][4]; // [0] - current raw, others - fifo entries\r
562};\r
563\r
564// area.c\r
565extern void (*PicoLoadStateHook)(void);\r
566\r
567typedef struct {\r
568 int chunk;\r
569 int size;\r
570 void *ptr;\r
571} carthw_state_chunk;\r
572extern carthw_state_chunk *carthw_chunks;\r
573#define CHUNK_CARTHW 64\r
574\r
575// cart.c\r
576extern int PicoCartResize(int newsize);\r
577extern void Byteswap(void *dst, const void *src, int len);\r
578extern void (*PicoCartMemSetup)(void);\r
579extern void (*PicoCartUnloadHook)(void);\r
580\r
581// debug.c\r
582int CM_compareRun(int cyc, int is_sub);\r
583\r
584// draw.c\r
585PICO_INTERNAL void PicoFrameStart(void);\r
586void PicoDrawSync(int to, int blank_last_line);\r
587void BackFill(int reg7, int sh);\r
588void FinalizeLine555(int sh, int line);\r
589extern int (*PicoScanBegin)(unsigned int num);\r
590extern int (*PicoScanEnd)(unsigned int num);\r
591extern int DrawScanline;\r
592#define MAX_LINE_SPRITES 29\r
593extern unsigned char HighLnSpr[240][3 + MAX_LINE_SPRITES];\r
594extern void *DrawLineDestBase;\r
595extern int DrawLineDestIncrement;\r
596\r
597// draw2.c\r
598PICO_INTERNAL void PicoFrameFull();\r
599\r
600// mode4.c\r
601void PicoFrameStartMode4(void);\r
602void PicoLineMode4(int line);\r
603void PicoDoHighPal555M4(void);\r
604void PicoDrawSetOutputMode4(pdso_t which);\r
605\r
606// memory.c\r
607PICO_INTERNAL void PicoMemSetup(void);\r
608unsigned int PicoRead8_io(unsigned int a);\r
609unsigned int PicoRead16_io(unsigned int a);\r
610void PicoWrite8_io(unsigned int a, unsigned int d);\r
611void PicoWrite16_io(unsigned int a, unsigned int d);\r
612\r
613// pico/memory.c\r
614PICO_INTERNAL void PicoMemSetupPico(void);\r
615\r
616// cd/cdc.c\r
617void cdc_init(void);\r
618void cdc_reset(void);\r
619int cdc_context_save(unsigned char *state);\r
620int cdc_context_load(unsigned char *state);\r
621int cdc_context_load_old(unsigned char *state);\r
622void cdc_dma_update(void);\r
623int cdc_decoder_update(unsigned char header[4]);\r
624void cdc_reg_w(unsigned char data);\r
625unsigned char cdc_reg_r(void);\r
626unsigned short cdc_host_r(void);\r
627\r
628// cd/cdd.c\r
629void cdd_reset(void);\r
630int cdd_context_save(unsigned char *state);\r
631int cdd_context_load(unsigned char *state);\r
632int cdd_context_load_old(unsigned char *state);\r
633void cdd_read_data(unsigned char *dst);\r
634void cdd_read_audio(unsigned int samples);\r
635void cdd_update(void);\r
636void cdd_process(void);\r
637\r
638// cd/cd_image.c\r
639int load_cd_image(const char *cd_img_name, int *type);\r
640\r
641// cd/gfx.c\r
642void gfx_init(void);\r
643void gfx_start(unsigned int base);\r
644void gfx_update(unsigned int cycles);\r
645int gfx_context_save(unsigned char *state);\r
646int gfx_context_load(const unsigned char *state);\r
647\r
648// cd/gfx_dma.c\r
649void DmaSlowCell(unsigned int source, unsigned int a, int len, unsigned char inc);\r
650\r
651// cd/memory.c\r
652PICO_INTERNAL void PicoMemSetupCD(void);\r
653unsigned int PicoRead8_mcd_io(unsigned int a);\r
654unsigned int PicoRead16_mcd_io(unsigned int a);\r
655void PicoWrite8_mcd_io(unsigned int a, unsigned int d);\r
656void PicoWrite16_mcd_io(unsigned int a, unsigned int d);\r
657void pcd_state_loaded_mem(void);\r
658\r
659// pico.c\r
660extern struct Pico Pico;\r
661extern struct PicoSRAM SRam;\r
662extern int PicoPadInt[2];\r
663extern int emustatus;\r
664extern int scanlines_total;\r
665extern void (*PicoResetHook)(void);\r
666extern void (*PicoLineHook)(void);\r
667PICO_INTERNAL int CheckDMA(void);\r
668PICO_INTERNAL void PicoDetectRegion(void);\r
669PICO_INTERNAL void PicoSyncZ80(unsigned int m68k_cycles_done);\r
670\r
671// cd/mcd.c\r
672#define PCDS_IEN1 (1<<1)\r
673#define PCDS_IEN2 (1<<2)\r
674#define PCDS_IEN3 (1<<3)\r
675#define PCDS_IEN4 (1<<4)\r
676#define PCDS_IEN5 (1<<5)\r
677#define PCDS_IEN6 (1<<6)\r
678\r
679PICO_INTERNAL void PicoInitMCD(void);\r
680PICO_INTERNAL void PicoExitMCD(void);\r
681PICO_INTERNAL void PicoPowerMCD(void);\r
682PICO_INTERNAL int PicoResetMCD(void);\r
683PICO_INTERNAL void PicoFrameMCD(void);\r
684\r
685enum pcd_event {\r
686 PCD_EVENT_CDC,\r
687 PCD_EVENT_TIMER3,\r
688 PCD_EVENT_GFX,\r
689 PCD_EVENT_DMA,\r
690 PCD_EVENT_COUNT,\r
691};\r
692extern unsigned int pcd_event_times[PCD_EVENT_COUNT];\r
693void pcd_event_schedule(unsigned int now, enum pcd_event event, int after);\r
694void pcd_event_schedule_s68k(enum pcd_event event, int after);\r
695void pcd_prepare_frame(void);\r
696unsigned int pcd_cycles_m68k_to_s68k(unsigned int c);\r
697int pcd_sync_s68k(unsigned int m68k_target, int m68k_poll_sync);\r
698void pcd_run_cpus(int m68k_cycles);\r
699void pcd_soft_reset(void);\r
700void pcd_state_loaded(void);\r
701\r
702// cd/pcm.c\r
703void pcd_pcm_sync(unsigned int to);\r
704void pcd_pcm_update(int *buffer, int length, int stereo);\r
705void pcd_pcm_write(unsigned int a, unsigned int d);\r
706unsigned int pcd_pcm_read(unsigned int a);\r
707\r
708// pico/pico.c\r
709PICO_INTERNAL void PicoInitPico(void);\r
710PICO_INTERNAL void PicoReratePico(void);\r
711\r
712// pico/xpcm.c\r
713PICO_INTERNAL void PicoPicoPCMUpdate(short *buffer, int length, int stereo);\r
714PICO_INTERNAL void PicoPicoPCMReset(void);\r
715PICO_INTERNAL void PicoPicoPCMRerate(int xpcm_rate);\r
716\r
717// sek.c\r
718PICO_INTERNAL void SekInit(void);\r
719PICO_INTERNAL int SekReset(void);\r
720PICO_INTERNAL void SekState(int *data);\r
721PICO_INTERNAL void SekSetRealTAS(int use_real);\r
722PICO_INTERNAL void SekPackCpu(unsigned char *cpu, int is_sub);\r
723PICO_INTERNAL void SekUnpackCpu(const unsigned char *cpu, int is_sub);\r
724void SekStepM68k(void);\r
725void SekInitIdleDet(void);\r
726void SekFinishIdleDet(void);\r
727#if defined(CPU_CMP_R) || defined(CPU_CMP_W)\r
728void SekTrace(int is_s68k);\r
729#else\r
730#define SekTrace(x)\r
731#endif\r
732\r
733// cd/sek.c\r
734PICO_INTERNAL void SekInitS68k(void);\r
735PICO_INTERNAL int SekResetS68k(void);\r
736PICO_INTERNAL int SekInterruptS68k(int irq);\r
737void SekInterruptClearS68k(int irq);\r
738\r
739// sound/sound.c\r
740extern short cdda_out_buffer[2*1152];\r
741extern int PsndLen_exc_cnt;\r
742extern int PsndLen_exc_add;\r
743extern int timer_a_next_oflow, timer_a_step; // in z80 cycles\r
744extern int timer_b_next_oflow, timer_b_step;\r
745\r
746void cdda_start_play(int lba_base, int lba_offset, int lb_len);\r
747\r
748void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new);\r
749void ym2612_pack_state(void);\r
750void ym2612_unpack_state(void);\r
751\r
752#define TIMER_NO_OFLOW 0x70000000\r
753// tA = 72 * (1024 - NA) / M\r
754#define TIMER_A_TICK_ZCYCLES 17203\r
755// tB = 1152 * (256 - NA) / M\r
756#define TIMER_B_TICK_ZCYCLES 262800 // 275251 broken, see Dai Makaimura\r
757\r
758#define timers_cycle() \\r
759 if (timer_a_next_oflow > 0 && timer_a_next_oflow < TIMER_NO_OFLOW) \\r
760 timer_a_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
761 if (timer_b_next_oflow > 0 && timer_b_next_oflow < TIMER_NO_OFLOW) \\r
762 timer_b_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
763 ym2612_sync_timers(0, ym2612.OPN.ST.mode, ym2612.OPN.ST.mode);\r
764\r
765#define timers_reset() \\r
766 timer_a_next_oflow = timer_b_next_oflow = TIMER_NO_OFLOW; \\r
767 timer_a_step = TIMER_A_TICK_ZCYCLES * 1024; \\r
768 timer_b_step = TIMER_B_TICK_ZCYCLES * 256;\r
769\r
770\r
771// videoport.c\r
772extern int line_base_cycles;\r
773PICO_INTERNAL_ASM void PicoVideoWrite(unsigned int a,unsigned short d);\r
774PICO_INTERNAL_ASM unsigned int PicoVideoRead(unsigned int a);\r
775PICO_INTERNAL_ASM unsigned int PicoVideoRead8(unsigned int a);\r
776extern int (*PicoDmaHook)(unsigned int source, int len, unsigned short **srcp, unsigned short **limitp);\r
777\r
778// misc.c\r
779PICO_INTERNAL_ASM void memcpy16(unsigned short *dest, unsigned short *src, int count);\r
780PICO_INTERNAL_ASM void memcpy16bswap(unsigned short *dest, void *src, int count);\r
781PICO_INTERNAL_ASM void memcpy32(int *dest, int *src, int count); // 32bit word count\r
782PICO_INTERNAL_ASM void memset32(int *dest, int c, int count);\r
783\r
784// eeprom.c\r
785void EEPROM_write8(unsigned int a, unsigned int d);\r
786void EEPROM_write16(unsigned int d);\r
787unsigned int EEPROM_read(void);\r
788\r
789// z80 functionality wrappers\r
790PICO_INTERNAL void z80_init(void);\r
791PICO_INTERNAL void z80_pack(void *data);\r
792PICO_INTERNAL int z80_unpack(const void *data);\r
793PICO_INTERNAL void z80_reset(void);\r
794PICO_INTERNAL void z80_exit(void);\r
795\r
796// cd/misc.c\r
797PICO_INTERNAL_ASM void wram_2M_to_1M(unsigned char *m);\r
798PICO_INTERNAL_ASM void wram_1M_to_2M(unsigned char *m);\r
799\r
800// sound/sound.c\r
801PICO_INTERNAL void PsndReset(void);\r
802PICO_INTERNAL void PsndDoDAC(int line_to);\r
803PICO_INTERNAL void PsndClear(void);\r
804PICO_INTERNAL void PsndGetSamples(int y);\r
805PICO_INTERNAL void PsndGetSamplesMS(void);\r
806extern int PsndDacLine;\r
807\r
808// sms.c\r
809#ifndef NO_SMS\r
810void PicoPowerMS(void);\r
811void PicoResetMS(void);\r
812void PicoMemSetupMS(void);\r
813void PicoStateLoadedMS(void);\r
814void PicoFrameMS(void);\r
815void PicoFrameDrawOnlyMS(void);\r
816#else\r
817#define PicoPowerMS()\r
818#define PicoResetMS()\r
819#define PicoMemSetupMS()\r
820#define PicoStateLoadedMS()\r
821#define PicoFrameMS()\r
822#define PicoFrameDrawOnlyMS()\r
823#endif\r
824\r
825// 32x/32x.c\r
826#ifndef NO_32X\r
827extern struct Pico32x Pico32x;\r
828enum p32x_event {\r
829 P32X_EVENT_PWM,\r
830 P32X_EVENT_FILLEND,\r
831 P32X_EVENT_HINT,\r
832 P32X_EVENT_COUNT,\r
833};\r
834extern unsigned int p32x_event_times[P32X_EVENT_COUNT];\r
835\r
836void Pico32xInit(void);\r
837void PicoPower32x(void);\r
838void PicoReset32x(void);\r
839void Pico32xStartup(void);\r
840void PicoUnload32x(void);\r
841void PicoFrame32x(void);\r
842void Pico32xStateLoaded(int is_early);\r
843void p32x_sync_sh2s(unsigned int m68k_target);\r
844void p32x_sync_other_sh2(SH2 *sh2, unsigned int m68k_target);\r
845void p32x_update_irls(SH2 *active_sh2, int m68k_cycles);\r
846void p32x_trigger_irq(SH2 *sh2, int m68k_cycles, unsigned int mask);\r
847void p32x_update_cmd_irq(SH2 *sh2, int m68k_cycles);\r
848void p32x_reset_sh2s(void);\r
849void p32x_event_schedule(unsigned int now, enum p32x_event event, int after);\r
850void p32x_event_schedule_sh2(SH2 *sh2, enum p32x_event event, int after);\r
851void p32x_schedule_hint(SH2 *sh2, int m68k_cycles);\r
852\r
853// 32x/memory.c\r
854struct Pico32xMem *Pico32xMem;\r
855unsigned int PicoRead8_32x(unsigned int a);\r
856unsigned int PicoRead16_32x(unsigned int a);\r
857void PicoWrite8_32x(unsigned int a, unsigned int d);\r
858void PicoWrite16_32x(unsigned int a, unsigned int d);\r
859void PicoMemSetup32x(void);\r
860void Pico32xSwapDRAM(int b);\r
861void Pico32xMemStateLoaded(void);\r
862void p32x_m68k_poll_event(unsigned int flags);\r
863void p32x_sh2_poll_event(SH2 *sh2, unsigned int flags, unsigned int m68k_cycles);\r
864\r
865// 32x/draw.c\r
866void PicoDrawSetOutFormat32x(pdso_t which, int use_32x_line_mode);\r
867void FinalizeLine32xRGB555(int sh, int line);\r
868void PicoDraw32xLayer(int offs, int lines, int mdbg);\r
869void PicoDraw32xLayerMdOnly(int offs, int lines);\r
870extern int (*PicoScan32xBegin)(unsigned int num);\r
871extern int (*PicoScan32xEnd)(unsigned int num);\r
872enum {\r
873 PDM32X_OFF,\r
874 PDM32X_32X_ONLY,\r
875 PDM32X_BOTH,\r
876};\r
877extern int Pico32xDrawMode;\r
878\r
879// 32x/pwm.c\r
880unsigned int p32x_pwm_read16(unsigned int a, SH2 *sh2,\r
881 unsigned int m68k_cycles);\r
882void p32x_pwm_write16(unsigned int a, unsigned int d,\r
883 SH2 *sh2, unsigned int m68k_cycles);\r
884void p32x_pwm_update(int *buf32, int length, int stereo);\r
885void p32x_pwm_ctl_changed(void);\r
886void p32x_pwm_schedule(unsigned int m68k_now);\r
887void p32x_pwm_schedule_sh2(SH2 *sh2);\r
888void p32x_pwm_sync_to_sh2(SH2 *sh2);\r
889void p32x_pwm_irq_event(unsigned int m68k_now);\r
890void p32x_pwm_state_loaded(void);\r
891\r
892// 32x/sh2soc.c\r
893void p32x_dreq0_trigger(void);\r
894void p32x_dreq1_trigger(void);\r
895void p32x_timers_recalc(void);\r
896void p32x_timers_do(unsigned int m68k_slice);\r
897void sh2_peripheral_reset(SH2 *sh2);\r
898unsigned int sh2_peripheral_read8(unsigned int a, SH2 *sh2);\r
899unsigned int sh2_peripheral_read16(unsigned int a, SH2 *sh2);\r
900unsigned int sh2_peripheral_read32(unsigned int a, SH2 *sh2);\r
901void REGPARM(3) sh2_peripheral_write8(unsigned int a, unsigned int d, SH2 *sh2);\r
902void REGPARM(3) sh2_peripheral_write16(unsigned int a, unsigned int d, SH2 *sh2);\r
903void REGPARM(3) sh2_peripheral_write32(unsigned int a, unsigned int d, SH2 *sh2);\r
904\r
905#else\r
906#define Pico32xInit()\r
907#define PicoPower32x()\r
908#define PicoReset32x()\r
909#define PicoFrame32x()\r
910#define PicoUnload32x()\r
911#define Pico32xStateLoaded()\r
912#define FinalizeLine32xRGB555 NULL\r
913#define p32x_pwm_update(...)\r
914#define p32x_timers_recalc()\r
915#endif\r
916\r
917/* avoid dependency on newer glibc */\r
918static __inline int isspace_(int c)\r
919{\r
920 return (0x09 <= c && c <= 0x0d) || c == ' ';\r
921}\r
922\r
923#ifndef ARRAY_SIZE\r
924#define ARRAY_SIZE(x) (sizeof(x) / sizeof(x[0]))\r
925#endif\r
926\r
927// emulation event logging\r
928#ifndef EL_LOGMASK\r
929# ifdef __x86_64__ // HACK\r
930# define EL_LOGMASK (EL_STATUS|EL_IDLE|EL_ANOMALY)\r
931# else\r
932# define EL_LOGMASK (EL_STATUS)\r
933# endif\r
934#endif\r
935\r
936#define EL_HVCNT 0x00000001 /* hv counter reads */\r
937#define EL_SR 0x00000002 /* SR reads */\r
938#define EL_INTS 0x00000004 /* ints and acks */\r
939#define EL_YMTIMER 0x00000008 /* ym2612 timer stuff */\r
940#define EL_INTSW 0x00000010 /* log irq switching on/off */\r
941#define EL_ASVDP 0x00000020 /* VDP accesses during active scan */\r
942#define EL_VDPDMA 0x00000040 /* VDP DMA transfers and their timing */\r
943#define EL_BUSREQ 0x00000080 /* z80 busreq r/w or reset w */\r
944#define EL_Z80BNK 0x00000100 /* z80 i/o through bank area */\r
945#define EL_SRAMIO 0x00000200 /* sram i/o */\r
946#define EL_EEPROM 0x00000400 /* eeprom debug */\r
947#define EL_UIO 0x00000800 /* unmapped i/o */\r
948#define EL_IO 0x00001000 /* all i/o */\r
949#define EL_CDPOLL 0x00002000 /* MCD: log poll detection */\r
950#define EL_SVP 0x00004000 /* SVP stuff */\r
951#define EL_PICOHW 0x00008000 /* Pico stuff */\r
952#define EL_IDLE 0x00010000 /* idle loop det. */\r
953#define EL_CDREGS 0x00020000 /* MCD: register access */\r
954#define EL_CDREG3 0x00040000 /* MCD: register 3 only */\r
955#define EL_32X 0x00080000\r
956#define EL_PWM 0x00100000 /* 32X PWM stuff (LOTS of output) */\r
957#define EL_32XP 0x00200000 /* 32X peripherals */\r
958#define EL_CD 0x00400000 /* MCD */\r
959\r
960#define EL_STATUS 0x40000000 /* status messages */\r
961#define EL_ANOMALY 0x80000000 /* some unexpected conditions (during emulation) */\r
962\r
963#if EL_LOGMASK\r
964#define elprintf(w,f,...) \\r
965do { \\r
966 if ((w) & EL_LOGMASK) \\r
967 lprintf("%05i:%03i: " f "\n",Pico.m.frame_count,Pico.m.scanline,##__VA_ARGS__); \\r
968} while (0)\r
969#elif defined(_MSC_VER)\r
970#define elprintf\r
971#else\r
972#define elprintf(w,f,...)\r
973#endif\r
974\r
975// profiling\r
976#ifdef PPROF\r
977#include <platform/linux/pprof.h>\r
978#else\r
979#define pprof_init()\r
980#define pprof_finish()\r
981#define pprof_start(x)\r
982#define pprof_end(...)\r
983#define pprof_end_sub(...)\r
984#endif\r
985\r
986#ifdef EVT_LOG\r
987enum evt {\r
988 EVT_FRAME_START,\r
989 EVT_NEXT_LINE,\r
990 EVT_RUN_START,\r
991 EVT_RUN_END,\r
992 EVT_POLL_START,\r
993 EVT_POLL_END,\r
994 EVT_CNT\r
995};\r
996\r
997enum evt_cpu {\r
998 EVT_M68K,\r
999 EVT_S68K,\r
1000 EVT_MSH2,\r
1001 EVT_SSH2,\r
1002 EVT_CPU_CNT\r
1003};\r
1004\r
1005void pevt_log(unsigned int cycles, enum evt_cpu c, enum evt e);\r
1006void pevt_dump(void);\r
1007\r
1008#define pevt_log_m68k(e) \\r
1009 pevt_log(SekCyclesDone(), EVT_M68K, e)\r
1010#define pevt_log_m68k_o(e) \\r
1011 pevt_log(SekCyclesDone(), EVT_M68K, e)\r
1012#define pevt_log_sh2(sh2, e) \\r
1013 pevt_log(sh2_cycles_done_m68k(sh2), EVT_MSH2 + (sh2)->is_slave, e)\r
1014#define pevt_log_sh2_o(sh2, e) \\r
1015 pevt_log((sh2)->m68krcycles_done, EVT_MSH2 + (sh2)->is_slave, e)\r
1016#else\r
1017#define pevt_log(c, e)\r
1018#define pevt_log_m68k(e)\r
1019#define pevt_log_m68k_o(e)\r
1020#define pevt_log_sh2(sh2, e)\r
1021#define pevt_log_sh2_o(sh2, e)\r
1022#define pevt_dump()\r
1023#endif\r
1024\r
1025// misc\r
1026#ifdef _MSC_VER\r
1027#define cdprintf\r
1028#else\r
1029#define cdprintf(x...)\r
1030#endif\r
1031\r
1032#if defined(__GNUC__) && defined(__i386__)\r
1033#define REGPARM(x) __attribute__((regparm(x)))\r
1034#else\r
1035#define REGPARM(x)\r
1036#endif\r
1037\r
1038#ifdef __GNUC__\r
1039#define NOINLINE __attribute__((noinline))\r
1040#else\r
1041#define NOINLINE\r
1042#endif\r
1043\r
1044#ifdef __cplusplus\r
1045} // End of extern "C"\r
1046#endif\r
1047\r
1048#endif // PICO_INTERNAL_INCLUDED\r
1049\r