drc: get rid of RAM_FIXED, revive ROREG
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / emu_if.h
CommitLineData
7139f3c8 1#include "new_dynarec.h"
3d624f89 2#include "../r3000a.h"
3
4extern char invalid_code[0x100000];
5
6/* weird stuff */
7#define EAX 0
8#define ECX 1
9
be516ebe 10extern int dynarec_local[];
11
3d624f89 12/* same as psxRegs.GPR.n.* */
13extern int hi, lo;
14
15/* same as psxRegs.CP0.n.* */
7139f3c8 16extern int reg_cop0[];
3d624f89 17#define Status psxRegs.CP0.n.Status
18#define Cause psxRegs.CP0.n.Cause
19#define EPC psxRegs.CP0.n.EPC
20#define BadVAddr psxRegs.CP0.n.BadVAddr
21#define Context psxRegs.CP0.n.Context
22#define EntryHi psxRegs.CP0.n.EntryHi
822b27d1 23#define Count psxRegs.cycle // psxRegs.CP0.n.Count
3d624f89 24
b9b61529 25/* COP2/GTE */
054175e9 26enum gte_opcodes {
27 GTE_RTPS = 0x01,
28 GTE_NCLIP = 0x06,
29 GTE_OP = 0x0c,
30 GTE_DPCS = 0x10,
31 GTE_INTPL = 0x11,
32 GTE_MVMVA = 0x12,
33 GTE_NCDS = 0x13,
34 GTE_CDP = 0x14,
35 GTE_NCDT = 0x16,
36 GTE_NCCS = 0x1b,
37 GTE_CC = 0x1c,
38 GTE_NCS = 0x1e,
39 GTE_NCT = 0x20,
40 GTE_SQR = 0x28,
41 GTE_DCPL = 0x29,
42 GTE_DPCT = 0x2a,
43 GTE_AVSZ3 = 0x2d,
44 GTE_AVSZ4 = 0x2e,
45 GTE_RTPT = 0x30,
46 GTE_GPF = 0x3d,
47 GTE_GPL = 0x3e,
48 GTE_NCCT = 0x3f,
49};
50
b9b61529 51extern int reg_cop2d[], reg_cop2c[];
52extern void *gte_handlers[64];
59774ed0 53extern void *gte_handlers_nf[64];
bedfea38 54extern const char *gte_regnames[64];
2167bef6 55extern const uint64_t gte_reg_reads[64];
56extern const uint64_t gte_reg_writes[64];
b9b61529 57
3d624f89 58/* mem */
c6c3b1b3 59extern void *mem_rtab;
60extern void *mem_wtab;
61
62void jump_handler_read8(u32 addr, u32 *table, u32 cycles);
63void jump_handler_read16(u32 addr, u32 *table, u32 cycles);
64void jump_handler_read32(u32 addr, u32 *table, u32 cycles);
b96d3df7 65void jump_handler_write8(u32 addr, u32 data, u32 cycles, u32 *table);
66void jump_handler_write16(u32 addr, u32 data, u32 cycles, u32 *table);
67void jump_handler_write32(u32 addr, u32 data, u32 cycles, u32 *table);
68void jump_handler_write_h(u32 addr, u32 data, u32 cycles, void *handler);
69void jump_handle_swl(u32 addr, u32 data, u32 cycles);
70void jump_handle_swr(u32 addr, u32 data, u32 cycles);
b1be1eee 71void rcnt0_read_count_m0(u32 addr, u32, u32 cycles);
72void rcnt0_read_count_m1(u32 addr, u32, u32 cycles);
73void rcnt1_read_count_m0(u32 addr, u32, u32 cycles);
74void rcnt1_read_count_m1(u32 addr, u32, u32 cycles);
75void rcnt2_read_count_m0(u32 addr, u32, u32 cycles);
76void rcnt2_read_count_m1(u32 addr, u32, u32 cycles);
c6c3b1b3 77
f95a77f7 78extern unsigned int address;
cbbab9cd 79extern void *psxH_ptr;
054175e9 80extern void *zeromem_ptr;
c6d5790c 81extern void *scratch_buf_ptr;
cbbab9cd 82
9be4ba64 83// same as invalid_code, just a region for ram write checks (inclusive)
01d26796 84// (psx/guest address range)
9be4ba64 85extern u32 inv_code_start, inv_code_end;
86
7139f3c8 87/* cycles/irqs */
3d624f89 88extern unsigned int next_interupt;
7139f3c8 89extern int pending_exception;
3d624f89 90
91/* called by drc */
63cb0298 92void pcsx_mtc0(u32 reg, u32 val);
93void pcsx_mtc0_ds(u32 reg, u32 val);
3d624f89 94
7139f3c8 95/* misc */
c43b5311 96extern void SysPrintf(const char *fmt, ...);
97
01d26796 98#define rdram ((u_char *)psxM)