svp minor adjustments, copyright
[picodrive.git] / Pico / Memory.c
CommitLineData
cc68a136 1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
ca61ee42 4// (c) Copyright 2006,2007 notaz, All rights reserved.\r
cc68a136 5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
cc68a136 10#include "PicoInt.h"\r
11\r
cc68a136 12#include "sound/ym2612.h"\r
13#include "sound/sn76496.h"\r
14\r
eff55556 15#ifndef UTYPES_DEFINED\r
cc68a136 16typedef unsigned char u8;\r
17typedef unsigned short u16;\r
18typedef unsigned int u32;\r
eff55556 19#define UTYPES_DEFINED\r
20#endif\r
cc68a136 21\r
22extern unsigned int lastSSRamWrite; // used by serial SRAM code\r
23\r
24#ifdef _ASM_MEMORY_C\r
0af33fe0 25u32 PicoRead8(u32 a);\r
26u32 PicoRead16(u32 a);\r
e5503e2f 27void PicoWrite8(u32 a,u8 d);\r
cc68a136 28void PicoWriteRomHW_SSF2(u32 a,u32 d);\r
cc68a136 29#endif\r
30\r
31\r
03e4f2a3 32#ifdef EMU_CORE_DEBUG\r
cc68a136 33u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
34int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
35extern unsigned int ppop;\r
36#endif\r
37\r
4f65685b 38#ifdef IO_STATS\r
39void log_io(unsigned int addr, int bits, int rw);\r
40#else\r
41#define log_io(...)\r
42#endif\r
43\r
70357ce5 44#if defined(EMU_C68K)\r
cc68a136 45static __inline int PicoMemBase(u32 pc)\r
46{\r
47 int membase=0;\r
48\r
49 if (pc<Pico.romsize+4)\r
50 {\r
51 membase=(int)Pico.rom; // Program Counter in Rom\r
52 }\r
53 else if ((pc&0xe00000)==0xe00000)\r
54 {\r
55 membase=(int)Pico.ram-(pc&0xff0000); // Program Counter in Ram\r
56 }\r
57 else\r
58 {\r
59 // Error - Program Counter is invalid\r
60 membase=(int)Pico.rom;\r
61 }\r
62\r
63 return membase;\r
64}\r
65#endif\r
66\r
67\r
8ab3e3c1 68static u32 PicoCheckPc(u32 pc)\r
cc68a136 69{\r
70 u32 ret=0;\r
71#if defined(EMU_C68K)\r
3aa1e148 72 pc-=PicoCpuCM68k.membase; // Get real pc\r
0af33fe0 73// pc&=0xfffffe;\r
74 pc&=~1;\r
75 if ((pc<<8) == 0)\r
69996cb7 76 {\r
77 printf("%i:%03i: game crash detected @ %06x\n", Pico.m.frame_count, Pico.m.scanline, SekPc);\r
721cd396 78 return (int)Pico.rom + Pico.romsize; // common crash condition, can happen if acc timing is off\r
69996cb7 79 }\r
cc68a136 80\r
3aa1e148 81 PicoCpuCM68k.membase=PicoMemBase(pc&0x00ffffff);\r
82 PicoCpuCM68k.membase-=pc&0xff000000;\r
cc68a136 83\r
3aa1e148 84 ret = PicoCpuCM68k.membase+pc;\r
cc68a136 85#endif\r
86 return ret;\r
87}\r
88\r
89\r
eff55556 90PICO_INTERNAL int PicoInitPc(u32 pc)\r
cc68a136 91{\r
92 PicoCheckPc(pc);\r
93 return 0;\r
94}\r
95\r
96#ifndef _ASM_MEMORY_C\r
eff55556 97PICO_INTERNAL_ASM void PicoMemReset(void)\r
cc68a136 98{\r
99}\r
100#endif\r
101\r
102// -----------------------------------------------------------------\r
103\r
e5503e2f 104int PadRead(int i)\r
105{\r
106 int pad,value,data_reg;\r
107 pad=~PicoPad[i]; // Get inverse of pad MXYZ SACB RLDU\r
108 data_reg=Pico.ioports[i+1];\r
109\r
110 // orr the bits, which are set as output\r
111 value = data_reg&(Pico.ioports[i+4]|0x80);\r
112\r
113 if(PicoOpt & 0x20) { // 6 button gamepad enabled\r
114 int phase = Pico.m.padTHPhase[i];\r
115\r
116 if(phase == 2 && !(data_reg&0x40)) { // TH\r
117 value|=(pad&0xc0)>>2; // ?0SA 0000\r
118 return value;\r
119 } else if(phase == 3) {\r
120 if(data_reg&0x40)\r
121 value|=(pad&0x30)|((pad>>8)&0xf); // ?1CB MXYZ\r
122 else\r
123 value|=((pad&0xc0)>>2)|0x0f; // ?0SA 1111\r
124 return value;\r
125 }\r
126 }\r
127\r
128 if(data_reg&0x40) // TH\r
129 value|=(pad&0x3f); // ?1CB RLDU\r
130 else value|=((pad&0xc0)>>2)|(pad&3); // ?0SA 00DU\r
131\r
132 return value; // will mirror later\r
133}\r
134\r
135\r
cc68a136 136#ifndef _ASM_MEMORY_C\r
7969166e 137static\r
138#endif\r
139u32 SRAMRead(u32 a)\r
cc68a136 140{\r
7969166e 141 unsigned int sreg = Pico.m.sram_reg;\r
9dc09829 142 if (!(sreg & 0x10) && (sreg & 1) && a > 0x200001) { // not yet detected SRAM\r
1dceadae 143 elprintf(EL_SRAMIO, "normal sram detected.");\r
7969166e 144 Pico.m.sram_reg|=0x10; // should be normal SRAM\r
145 }\r
9dc09829 146 if (sreg & 4) // EEPROM read\r
7969166e 147 return SRAMReadEEPROM();\r
148 else // if(sreg & 1) // (sreg&5) is one of prerequisites\r
149 return *(u8 *)(SRam.data-SRam.start+a);\r
cc68a136 150}\r
cc68a136 151\r
9dc09829 152#ifndef _ASM_MEMORY_C\r
153static\r
154#endif\r
155u32 SRAMRead16(u32 a)\r
156{\r
157 u32 d;\r
158 if (Pico.m.sram_reg & 4) {\r
159 d = SRAMReadEEPROM();\r
160 d |= d << 8;\r
161 } else {\r
162 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
163 d =*pm++ << 8;\r
164 d|=*pm++;\r
165 }\r
166 return d;\r
167}\r
168\r
7969166e 169static void SRAMWrite(u32 a, u32 d)\r
170{\r
7969166e 171 unsigned int sreg = Pico.m.sram_reg;\r
172 if(!(sreg & 0x10)) {\r
173 // not detected SRAM\r
174 if((a&~1)==0x200000) {\r
1dceadae 175 elprintf(EL_SRAMIO, "eeprom detected.");\r
176 sreg|=4; // this should be a game with EEPROM (like NBA Jam)\r
7969166e 177 SRam.start=0x200000; SRam.end=SRam.start+1;\r
1dceadae 178 } else\r
179 elprintf(EL_SRAMIO, "normal sram detected.");\r
180 sreg|=0x10;\r
181 Pico.m.sram_reg=sreg;\r
7969166e 182 }\r
183 if(sreg & 4) { // EEPROM write\r
1dceadae 184 // this diff must be at most 16 for NBA Jam to work\r
185 if(SekCyclesDoneT()-lastSSRamWrite < 16) {\r
7969166e 186 // just update pending state\r
1dceadae 187 elprintf(EL_EEPROM, "eeprom: skip because cycles=%i", SekCyclesDoneT()-lastSSRamWrite);\r
7969166e 188 SRAMUpdPending(a, d);\r
189 } else {\r
1dceadae 190 int old=sreg;\r
7969166e 191 SRAMWriteEEPROM(sreg>>6); // execute pending\r
192 SRAMUpdPending(a, d);\r
1dceadae 193 if ((old^Pico.m.sram_reg)&0xc0) // update time only if SDA/SCL changed\r
194 lastSSRamWrite = SekCyclesDoneT();\r
7969166e 195 }\r
196 } else if(!(sreg & 2)) {\r
197 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
198 if(*pm != (u8)d) {\r
199 SRam.changed = 1;\r
200 *pm=(u8)d;\r
201 }\r
202 }\r
203}\r
cc68a136 204\r
205// for nonstandard reads\r
f53f286a 206static u32 OtherRead16End(u32 a, int realsize)\r
cc68a136 207{\r
208 u32 d=0;\r
209\r
cc68a136 210 // for games with simple protection devices, discovered by Haze\r
211 // some dumb detection is used, but that should be enough to make things work\r
212 if ((a>>22) == 1 && Pico.romsize >= 512*1024) {\r
213 if (*(int *)(Pico.rom+0x123e4) == 0x00550c39 && *(int *)(Pico.rom+0x123e8) == 0x00000040) { // Super Bubble Bobble (Unl) [!]\r
4f672280 214 if (a == 0x400000) { d=0x55<<8; goto end; }\r
215 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
216 }\r
217 else if (*(int *)(Pico.rom+0x008c4) == 0x66240055 && *(int *)(Pico.rom+0x008c8) == 0x00404df9) { // Smart Mouse (Unl)\r
218 if (a == 0x400000) { d=0x55<<8; goto end; }\r
219 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
220 else if (a == 0x400004) { d=0xaa<<8; goto end; }\r
221 else if (a == 0x400006) { d=0xf0<<8; goto end; }\r
222 }\r
223 else if (*(int *)(Pico.rom+0x00404) == 0x00a90600 && *(int *)(Pico.rom+0x00408) == 0x6708b013) { // King of Fighters '98, The (Unl) [!]\r
224 if (a == 0x480000 || a == 0x4800e0 || a == 0x4824a0 || a == 0x488880) { d=0xaa<<8; goto end; }\r
225 else if (a == 0x4a8820) { d=0x0a<<8; goto end; }\r
226 // there is also a read @ 0x4F8820 which needs 0, but that is returned in default case\r
227 }\r
228 else if (*(int *)(Pico.rom+0x01b24) == 0x004013f9 && *(int *)(Pico.rom+0x01b28) == 0x00ff0000) { // Mahjong Lover (Unl) [!]\r
229 if (a == 0x400000) { d=0x90<<8; goto end; }\r
230 else if (a == 0x401000) { d=0xd3<<8; goto end; } // this one doesn't seem to be needed, the code does 2 comparisons and only then\r
231 // checks the result, which is of the above one. Left it just in case.\r
232 }\r
233 else if (*(int *)(Pico.rom+0x05254) == 0x0c3962d0 && *(int *)(Pico.rom+0x05258) == 0x00400055) { // Elf Wor (Unl)\r
234 if (a == 0x400000) { d=0x55<<8; goto end; }\r
235 else if (a == 0x400004) { d=0xc9<<8; goto end; } // this check is done if the above one fails\r
236 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
237 else if (a == 0x400006) { d=0x18<<8; goto end; } // similar to above\r
238 }\r
cc68a136 239 // our default behaviour is to return whatever was last written a 0x400000-0x7fffff range (used by Squirrel King (R) [!])\r
4f672280 240 // Lion King II, The (Unl) [!] writes @ 400000 and wants to get that val @ 400002 and wites another val\r
241 // @ 400004 which is expected @ 400006, so we really remember 2 values here\r
cc68a136 242 d = Pico.m.prot_bytes[(a>>2)&1]<<8;\r
243 }\r
244 else if (a == 0xa13000 && Pico.romsize >= 1024*1024) {\r
245 if (*(int *)(Pico.rom+0xc8af0) == 0x30133013 && *(int *)(Pico.rom+0xc8af4) == 0x000f0240) { // Rockman X3 (Unl) [!]\r
4f672280 246 d=0x0c; goto end;\r
247 }\r
cc68a136 248 else if (*(int *)(Pico.rom+0x28888) == 0x07fc0000 && *(int *)(Pico.rom+0x2888c) == 0x4eb94e75) { // Bug's Life, A (Unl) [!]\r
4f672280 249 d=0x28; goto end; // does the check from RAM\r
250 }\r
cc68a136 251 else if (*(int *)(Pico.rom+0xc8778) == 0x30133013 && *(int *)(Pico.rom+0xc877c) == 0x000f0240) { // Super Mario Bros. (Unl) [!]\r
4f672280 252 d=0x0c; goto end; // seems to be the same code as in Rockman X3 (Unl) [!]\r
253 }\r
cc68a136 254 else if (*(int *)(Pico.rom+0xf20ec) == 0x30143013 && *(int *)(Pico.rom+0xf20f0) == 0x000f0200) { // Super Mario 2 1998 (Unl) [!]\r
4f672280 255 d=0x0a; goto end;\r
256 }\r
cc68a136 257 }\r
258 else if (a == 0xa13002) { // Pocket Monsters (Unl)\r
259 d=0x01; goto end;\r
260 }\r
261 else if (a == 0xa1303E) { // Pocket Monsters (Unl)\r
262 d=0x1f; goto end;\r
263 }\r
264 else if (a == 0x30fe02) {\r
265 // Virtua Racing - just for fun\r
4f672280 266 // this seems to be some flag that SVP is ready or something similar\r
cc68a136 267 d=1; goto end;\r
268 }\r
269\r
270end:\r
1dceadae 271 elprintf(EL_UIO, "strange r%i: [%06x] %04x @%06x", realsize, a&0xffffff, d, SekPc);\r
cc68a136 272 return d;\r
273}\r
274\r
cc68a136 275\r
276//extern UINT32 mz80GetRegisterValue(void *, UINT32);\r
277\r
fa1e5e29 278static void OtherWrite8End(u32 a,u32 d,int realsize)\r
cc68a136 279{\r
cc68a136 280 // sram\r
cc68a136 281 if(a >= SRam.start && a <= SRam.end) {\r
1dceadae 282 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d, SekPc);\r
7969166e 283 SRAMWrite(a, d);\r
cc68a136 284 return;\r
285 }\r
286\r
287#ifdef _ASM_MEMORY_C\r
288 // special ROM hardware (currently only banking and sram reg supported)\r
289 if((a&0xfffff1) == 0xA130F1) {\r
290 PicoWriteRomHW_SSF2(a, d); // SSF2 or SRAM\r
291 return;\r
292 }\r
293#else\r
294 // sram access register\r
295 if(a == 0xA130F1) {\r
1dceadae 296 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
721cd396 297 Pico.m.sram_reg &= ~3;\r
298 Pico.m.sram_reg |= (u8)(d&3);\r
cc68a136 299 return;\r
300 }\r
301#endif\r
1dceadae 302 elprintf(EL_UIO, "strange w%i: %06x, %08x @%06x", realsize, a&0xffffff, d, SekPc);\r
cc68a136 303\r
304 if(a >= 0xA13004 && a < 0xA13040) {\r
305 // dumb 12-in-1 or 4-in-1 banking support\r
4f672280 306 int len;\r
307 a &= 0x3f; a <<= 16;\r
308 len = Pico.romsize - a;\r
309 if (len <= 0) return; // invalid/missing bank\r
310 if (len > 0x200000) len = 0x200000; // 2 megs\r
311 memcpy(Pico.rom, Pico.rom+a, len); // code which does this is in RAM so this is safe.\r
cc68a136 312 return;\r
313 }\r
314\r
315 // for games with simple protection devices, discovered by Haze\r
316 else if ((a>>22) == 1)\r
317 Pico.m.prot_bytes[(a>>2)&1] = (u8)d;\r
318}\r
319\r
fa1e5e29 320#include "MemoryCmn.c"\r
321\r
cc68a136 322\r
323// -----------------------------------------------------------------\r
324// Read Rom and read Ram\r
325\r
326#ifndef _ASM_MEMORY_C\r
8ab3e3c1 327PICO_INTERNAL_ASM u32 PicoRead8(u32 a)\r
cc68a136 328{\r
329 u32 d=0;\r
330\r
331 if ((a&0xe00000)==0xe00000) { d = *(u8 *)(Pico.ram+((a^1)&0xffff)); goto end; } // Ram\r
332\r
333 a&=0xffffff;\r
334\r
03e4f2a3 335#ifndef EMU_CORE_DEBUG\r
cc68a136 336 // sram\r
b5e5172d 337 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
7969166e 338 d = SRAMRead(a);\r
1dceadae 339 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
7969166e 340 goto end;\r
cc68a136 341 }\r
342#endif\r
343\r
344 if (a<Pico.romsize) { d = *(u8 *)(Pico.rom+(a^1)); goto end; } // Rom\r
4f65685b 345 log_io(a, 8, 0);\r
cc68a136 346 if ((a&0xff4000)==0xa00000) { d=z80Read8(a); goto end; } // Z80 Ram\r
347\r
b542be46 348 if ((a&0xe700e0)==0xc00000) // VDP\r
349 d=PicoVideoRead(a);\r
350 else d=OtherRead16(a&~1, 8);\r
351 if ((a&1)==0) d>>=8;\r
352\r
81fda4e8 353end:\r
ca61ee42 354 elprintf(EL_IO, "r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPc);\r
03e4f2a3 355#ifdef EMU_CORE_DEBUG\r
b5e5172d 356 if (a>=Pico.romsize) {\r
cc68a136 357 lastread_a = a;\r
358 lastread_d[lrp_cyc++&15] = (u8)d;\r
359 }\r
360#endif\r
0af33fe0 361 return d;\r
cc68a136 362}\r
363\r
8ab3e3c1 364PICO_INTERNAL_ASM u32 PicoRead16(u32 a)\r
cc68a136 365{\r
0af33fe0 366 u32 d=0;\r
cc68a136 367\r
368 if ((a&0xe00000)==0xe00000) { d=*(u16 *)(Pico.ram+(a&0xfffe)); goto end; } // Ram\r
369\r
370 a&=0xfffffe;\r
371\r
03e4f2a3 372#ifndef EMU_CORE_DEBUG\r
cc68a136 373 // sram\r
b5e5172d 374 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
9dc09829 375 d = SRAMRead16(a);\r
1dceadae 376 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
cc68a136 377 goto end;\r
378 }\r
379#endif\r
380\r
381 if (a<Pico.romsize) { d = *(u16 *)(Pico.rom+a); goto end; } // Rom\r
4f65685b 382 log_io(a, 16, 0);\r
cc68a136 383\r
b542be46 384 if ((a&0xe700e0)==0xc00000)\r
385 d = PicoVideoRead(a);\r
386 else d = OtherRead16(a, 16);\r
cc68a136 387\r
1dceadae 388end:\r
ca61ee42 389 elprintf(EL_IO, "r16: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
03e4f2a3 390#ifdef EMU_CORE_DEBUG\r
b5e5172d 391 if (a>=Pico.romsize) {\r
cc68a136 392 lastread_a = a;\r
393 lastread_d[lrp_cyc++&15] = d;\r
394 }\r
395#endif\r
396 return d;\r
397}\r
398\r
8ab3e3c1 399PICO_INTERNAL_ASM u32 PicoRead32(u32 a)\r
cc68a136 400{\r
401 u32 d=0;\r
402\r
403 if ((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); d = (pm[0]<<16)|pm[1]; goto end; } // Ram\r
404\r
405 a&=0xfffffe;\r
406\r
407 // sram\r
7969166e 408 if(a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
9dc09829 409 d = (SRAMRead16(a)<<16)|SRAMRead16(a+2);\r
1dceadae 410 elprintf(EL_SRAMIO, "sram r32 [%06x] %08x @ %06x", a, d, SekPc);\r
cc68a136 411 goto end;\r
412 }\r
413\r
414 if (a<Pico.romsize) { u16 *pm=(u16 *)(Pico.rom+a); d = (pm[0]<<16)|pm[1]; goto end; } // Rom\r
4f65685b 415 log_io(a, 32, 0);\r
cc68a136 416\r
b542be46 417 if ((a&0xe700e0)==0xc00000)\r
418 d = (PicoVideoRead(a)<<16)|PicoVideoRead(a+2);\r
419 else d = (OtherRead16(a, 32)<<16)|OtherRead16(a+2, 32);\r
cc68a136 420\r
1dceadae 421end:\r
ca61ee42 422 elprintf(EL_IO, "r32: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
03e4f2a3 423#ifdef EMU_CORE_DEBUG\r
b5e5172d 424 if (a>=Pico.romsize) {\r
cc68a136 425 lastread_a = a;\r
426 lastread_d[lrp_cyc++&15] = d;\r
427 }\r
428#endif\r
429 return d;\r
430}\r
431#endif\r
432\r
433// -----------------------------------------------------------------\r
434// Write Ram\r
435\r
3ec29f01 436#if !defined(_ASM_MEMORY_C) || defined(_ASM_MEMORY_C_AMIPS)\r
8ab3e3c1 437PICO_INTERNAL_ASM void PicoWrite8(u32 a,u8 d)\r
cc68a136 438{\r
ca61ee42 439 elprintf(EL_IO, "w8 : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
03e4f2a3 440#ifdef EMU_CORE_DEBUG\r
cc68a136 441 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
442#endif\r
cc68a136 443\r
d9153729 444 if ((a&0xe00000)==0xe00000) { *(u8 *)(Pico.ram+((a^1)&0xffff))=d; return; } // Ram\r
4f65685b 445 log_io(a, 8, 1);\r
cc68a136 446\r
447 a&=0xffffff;\r
fb9bec94 448 OtherWrite8(a,d);\r
cc68a136 449}\r
e5503e2f 450#endif\r
cc68a136 451\r
8ab3e3c1 452void PicoWrite16(u32 a,u16 d)\r
cc68a136 453{\r
ca61ee42 454 elprintf(EL_IO, "w16: %06x, %04x", a&0xffffff, d);\r
03e4f2a3 455#ifdef EMU_CORE_DEBUG\r
cc68a136 456 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
457#endif\r
cc68a136 458\r
459 if ((a&0xe00000)==0xe00000) { *(u16 *)(Pico.ram+(a&0xfffe))=d; return; } // Ram\r
4f65685b 460 log_io(a, 16, 1);\r
cc68a136 461\r
462 a&=0xfffffe;\r
b542be46 463 if ((a&0xe700e0)==0xc00000) { PicoVideoWrite(a,(u16)d); return; } // VDP\r
cc68a136 464 OtherWrite16(a,d);\r
465}\r
466\r
8ab3e3c1 467static void PicoWrite32(u32 a,u32 d)\r
cc68a136 468{\r
ca61ee42 469 elprintf(EL_IO, "w32: %06x, %08x", a&0xffffff, d);\r
03e4f2a3 470#ifdef EMU_CORE_DEBUG\r
cc68a136 471 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
472#endif\r
473\r
474 if ((a&0xe00000)==0xe00000)\r
475 {\r
476 // Ram:\r
477 u16 *pm=(u16 *)(Pico.ram+(a&0xfffe));\r
478 pm[0]=(u16)(d>>16); pm[1]=(u16)d;\r
479 return;\r
480 }\r
4f65685b 481 log_io(a, 32, 1);\r
cc68a136 482\r
483 a&=0xfffffe;\r
b542be46 484 if ((a&0xe700e0)==0xc00000)\r
485 {\r
486 // VDP:\r
487 PicoVideoWrite(a, (u16)(d>>16));\r
488 PicoVideoWrite(a+2,(u16)d);\r
489 return;\r
490 }\r
491\r
cc68a136 492 OtherWrite16(a, (u16)(d>>16));\r
493 OtherWrite16(a+2,(u16)d);\r
494}\r
495\r
496\r
497// -----------------------------------------------------------------\r
f53f286a 498\r
499// TODO: asm code\r
f8ef8ff7 500static void OtherWrite16End(u32 a,u32 d,int realsize)\r
501{\r
502 PicoWrite8Hook(a, d>>8, realsize);\r
503 PicoWrite8Hook(a+1,d&0xff, realsize);\r
504}\r
f53f286a 505\r
f8ef8ff7 506u32 (*PicoRead16Hook) (u32 a, int realsize) = OtherRead16End;\r
507void (*PicoWrite8Hook) (u32 a, u32 d, int realsize) = OtherWrite8End;\r
508void (*PicoWrite16Hook)(u32 a, u32 d, int realsize) = OtherWrite16End;\r
509\r
510PICO_INTERNAL void PicoMemResetHooks(void)\r
cc68a136 511{\r
f53f286a 512 // default unmapped/cart specific handlers\r
513 PicoRead16Hook = OtherRead16End;\r
514 PicoWrite8Hook = OtherWrite8End;\r
f8ef8ff7 515 PicoWrite16Hook = OtherWrite16End;\r
516}\r
f53f286a 517\r
f8ef8ff7 518PICO_INTERNAL void PicoMemSetup(void)\r
519{\r
cc68a136 520 // Setup memory callbacks:\r
70357ce5 521#ifdef EMU_C68K\r
3aa1e148 522 PicoCpuCM68k.checkpc=PicoCheckPc;\r
523 PicoCpuCM68k.fetch8 =PicoCpuCM68k.read8 =PicoRead8;\r
524 PicoCpuCM68k.fetch16=PicoCpuCM68k.read16=PicoRead16;\r
525 PicoCpuCM68k.fetch32=PicoCpuCM68k.read32=PicoRead32;\r
526 PicoCpuCM68k.write8 =PicoWrite8;\r
527 PicoCpuCM68k.write16=PicoWrite16;\r
528 PicoCpuCM68k.write32=PicoWrite32;\r
cc68a136 529#endif\r
70357ce5 530#ifdef EMU_F68K\r
3aa1e148 531 PicoCpuFM68k.read_byte =PicoRead8;\r
532 PicoCpuFM68k.read_word =PicoRead16;\r
533 PicoCpuFM68k.read_long =PicoRead32;\r
534 PicoCpuFM68k.write_byte=PicoWrite8;\r
535 PicoCpuFM68k.write_word=PicoWrite16;\r
536 PicoCpuFM68k.write_long=PicoWrite32;\r
537\r
538 // setup FAME fetchmap\r
539 {\r
540 int i;\r
541 // by default, point everything to fitst 64k of ROM\r
542 for (i = 0; i < M68K_FETCHBANK1; i++)\r
543 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
544 // now real ROM\r
545 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
546 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom;\r
547 // .. and RAM\r
548 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
549 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
550 }\r
70357ce5 551#endif\r
cc68a136 552}\r
553\r
cc68a136 554\r
555#ifdef EMU_M68K\r
556unsigned int m68k_read_pcrelative_CD8 (unsigned int a);\r
557unsigned int m68k_read_pcrelative_CD16(unsigned int a);\r
558unsigned int m68k_read_pcrelative_CD32(unsigned int a);\r
559\r
560// these are allowed to access RAM\r
b5e5172d 561static unsigned int m68k_read_8 (unsigned int a, int do_fake)\r
562{\r
cc68a136 563 a&=0xffffff;\r
b5e5172d 564 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u8 *)(Pico.rom+(a^1)); // Rom\r
03e4f2a3 565#ifdef EMU_CORE_DEBUG\r
2d0b15bb 566 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 567#endif\r
b5e5172d 568 if(PicoMCD&1) return m68k_read_pcrelative_CD8(a);\r
cc68a136 569 if((a&0xe00000)==0xe00000) return *(u8 *)(Pico.ram+((a^1)&0xffff)); // Ram\r
2d0b15bb 570 return 0;\r
cc68a136 571}\r
b5e5172d 572static unsigned int m68k_read_16(unsigned int a, int do_fake)\r
573{\r
cc68a136 574 a&=0xffffff;\r
b5e5172d 575 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u16 *)(Pico.rom+(a&~1)); // Rom\r
03e4f2a3 576#ifdef EMU_CORE_DEBUG\r
2d0b15bb 577 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 578#endif\r
b5e5172d 579 if(PicoMCD&1) return m68k_read_pcrelative_CD16(a);\r
cc68a136 580 if((a&0xe00000)==0xe00000) return *(u16 *)(Pico.ram+(a&0xfffe)); // Ram\r
2d0b15bb 581 return 0;\r
cc68a136 582}\r
b5e5172d 583static unsigned int m68k_read_32(unsigned int a, int do_fake)\r
584{\r
cc68a136 585 a&=0xffffff;\r
b5e5172d 586 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) { u16 *pm=(u16 *)(Pico.rom+(a&~1)); return (pm[0]<<16)|pm[1]; }\r
03e4f2a3 587#ifdef EMU_CORE_DEBUG\r
2d0b15bb 588 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 589#endif\r
b5e5172d 590 if(PicoMCD&1) return m68k_read_pcrelative_CD32(a);\r
cc68a136 591 if((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); return (pm[0]<<16)|pm[1]; } // Ram\r
2d0b15bb 592 return 0;\r
cc68a136 593}\r
594\r
2d0b15bb 595unsigned int m68k_read_pcrelative_8 (unsigned int a) { return m68k_read_8 (a, 1); }\r
596unsigned int m68k_read_pcrelative_16(unsigned int a) { return m68k_read_16(a, 1); }\r
597unsigned int m68k_read_pcrelative_32(unsigned int a) { return m68k_read_32(a, 1); }\r
598unsigned int m68k_read_immediate_16(unsigned int a) { return m68k_read_16(a, 0); }\r
599unsigned int m68k_read_immediate_32(unsigned int a) { return m68k_read_32(a, 0); }\r
600unsigned int m68k_read_disassembler_8 (unsigned int a) { return m68k_read_8 (a, 0); }\r
601unsigned int m68k_read_disassembler_16(unsigned int a) { return m68k_read_16(a, 0); }\r
602unsigned int m68k_read_disassembler_32(unsigned int a) { return m68k_read_32(a, 0); }\r
cc68a136 603\r
03e4f2a3 604#ifdef EMU_CORE_DEBUG\r
cc68a136 605// ROM only\r
2d0b15bb 606unsigned int m68k_read_memory_8(unsigned int a)\r
607{\r
608 u8 d;\r
b5e5172d 609 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
610 d = *(u8 *) (Pico.rom+(a^1));\r
2d0b15bb 611 else d = (u8) lastread_d[lrp_mus++&15];\r
ca61ee42 612 elprintf(EL_IO, "r8_mu : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
2d0b15bb 613 return d;\r
614}\r
615unsigned int m68k_read_memory_16(unsigned int a)\r
616{\r
617 u16 d;\r
b5e5172d 618 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
619 d = *(u16 *)(Pico.rom+(a&~1));\r
2d0b15bb 620 else d = (u16) lastread_d[lrp_mus++&15];\r
ca61ee42 621 elprintf(EL_IO, "r16_mu: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
2d0b15bb 622 return d;\r
623}\r
624unsigned int m68k_read_memory_32(unsigned int a)\r
625{\r
626 u32 d;\r
b5e5172d 627 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
628 { u16 *pm=(u16 *)(Pico.rom+(a&~1));d=(pm[0]<<16)|pm[1]; }\r
629 else if (a <= 0x78) d = m68k_read_32(a, 0);\r
2d0b15bb 630 else d = lastread_d[lrp_mus++&15];\r
ca61ee42 631 elprintf(EL_IO, "r32_mu: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
2d0b15bb 632 return d;\r
633}\r
cc68a136 634\r
635// ignore writes, Cyclone already done that\r
636void m68k_write_memory_8(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
637void m68k_write_memory_16(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
638void m68k_write_memory_32(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
639#else\r
640unsigned char PicoReadCD8w (unsigned int a);\r
641unsigned short PicoReadCD16w(unsigned int a);\r
642unsigned int PicoReadCD32w(unsigned int a);\r
643void PicoWriteCD8w (unsigned int a, unsigned char d);\r
644void PicoWriteCD16w(unsigned int a, unsigned short d);\r
645void PicoWriteCD32w(unsigned int a, unsigned int d);\r
646\r
1dceadae 647/* it appears that Musashi doesn't always mask the unused bits */\r
cc68a136 648unsigned int m68k_read_memory_8(unsigned int address)\r
649{\r
1dceadae 650 unsigned int d = (PicoMCD&1) ? PicoReadCD8w(address) : PicoRead8(address);\r
651 return d&0xff;\r
cc68a136 652}\r
653\r
654unsigned int m68k_read_memory_16(unsigned int address)\r
655{\r
1dceadae 656 unsigned int d = (PicoMCD&1) ? PicoReadCD16w(address) : PicoRead16(address);\r
657 return d&0xffff;\r
cc68a136 658}\r
659\r
660unsigned int m68k_read_memory_32(unsigned int address)\r
661{\r
4f672280 662 return (PicoMCD&1) ? PicoReadCD32w(address) : PicoRead32(address);\r
cc68a136 663}\r
664\r
665void m68k_write_memory_8(unsigned int address, unsigned int value)\r
666{\r
4f672280 667 if (PicoMCD&1) PicoWriteCD8w(address, (u8)value); else PicoWrite8(address, (u8)value);\r
cc68a136 668}\r
669\r
670void m68k_write_memory_16(unsigned int address, unsigned int value)\r
671{\r
4f672280 672 if (PicoMCD&1) PicoWriteCD16w(address,(u16)value); else PicoWrite16(address,(u16)value);\r
cc68a136 673}\r
674\r
675void m68k_write_memory_32(unsigned int address, unsigned int value)\r
676{\r
4f672280 677 if (PicoMCD&1) PicoWriteCD32w(address, value); else PicoWrite32(address, value);\r
cc68a136 678}\r
679#endif\r
680#endif // EMU_M68K\r
681\r
682\r
683// -----------------------------------------------------------------\r
684// z80 memhandlers\r
685\r
eff55556 686PICO_INTERNAL unsigned char z80_read(unsigned short a)\r
cc68a136 687{\r
688 u8 ret = 0;\r
689\r
690 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
691 {\r
03e4f2a3 692 if (PicoOpt&1) ret = (u8) YM2612Read();\r
693 return ret;\r
cc68a136 694 }\r
695\r
696 if (a>=0x8000)\r
697 {\r
81fda4e8 698 extern u32 PicoReadM68k8(u32 a);\r
cc68a136 699 u32 addr68k;\r
700 addr68k=Pico.m.z80_bank68k<<15;\r
701 addr68k+=a&0x7fff;\r
702\r
81fda4e8 703 if (PicoMCD & 1)\r
704 ret = PicoReadM68k8(addr68k);\r
705 else ret = PicoRead8(addr68k);\r
69996cb7 706 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
03e4f2a3 707 return ret;\r
cc68a136 708 }\r
709\r
b542be46 710 // should not be needed, cores should be able to access RAM themselves\r
03e4f2a3 711 if (a<0x4000) return Pico.zram[a&0x1fff];\r
cc68a136 712\r
69996cb7 713 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, ret);\r
cc68a136 714 return ret;\r
715}\r
716\r
a4221917 717#ifndef _USE_CZ80\r
eff55556 718PICO_INTERNAL_ASM void z80_write(unsigned char data, unsigned short a)\r
a4221917 719#else\r
720PICO_INTERNAL_ASM void z80_write(unsigned int a, unsigned char data)\r
721#endif\r
cc68a136 722{\r
cc68a136 723 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
724 {\r
fa283c9a 725 if(PicoOpt&1) emustatus|=YM2612Write(a, data) & 1;\r
cc68a136 726 return;\r
727 }\r
728\r
729 if ((a&0xfff9)==0x7f11) // 7f11 7f13 7f15 7f17\r
730 {\r
731 if(PicoOpt&2) SN76496Write(data);\r
732 return;\r
733 }\r
734\r
735 if ((a>>8)==0x60)\r
736 {\r
737 Pico.m.z80_bank68k>>=1;\r
738 Pico.m.z80_bank68k|=(data&1)<<8;\r
739 Pico.m.z80_bank68k&=0x1ff; // 9 bits and filled in the new top one\r
740 return;\r
741 }\r
742\r
743 if (a>=0x8000)\r
744 {\r
81fda4e8 745 extern void PicoWriteM68k8(u32 a,u8 d);\r
cc68a136 746 u32 addr68k;\r
747 addr68k=Pico.m.z80_bank68k<<15;\r
748 addr68k+=a&0x7fff;\r
69996cb7 749 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
81fda4e8 750 if (PicoMCD & 1)\r
751 PicoWriteM68k8(addr68k, data);\r
752 else PicoWrite8(addr68k, data);\r
cc68a136 753 return;\r
754 }\r
755\r
b542be46 756 // should not be needed\r
cc68a136 757 if (a<0x4000) { Pico.zram[a&0x1fff]=data; return; }\r
69996cb7 758\r
759 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
cc68a136 760}\r
761\r
a4221917 762#ifndef _USE_CZ80\r
763PICO_INTERNAL unsigned short z80_read16(unsigned short a)\r
764{\r
a4221917 765 return (u16) ( (u16)z80_read(a) | ((u16)z80_read((u16)(a+1))<<8) );\r
766}\r
767\r
eff55556 768PICO_INTERNAL void z80_write16(unsigned short data, unsigned short a)\r
cc68a136 769{\r
cc68a136 770 z80_write((unsigned char) data,a);\r
771 z80_write((unsigned char)(data>>8),(u16)(a+1));\r
772}\r
a4221917 773#endif\r
cc68a136 774\r