32x: drc: finish MAC, gen drc entry/exit (for statically alloced regs)
[picodrive.git] / cpu / drc / emit_arm.c
CommitLineData
65ca3034 1// Basic macros to emit ARM instructions and some utils
2
65c75cb0 3// (c) Copyright 2008-2009, Grazvydas "notaz" Ignotas
65ca3034 4// Free for non-commercial use.
5
65c75cb0 6#define CONTEXT_REG 7
7
8// XXX: tcache_ptr type for SVP and SH2 compilers differs..
9#define EMIT_PTR(ptr, x) \
10 do { \
11 *(u32 *)ptr = x; \
12 ptr = (void *)((u8 *)ptr + sizeof(u32)); \
553c3eaa 13 COUNT_OP; \
65c75cb0 14 } while (0)
15
16#define EMIT(x) EMIT_PTR(tcache_ptr, x)
5c129565 17
e807ac75 18#define A_R4M (1 << 4)
19#define A_R5M (1 << 5)
20#define A_R6M (1 << 6)
21#define A_R7M (1 << 7)
22#define A_R8M (1 << 8)
23#define A_R9M (1 << 9)
24#define A_R10M (1 << 10)
25#define A_R11M (1 << 11)
5c129565 26#define A_R14M (1 << 14)
8796b7ee 27#define A_R15M (1 << 15)
5c129565 28
29#define A_COND_AL 0xe
b9c1d012 30#define A_COND_EQ 0x0
bad5731d 31#define A_COND_NE 0x1
3863edbd 32#define A_COND_HS 0x2
33#define A_COND_LO 0x3
bad5731d 34#define A_COND_MI 0x4
35#define A_COND_PL 0x5
3863edbd 36#define A_COND_VS 0x6
37#define A_COND_VC 0x7
38#define A_COND_HI 0x8
80599a42 39#define A_COND_LS 0x9
3863edbd 40#define A_COND_GE 0xa
41#define A_COND_LT 0xb
42#define A_COND_GT 0xc
45883918 43#define A_COND_LE 0xd
ed8cf79b 44#define A_COND_CS A_COND_HS
45#define A_COND_CC A_COND_LO
5c129565 46
80599a42 47/* unified conditions */
48#define DCOND_EQ A_COND_EQ
49#define DCOND_NE A_COND_NE
50#define DCOND_MI A_COND_MI
51#define DCOND_PL A_COND_PL
3863edbd 52#define DCOND_HI A_COND_HI
53#define DCOND_HS A_COND_HS
54#define DCOND_LO A_COND_LO
55#define DCOND_GE A_COND_GE
56#define DCOND_GT A_COND_GT
57#define DCOND_LT A_COND_LT
58#define DCOND_LS A_COND_LS
59#define DCOND_LE A_COND_LE
60#define DCOND_VS A_COND_VS
61#define DCOND_VC A_COND_VC
80599a42 62
5c129565 63/* addressing mode 1 */
64#define A_AM1_LSL 0
65#define A_AM1_LSR 1
66#define A_AM1_ASR 2
67#define A_AM1_ROR 3
68
69#define A_AM1_IMM(ror2,imm8) (((ror2)<<8) | (imm8) | 0x02000000)
70#define A_AM1_REG_XIMM(shift_imm,shift_op,rm) (((shift_imm)<<7) | ((shift_op)<<5) | (rm))
89fea1e9 71#define A_AM1_REG_XREG(rs,shift_op,rm) (((rs)<<8) | ((shift_op)<<5) | 0x10 | (rm))
5c129565 72
73/* data processing op */
5d817c91 74#define A_OP_AND 0x0
89fea1e9 75#define A_OP_EOR 0x1
5d817c91 76#define A_OP_SUB 0x2
89fea1e9 77#define A_OP_RSB 0x3
f48f5e3b 78#define A_OP_ADD 0x4
3863edbd 79#define A_OP_ADC 0x5
80#define A_OP_SBC 0x6
52d759c3 81#define A_OP_RSC 0x7
b9c1d012 82#define A_OP_TST 0x8
80599a42 83#define A_OP_TEQ 0x9
0e4d7ba5 84#define A_OP_CMP 0xa
8796b7ee 85#define A_OP_CMN 0xa
5c129565 86#define A_OP_ORR 0xc
87#define A_OP_MOV 0xd
5d817c91 88#define A_OP_BIC 0xe
3863edbd 89#define A_OP_MVN 0xf
5c129565 90
91#define EOP_C_DOP_X(cond,op,s,rn,rd,shifter_op) \
92 EMIT(((cond)<<28) | ((op)<< 21) | ((s)<<20) | ((rn)<<16) | ((rd)<<12) | (shifter_op))
93
89fea1e9 94#define EOP_C_DOP_IMM( cond,op,s,rn,rd,ror2,imm8) EOP_C_DOP_X(cond,op,s,rn,rd,A_AM1_IMM(ror2,imm8))
95#define EOP_C_DOP_REG_XIMM(cond,op,s,rn,rd,shift_imm,shift_op,rm) EOP_C_DOP_X(cond,op,s,rn,rd,A_AM1_REG_XIMM(shift_imm,shift_op,rm))
96#define EOP_C_DOP_REG_XREG(cond,op,s,rn,rd,rs, shift_op,rm) EOP_C_DOP_X(cond,op,s,rn,rd,A_AM1_REG_XREG(rs, shift_op,rm))
5c129565 97
5d817c91 98#define EOP_MOV_IMM(rd, ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_MOV,0, 0,rd,ror2,imm8)
52d759c3 99#define EOP_MVN_IMM(rd, ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_MVN,0, 0,rd,ror2,imm8)
5d817c91 100#define EOP_ORR_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_ORR,0,rn,rd,ror2,imm8)
3863edbd 101#define EOP_EOR_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_EOR,0,rn,rd,ror2,imm8)
5d817c91 102#define EOP_ADD_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_ADD,0,rn,rd,ror2,imm8)
103#define EOP_BIC_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_BIC,0,rn,rd,ror2,imm8)
104#define EOP_AND_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_AND,0,rn,rd,ror2,imm8)
d274c33b 105#define EOP_SUB_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_SUB,0,rn,rd,ror2,imm8)
bad5731d 106#define EOP_TST_IMM( rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_TST,1,rn, 0,ror2,imm8)
45883918 107#define EOP_CMP_IMM( rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_CMP,1,rn, 0,ror2,imm8)
89fea1e9 108#define EOP_RSB_IMM(rd,rn,ror2,imm8) EOP_C_DOP_IMM(A_COND_AL,A_OP_RSB,0,rn,rd,ror2,imm8)
5c129565 109
80599a42 110#define EOP_MOV_IMM_C(cond,rd, ror2,imm8) EOP_C_DOP_IMM(cond,A_OP_MOV,0, 0,rd,ror2,imm8)
111#define EOP_ORR_IMM_C(cond,rd,rn,ror2,imm8) EOP_C_DOP_IMM(cond,A_OP_ORR,0,rn,rd,ror2,imm8)
112#define EOP_RSB_IMM_C(cond,rd,rn,ror2,imm8) EOP_C_DOP_IMM(cond,A_OP_RSB,0,rn,rd,ror2,imm8)
113
114#define EOP_MOV_REG(cond,s,rd, rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_MOV,s, 0,rd,shift_imm,shift_op,rm)
52d759c3 115#define EOP_MVN_REG(cond,s,rd, rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_MVN,s, 0,rd,shift_imm,shift_op,rm)
80599a42 116#define EOP_ORR_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_ORR,s,rn,rd,shift_imm,shift_op,rm)
117#define EOP_ADD_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_ADD,s,rn,rd,shift_imm,shift_op,rm)
3863edbd 118#define EOP_ADC_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_ADC,s,rn,rd,shift_imm,shift_op,rm)
80599a42 119#define EOP_SUB_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_SUB,s,rn,rd,shift_imm,shift_op,rm)
3863edbd 120#define EOP_SBC_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_SBC,s,rn,rd,shift_imm,shift_op,rm)
121#define EOP_AND_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_AND,s,rn,rd,shift_imm,shift_op,rm)
122#define EOP_EOR_REG(cond,s,rd,rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_EOR,s,rn,rd,shift_imm,shift_op,rm)
123#define EOP_CMP_REG(cond, rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_CMP,1,rn, 0,shift_imm,shift_op,rm)
80599a42 124#define EOP_TST_REG(cond, rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_TST,1,rn, 0,shift_imm,shift_op,rm)
125#define EOP_TEQ_REG(cond, rn,rm,shift_op,shift_imm) EOP_C_DOP_REG_XIMM(cond,A_OP_TEQ,1,rn, 0,shift_imm,shift_op,rm)
89fea1e9 126
80599a42 127#define EOP_MOV_REG2(s,rd, rm,shift_op,rs) EOP_C_DOP_REG_XREG(A_COND_AL,A_OP_MOV,s, 0,rd,rs,shift_op,rm)
128#define EOP_ADD_REG2(s,rd,rn,rm,shift_op,rs) EOP_C_DOP_REG_XREG(A_COND_AL,A_OP_ADD,s,rn,rd,rs,shift_op,rm)
129#define EOP_SUB_REG2(s,rd,rn,rm,shift_op,rs) EOP_C_DOP_REG_XREG(A_COND_AL,A_OP_SUB,s,rn,rd,rs,shift_op,rm)
5c129565 130
80599a42 131#define EOP_MOV_REG_SIMPLE(rd,rm) EOP_MOV_REG(A_COND_AL,0,rd,rm,A_AM1_LSL,0)
132#define EOP_MOV_REG_LSL(rd, rm,shift_imm) EOP_MOV_REG(A_COND_AL,0,rd,rm,A_AM1_LSL,shift_imm)
133#define EOP_MOV_REG_LSR(rd, rm,shift_imm) EOP_MOV_REG(A_COND_AL,0,rd,rm,A_AM1_LSR,shift_imm)
134#define EOP_MOV_REG_ASR(rd, rm,shift_imm) EOP_MOV_REG(A_COND_AL,0,rd,rm,A_AM1_ASR,shift_imm)
135#define EOP_MOV_REG_ROR(rd, rm,shift_imm) EOP_MOV_REG(A_COND_AL,0,rd,rm,A_AM1_ROR,shift_imm)
5c129565 136
80599a42 137#define EOP_ORR_REG_SIMPLE(rd,rm) EOP_ORR_REG(A_COND_AL,0,rd,rd,rm,A_AM1_LSL,0)
138#define EOP_ORR_REG_LSL(rd,rn,rm,shift_imm) EOP_ORR_REG(A_COND_AL,0,rd,rn,rm,A_AM1_LSL,shift_imm)
139#define EOP_ORR_REG_LSR(rd,rn,rm,shift_imm) EOP_ORR_REG(A_COND_AL,0,rd,rn,rm,A_AM1_LSR,shift_imm)
140#define EOP_ORR_REG_ASR(rd,rn,rm,shift_imm) EOP_ORR_REG(A_COND_AL,0,rd,rn,rm,A_AM1_ASR,shift_imm)
141#define EOP_ORR_REG_ROR(rd,rn,rm,shift_imm) EOP_ORR_REG(A_COND_AL,0,rd,rn,rm,A_AM1_ROR,shift_imm)
5d817c91 142
80599a42 143#define EOP_ADD_REG_SIMPLE(rd,rm) EOP_ADD_REG(A_COND_AL,0,rd,rd,rm,A_AM1_LSL,0)
144#define EOP_ADD_REG_LSL(rd,rn,rm,shift_imm) EOP_ADD_REG(A_COND_AL,0,rd,rn,rm,A_AM1_LSL,shift_imm)
145#define EOP_ADD_REG_LSR(rd,rn,rm,shift_imm) EOP_ADD_REG(A_COND_AL,0,rd,rn,rm,A_AM1_LSR,shift_imm)
f48f5e3b 146
80599a42 147#define EOP_TST_REG_SIMPLE(rn,rm) EOP_TST_REG(A_COND_AL, rn, 0,A_AM1_LSL,rm)
b9c1d012 148
80599a42 149#define EOP_MOV_REG2_LSL(rd, rm,rs) EOP_MOV_REG2(0,rd, rm,A_AM1_LSL,rs)
150#define EOP_MOV_REG2_ROR(rd, rm,rs) EOP_MOV_REG2(0,rd, rm,A_AM1_ROR,rs)
151#define EOP_ADD_REG2_LSL(rd,rn,rm,rs) EOP_ADD_REG2(0,rd,rn,rm,A_AM1_LSL,rs)
152#define EOP_SUB_REG2_LSL(rd,rn,rm,rs) EOP_SUB_REG2(0,rd,rn,rm,A_AM1_LSL,rs)
89fea1e9 153
f48f5e3b 154/* addressing mode 2 */
155#define EOP_C_AM2_IMM(cond,u,b,l,rn,rd,offset_12) \
5c129565 156 EMIT(((cond)<<28) | 0x05000000 | ((u)<<23) | ((b)<<22) | ((l)<<20) | ((rn)<<16) | ((rd)<<12) | (offset_12))
157
f48f5e3b 158/* addressing mode 3 */
ede7220f 159#define EOP_C_AM3(cond,u,r,l,rn,rd,s,h,immed_reg) \
160 EMIT(((cond)<<28) | 0x01000090 | ((u)<<23) | ((r)<<22) | ((l)<<20) | ((rn)<<16) | ((rd)<<12) | \
161 ((s)<<6) | ((h)<<5) | (immed_reg))
162
163#define EOP_C_AM3_IMM(cond,u,l,rn,rd,s,h,offset_8) EOP_C_AM3(cond,u,1,l,rn,rd,s,h,(((offset_8)&0xf0)<<4)|((offset_8)&0xf))
164
165#define EOP_C_AM3_REG(cond,u,l,rn,rd,s,h,rm) EOP_C_AM3(cond,u,0,l,rn,rd,s,h,rm)
f48f5e3b 166
167/* ldr and str */
168#define EOP_LDR_IMM( rd,rn,offset_12) EOP_C_AM2_IMM(A_COND_AL,1,0,1,rn,rd,offset_12)
169#define EOP_LDR_NEGIMM(rd,rn,offset_12) EOP_C_AM2_IMM(A_COND_AL,0,0,1,rn,rd,offset_12)
170#define EOP_LDR_SIMPLE(rd,rn) EOP_C_AM2_IMM(A_COND_AL,1,0,1,rn,rd,0)
171#define EOP_STR_IMM( rd,rn,offset_12) EOP_C_AM2_IMM(A_COND_AL,1,0,0,rn,rd,offset_12)
172#define EOP_STR_SIMPLE(rd,rn) EOP_C_AM2_IMM(A_COND_AL,1,0,0,rn,rd,0)
173
5d817c91 174#define EOP_LDRH_IMM( rd,rn,offset_8) EOP_C_AM3_IMM(A_COND_AL,1,1,rn,rd,0,1,offset_8)
175#define EOP_LDRH_SIMPLE(rd,rn) EOP_C_AM3_IMM(A_COND_AL,1,1,rn,rd,0,1,0)
ede7220f 176#define EOP_LDRH_REG( rd,rn,rm) EOP_C_AM3_REG(A_COND_AL,1,1,rn,rd,0,1,rm)
5d817c91 177#define EOP_STRH_IMM( rd,rn,offset_8) EOP_C_AM3_IMM(A_COND_AL,1,0,rn,rd,0,1,offset_8)
178#define EOP_STRH_SIMPLE(rd,rn) EOP_C_AM3_IMM(A_COND_AL,1,0,rn,rd,0,1,0)
d5276282 179#define EOP_STRH_REG( rd,rn,rm) EOP_C_AM3_REG(A_COND_AL,1,0,rn,rd,0,1,rm)
5c129565 180
181/* ldm and stm */
182#define EOP_XXM(cond,p,u,s,w,l,rn,list) \
183 EMIT(((cond)<<28) | (1<<27) | ((p)<<24) | ((u)<<23) | ((s)<<22) | ((w)<<21) | ((l)<<20) | ((rn)<<16) | (list))
184
8796b7ee 185#define EOP_STMFD(rb,list) EOP_XXM(A_COND_AL,1,0,0,1,0,rb,list)
186#define EOP_LDMFD(rb,list) EOP_XXM(A_COND_AL,0,1,0,1,1,rb,list)
5c129565 187
188/* branches */
189#define EOP_C_BX(cond,rm) \
190 EMIT(((cond)<<28) | 0x012fff10 | (rm))
191
192#define EOP_BX(rm) EOP_C_BX(A_COND_AL,rm)
193
f0d7b1fa 194#define EOP_C_B_PTR(ptr,cond,l,signed_immed_24) \
195 EMIT_PTR(ptr, ((cond)<<28) | 0x0a000000 | ((l)<<24) | (signed_immed_24))
196
e807ac75 197#define EOP_C_B(cond,l,signed_immed_24) \
f0d7b1fa 198 EOP_C_B_PTR(tcache_ptr,cond,l,signed_immed_24)
e807ac75 199
200#define EOP_B( signed_immed_24) EOP_C_B(A_COND_AL,0,signed_immed_24)
201#define EOP_BL(signed_immed_24) EOP_C_B(A_COND_AL,1,signed_immed_24)
202
d274c33b 203/* misc */
204#define EOP_C_MUL(cond,s,rd,rs,rm) \
205 EMIT(((cond)<<28) | ((s)<<20) | ((rd)<<16) | ((rs)<<8) | 0x90 | (rm))
206
3863edbd 207#define EOP_C_UMULL(cond,s,rdhi,rdlo,rs,rm) \
208 EMIT(((cond)<<28) | 0x00800000 | ((s)<<20) | ((rdhi)<<16) | ((rdlo)<<12) | ((rs)<<8) | 0x90 | (rm))
209
210#define EOP_C_SMULL(cond,s,rdhi,rdlo,rs,rm) \
211 EMIT(((cond)<<28) | 0x00c00000 | ((s)<<20) | ((rdhi)<<16) | ((rdlo)<<12) | ((rs)<<8) | 0x90 | (rm))
212
f0d7b1fa 213#define EOP_C_SMLAL(cond,s,rdhi,rdlo,rs,rm) \
214 EMIT(((cond)<<28) | 0x00e00000 | ((s)<<20) | ((rdhi)<<16) | ((rdlo)<<12) | ((rs)<<8) | 0x90 | (rm))
215
d274c33b 216#define EOP_MUL(rd,rm,rs) EOP_C_MUL(A_COND_AL,0,rd,rs,rm) // note: rd != rm
217
bad5731d 218#define EOP_C_MRS(cond,rd) \
89fea1e9 219 EMIT(((cond)<<28) | 0x010f0000 | ((rd)<<12))
5c129565 220
6e39239f 221#define EOP_C_MSR_IMM(cond,ror2,imm) \
222 EMIT(((cond)<<28) | 0x0328f000 | ((ror2)<<8) | (imm)) // cpsr_f
223
224#define EOP_C_MSR_REG(cond,rm) \
225 EMIT(((cond)<<28) | 0x0128f000 | (rm)) // cpsr_f
226
227#define EOP_MRS(rd) EOP_C_MRS(A_COND_AL,rd)
228#define EOP_MSR_IMM(ror2,imm) EOP_C_MSR_IMM(A_COND_AL,ror2,imm)
229#define EOP_MSR_REG(rm) EOP_C_MSR_REG(A_COND_AL,rm)
bad5731d 230
231
52d759c3 232static void emith_op_imm2(int cond, int s, int op, int rd, int rn, unsigned int imm)
5c129565 233{
52d759c3 234 int ror2;
553c3eaa 235 u32 v;
65c75cb0 236
8796b7ee 237 if (op == A_OP_MOV) {
553c3eaa 238 rn = 0;
8796b7ee 239 if (~imm < 0x100) {
240 imm = ~imm;
241 op = A_OP_MVN;
242 }
243 } else if (imm == 0)
65c75cb0 244 return;
245
553c3eaa 246 for (v = imm, ror2 = 0; v != 0 || op == A_OP_MOV; v >>= 8, ror2 -= 8/2) {
247 /* shift down to get 'best' rot2 */
248 for (; v && !(v & 3); v >>= 2)
249 ror2--;
65c75cb0 250
80599a42 251 EOP_C_DOP_IMM(cond, op, s, rn, rd, ror2 & 0x0f, v & 0xff);
553c3eaa 252
253 if (op == A_OP_MOV) {
254 op = A_OP_ORR;
52d759c3 255 rn = rd;
553c3eaa 256 }
257 }
259ed0ea 258}
259
52d759c3 260#define emith_op_imm(cond, s, op, r, imm) \
261 emith_op_imm2(cond, s, op, r, r, imm)
262
ed8cf79b 263// test op
264#define emith_top_imm(cond, op, r, imm) { \
265 u32 ror2, v; \
266 for (ror2 = 0, v = imm; v && !(v & 3); v >>= 2) \
267 ror2--; \
268 EOP_C_DOP_IMM(cond, op, 1, r, 0, ror2 & 0x0f, v & 0xff); \
269}
270
65c75cb0 271#define is_offset_24(val) \
272 ((val) >= (int)0xff000000 && (val) <= 0x00ffffff)
5c129565 273
65c75cb0 274static int emith_xbranch(int cond, void *target, int is_call)
5c129565 275{
65c75cb0 276 int val = (u32 *)target - (u32 *)tcache_ptr - 2;
f8af9634 277 int direct = is_offset_24(val);
65c75cb0 278 u32 *start_ptr = (u32 *)tcache_ptr;
259ed0ea 279
f8af9634 280 if (direct)
281 {
282 EOP_C_B(cond,is_call,val & 0xffffff); // b, bl target
283 }
284 else
285 {
286#ifdef __EPOC32__
287// elprintf(EL_SVP, "emitting indirect jmp %08x->%08x", tcache_ptr, target);
288 if (is_call)
289 EOP_ADD_IMM(14,15,0,8); // add lr,pc,#8
290 EOP_C_AM2_IMM(cond,1,0,1,15,15,0); // ldrcc pc,[pc]
291 EOP_MOV_REG_SIMPLE(15,15); // mov pc, pc
292 EMIT((u32)target);
293#else
294 // should never happen
295 elprintf(EL_STATUS|EL_SVP|EL_ANOMALY, "indirect jmp %08x->%08x", target, tcache_ptr);
296 exit(1);
297#endif
298 }
299
65c75cb0 300 return (u32 *)tcache_ptr - start_ptr;
5c129565 301}
302
8796b7ee 303#define JMP_POS(ptr) \
304 ptr = tcache_ptr; \
305 tcache_ptr += sizeof(u32)
306
307#define JMP_EMIT(cond, ptr) { \
308 int val = (u32 *)tcache_ptr - (u32 *)(ptr) - 2; \
309 EOP_C_B_PTR(ptr, cond, 0, val & 0xffffff); \
310}
311
312#define EMITH_JMP_START(cond) { \
313 void *cond_ptr; \
314 JMP_POS(cond_ptr)
315
316#define EMITH_JMP_END(cond) \
317 JMP_EMIT(cond, cond_ptr); \
318}
5c129565 319
80599a42 320// fake "simple" or "short" jump - using cond insns instead
321#define EMITH_SJMP_START(cond) \
322 (void)(cond)
323
324#define EMITH_SJMP_END(cond) \
325 (void)(cond)
326
80599a42 327#define emith_move_r_r(d, s) \
328 EOP_MOV_REG_SIMPLE(d, s)
329
52d759c3 330#define emith_mvn_r_r(d, s) \
331 EOP_MVN_REG(A_COND_AL,0,d,s,A_AM1_LSL,0)
332
3863edbd 333#define emith_or_r_r_r_lsl(d, s1, s2, lslimm) \
334 EOP_ORR_REG(A_COND_AL,0,d,s1,s2,A_AM1_LSL,lslimm)
335
336#define emith_eor_r_r_r_lsl(d, s1, s2, lslimm) \
337 EOP_EOR_REG(A_COND_AL,0,d,s1,s2,A_AM1_LSL,lslimm)
338
f0d7b1fa 339#define emith_eor_r_r_r_lsr(d, s1, s2, lsrimm) \
340 EOP_EOR_REG(A_COND_AL,0,d,s1,s2,A_AM1_LSR,lsrimm)
341
342#define emith_or_r_r_lsl(d, s, lslimm) \
343 emith_or_r_r_r_lsl(d, d, s, lslimm)
344
345#define emith_eor_r_r_lsr(d, s, lsrimm) \
346 emith_eor_r_r_r_lsr(d, d, s, lsrimm)
347
3863edbd 348#define emith_or_r_r_r(d, s1, s2) \
349 emith_or_r_r_r_lsl(d, s1, s2, 0)
350
351#define emith_eor_r_r_r(d, s1, s2) \
352 emith_eor_r_r_r_lsl(d, s1, s2, 0)
353
80599a42 354#define emith_add_r_r(d, s) \
355 EOP_ADD_REG(A_COND_AL,0,d,d,s,A_AM1_LSL,0)
356
357#define emith_sub_r_r(d, s) \
358 EOP_SUB_REG(A_COND_AL,0,d,d,s,A_AM1_LSL,0)
359
3863edbd 360#define emith_and_r_r(d, s) \
361 EOP_AND_REG(A_COND_AL,0,d,d,s,A_AM1_LSL,0)
362
363#define emith_or_r_r(d, s) \
364 emith_or_r_r_r(d, d, s)
365
366#define emith_eor_r_r(d, s) \
367 emith_eor_r_r_r(d, d, s)
368
369#define emith_tst_r_r(d, s) \
370 EOP_TST_REG(A_COND_AL,d,s,A_AM1_LSL,0)
371
80599a42 372#define emith_teq_r_r(d, s) \
373 EOP_TEQ_REG(A_COND_AL,d,s,A_AM1_LSL,0)
374
3863edbd 375#define emith_cmp_r_r(d, s) \
376 EOP_CMP_REG(A_COND_AL,d,s,A_AM1_LSL,0)
377
378#define emith_addf_r_r(d, s) \
379 EOP_ADD_REG(A_COND_AL,1,d,d,s,A_AM1_LSL,0)
380
80599a42 381#define emith_subf_r_r(d, s) \
382 EOP_SUB_REG(A_COND_AL,1,d,d,s,A_AM1_LSL,0)
65c75cb0 383
3863edbd 384#define emith_adcf_r_r(d, s) \
385 EOP_ADC_REG(A_COND_AL,1,d,d,s,A_AM1_LSL,0)
386
387#define emith_sbcf_r_r(d, s) \
388 EOP_SBC_REG(A_COND_AL,1,d,d,s,A_AM1_LSL,0)
389
8796b7ee 390#define emith_eorf_r_r(d, s) \
391 EOP_EOR_REG(A_COND_AL,1,d,d,s,A_AM1_LSL,0)
392
65c75cb0 393#define emith_move_r_imm(r, imm) \
80599a42 394 emith_op_imm(A_COND_AL, 0, A_OP_MOV, r, imm)
65c75cb0 395
396#define emith_add_r_imm(r, imm) \
80599a42 397 emith_op_imm(A_COND_AL, 0, A_OP_ADD, r, imm)
65c75cb0 398
399#define emith_sub_r_imm(r, imm) \
80599a42 400 emith_op_imm(A_COND_AL, 0, A_OP_SUB, r, imm)
401
402#define emith_bic_r_imm(r, imm) \
403 emith_op_imm(A_COND_AL, 0, A_OP_BIC, r, imm)
404
52d759c3 405#define emith_and_r_imm(r, imm) \
406 emith_op_imm(A_COND_AL, 0, A_OP_AND, r, imm)
407
80599a42 408#define emith_or_r_imm(r, imm) \
409 emith_op_imm(A_COND_AL, 0, A_OP_ORR, r, imm)
410
52d759c3 411#define emith_eor_r_imm(r, imm) \
412 emith_op_imm(A_COND_AL, 0, A_OP_EOR, r, imm)
413
ed8cf79b 414// note: only use 8bit imm for these
80599a42 415#define emith_tst_r_imm(r, imm) \
ed8cf79b 416 emith_top_imm(A_COND_AL, A_OP_TST, r, imm)
417
8796b7ee 418#define emith_cmp_r_imm(r, imm) { \
419 u32 op = A_OP_CMP, imm_ = imm; \
420 if (~imm_ < 0x100) { \
421 imm_ = ~imm_; \
422 op = A_OP_CMN; \
423 } \
424 emith_top_imm(A_COND_AL, op, r, imm); \
425}
80599a42 426
427#define emith_subf_r_imm(r, imm) \
428 emith_op_imm(A_COND_AL, 1, A_OP_SUB, r, imm)
429
8796b7ee 430#define emith_move_r_imm_c(cond, r, imm) \
431 emith_op_imm(cond, 0, A_OP_MOV, r, imm)
432
80599a42 433#define emith_add_r_imm_c(cond, r, imm) \
434 emith_op_imm(cond, 0, A_OP_ADD, r, imm)
435
436#define emith_sub_r_imm_c(cond, r, imm) \
437 emith_op_imm(cond, 0, A_OP_SUB, r, imm)
438
439#define emith_or_r_imm_c(cond, r, imm) \
440 emith_op_imm(cond, 0, A_OP_ORR, r, imm)
441
f0d7b1fa 442#define emith_eor_r_imm_c(cond, r, imm) \
443 emith_op_imm(cond, 0, A_OP_EOR, r, imm)
444
3863edbd 445#define emith_bic_r_imm_c(cond, r, imm) \
446 emith_op_imm(cond, 0, A_OP_BIC, r, imm)
447
52d759c3 448#define emith_move_r_imm_s8(r, imm) { \
449 if ((imm) & 0x80) \
450 EOP_MVN_IMM(r, 0, ((imm) ^ 0xff)); \
451 else \
452 EOP_MOV_IMM(r, 0, imm); \
453}
454
455#define emith_and_r_r_imm(d, s, imm) \
456 emith_op_imm2(A_COND_AL, 0, A_OP_AND, d, s, imm)
457
458#define emith_neg_r_r(d, s) \
459 EOP_RSB_IMM(d, s, 0, 0)
460
80599a42 461#define emith_lsl(d, s, cnt) \
462 EOP_MOV_REG(A_COND_AL,0,d,s,A_AM1_LSL,cnt)
463
464#define emith_lsr(d, s, cnt) \
465 EOP_MOV_REG(A_COND_AL,0,d,s,A_AM1_LSR,cnt)
466
8796b7ee 467#define emith_asr(d, s, cnt) \
468 EOP_MOV_REG(A_COND_AL,0,d,s,A_AM1_ASR,cnt)
469
ed8cf79b 470#define emith_ror(d, s, cnt) \
471 EOP_MOV_REG(A_COND_AL,0,d,s,A_AM1_ROR,cnt)
472
52d759c3 473#define emith_rol(d, s, cnt) \
474 EOP_MOV_REG(A_COND_AL,0,d,s,A_AM1_ROR,32-(cnt)); \
475
3863edbd 476#define emith_lslf(d, s, cnt) \
477 EOP_MOV_REG(A_COND_AL,1,d,s,A_AM1_LSL,cnt)
478
ed8cf79b 479#define emith_lsrf(d, s, cnt) \
480 EOP_MOV_REG(A_COND_AL,1,d,s,A_AM1_LSR,cnt)
481
80599a42 482#define emith_asrf(d, s, cnt) \
483 EOP_MOV_REG(A_COND_AL,1,d,s,A_AM1_ASR,cnt)
484
ed8cf79b 485// note: only C flag updated correctly
486#define emith_rolf(d, s, cnt) { \
487 EOP_MOV_REG(A_COND_AL,1,d,s,A_AM1_ROR,32-(cnt)); \
488 /* we don't have ROL so we shift to get the right carry */ \
489 EOP_TST_REG(A_COND_AL,d,d,A_AM1_LSR,1); \
490}
491
492#define emith_rorf(d, s, cnt) \
493 EOP_MOV_REG(A_COND_AL,1,d,s,A_AM1_ROR,cnt)
494
495#define emith_rolcf(d) \
496 emith_adcf_r_r(d, d)
497
498#define emith_rorcf(d) \
499 EOP_MOV_REG(A_COND_AL,1,d,d,A_AM1_ROR,0) /* ROR #0 -> RRX */
500
52d759c3 501#define emith_negcf_r_r(d, s) \
502 EOP_C_DOP_IMM(A_COND_AL,A_OP_RSC,1,s,d,0,0)
503
80599a42 504#define emith_mul(d, s1, s2) { \
505 if ((d) != (s1)) /* rd != rm limitation */ \
506 EOP_MUL(d, s1, s2); \
507 else \
508 EOP_MUL(d, s2, s1); \
509}
65c75cb0 510
3863edbd 511#define emith_mul_u64(dlo, dhi, s1, s2) \
512 EOP_C_UMULL(A_COND_AL,0,dhi,dlo,s1,s2)
513
514#define emith_mul_s64(dlo, dhi, s1, s2) \
515 EOP_C_SMULL(A_COND_AL,0,dhi,dlo,s1,s2)
516
f0d7b1fa 517#define emith_mula_s64(dlo, dhi, s1, s2) \
518 EOP_C_SMLAL(A_COND_AL,0,dhi,dlo,s1,s2)
519
3863edbd 520// misc
65c75cb0 521#define emith_ctx_read(r, offs) \
522 EOP_LDR_IMM(r, CONTEXT_REG, offs)
523
8796b7ee 524#define emith_ctx_read_multiple(r, offs, count, tmpr) do { \
525 int v_, r_ = r, c_ = count; \
526 for (v_ = 0; c_; c_--, r_++) \
527 v_ |= 1 << r_; \
528 EOP_ADD_IMM(tmpr,CONTEXT_REG,30/2,(offs)>>2); \
529 EOP_LDMFD(tmpr,v_); \
530} while(0)
531
65c75cb0 532#define emith_ctx_write(r, offs) \
533 EOP_STR_IMM(r, CONTEXT_REG, offs)
534
8796b7ee 535#define emith_ctx_write_multiple(r, offs, count, tmpr) do { \
536 int v_, r_ = r, c_ = count; \
537 for (v_ = 0; c_; c_--, r_++) \
538 v_ |= 1 << r_; \
539 EOP_ADD_IMM(tmpr,CONTEXT_REG,30/2,(offs)>>2); \
540 EOP_STMFD(tmpr,v_); \
541} while(0)
542
f0d7b1fa 543#define emith_clear_msb_c(cond, d, s, count) { \
80599a42 544 u32 t; \
545 if ((count) <= 8) { \
546 t = (count) - 8; \
547 t = (0xff << t) & 0xff; \
548 EOP_BIC_IMM(d,s,8/2,t); \
f0d7b1fa 549 EOP_C_DOP_IMM(cond,A_OP_BIC,0,s,d,8/2,t); \
80599a42 550 } else if ((count) >= 24) { \
551 t = (count) - 24; \
552 t = 0xff >> t; \
553 EOP_AND_IMM(d,s,0,t); \
f0d7b1fa 554 EOP_C_DOP_IMM(cond,A_OP_AND,0,s,d,0,t); \
80599a42 555 } else { \
f0d7b1fa 556 EOP_MOV_REG(cond,0,d,s,A_AM1_LSL,count); \
557 EOP_MOV_REG(cond,0,d,d,A_AM1_LSR,count); \
80599a42 558 } \
559}
560
f0d7b1fa 561#define emith_clear_msb(d, s, count) \
562 emith_clear_msb_c(A_COND_AL, d, s, count)
563
80599a42 564#define emith_sext(d, s, bits) { \
565 EOP_MOV_REG_LSL(d,s,32 - (bits)); \
566 EOP_MOV_REG_ASR(d,d,32 - (bits)); \
567}
568
f0d7b1fa 569// _r_r
3863edbd 570// put bit0 of r0 to carry
571#define emith_set_carry(r0) \
572 EOP_TST_REG(A_COND_AL,r0,r0,A_AM1_LSR,1) /* shift out to carry */ \
573
574// put bit0 of r0 to carry (for subtraction, inverted on ARM)
575#define emith_set_carry_sub(r0) { \
576 int t = rcache_get_tmp(); \
577 EOP_EOR_IMM(t,r0,0,1); /* invert */ \
578 EOP_MOV_REG(A_COND_AL,1,t,t,A_AM1_LSR,1); /* shift out to carry */ \
579 rcache_free_tmp(t); \
580}
581
80599a42 582#define host_arg2reg(rd, arg) \
583 rd = arg
584
65c75cb0 585// upto 4 args
586#define emith_pass_arg_r(arg, reg) \
587 EOP_MOV_REG_SIMPLE(arg, reg)
588
589#define emith_pass_arg_imm(arg, imm) \
590 emith_move_r_imm(arg, imm)
591
592#define emith_call_cond(cond, target) \
593 emith_xbranch(cond, target, 1)
594
595#define emith_jump_cond(cond, target) \
596 emith_xbranch(cond, target, 0)
597
598#define emith_call(target) \
599 emith_call_cond(A_COND_AL, target)
600
601#define emith_jump(target) \
602 emith_jump_cond(A_COND_AL, target)
603
8796b7ee 604#define emith_jump_reg(r) \
605 EOP_BX(r)
606
65c75cb0 607/* SH2 drc specific */
8796b7ee 608#define emith_sh2_drc_entry() \
609 EOP_STMFD(13,A_R7M|A_R14M)
610
611#define emith_sh2_drc_exit() \
612 EOP_LDMFD(13,A_R7M|A_R15M)
613
80599a42 614#define emith_sh2_test_t() { \
c18edb34 615 int r = rcache_get_reg(SHR_SR, RC_GR_READ); \
65c75cb0 616 EOP_TST_IMM(r, 0, 1); \
617}
618
80599a42 619#define emith_sh2_dtbf_loop() { \
620 int cr, rn; \
52d759c3 621 int tmp_ = rcache_get_tmp(); \
80599a42 622 cr = rcache_get_reg(SHR_SR, RC_GR_RMW); \
623 rn = rcache_get_reg((op >> 8) & 0x0f, RC_GR_RMW); \
624 emith_sub_r_imm(rn, 1); /* sub rn, #1 */ \
625 emith_bic_r_imm(cr, 1); /* bic cr, #1 */ \
626 emith_sub_r_imm(cr, (cycles+1) << 12); /* sub cr, #(cycles+1)<<12 */ \
627 cycles = 0; \
52d759c3 628 emith_asrf(tmp_, cr, 2+12); /* movs tmp_, cr, asr #2+12 */\
629 EOP_MOV_IMM_C(A_COND_MI,tmp_,0,0); /* movmi tmp_, #0 */ \
80599a42 630 emith_lsl(cr, cr, 20); /* mov cr, cr, lsl #20 */ \
631 emith_lsr(cr, cr, 20); /* mov cr, cr, lsr #20 */ \
52d759c3 632 emith_subf_r_r(rn, tmp_); /* subs rn, tmp_ */ \
633 EOP_RSB_IMM_C(A_COND_LS,tmp_,rn,0,0); /* rsbls tmp_, rn, #0 */ \
634 EOP_ORR_REG(A_COND_LS,0,cr,cr,tmp_,A_AM1_LSL,12+2); /* orrls cr,tmp_,lsl #12+2 */\
80599a42 635 EOP_ORR_IMM_C(A_COND_LS,cr,cr,0,1); /* orrls cr, #1 */ \
636 EOP_MOV_IMM_C(A_COND_LS,rn,0,0); /* movls rn, #0 */ \
52d759c3 637 rcache_free_tmp(tmp_); \
80599a42 638}
65c75cb0 639
ed8cf79b 640#define emith_write_sr(srcr) { \
641 int srr = rcache_get_reg(SHR_SR, RC_GR_RMW); \
642 emith_lsr(srr, srr, 12); \
643 emith_or_r_r_r_lsl(srr, srr, srcr, 20); \
644 emith_ror(srr, srr, 20); \
645}
646
647#define emith_carry_to_t(srr, is_sub) { \
648 if (is_sub) { /* has inverted C on ARM */ \
649 emith_or_r_imm_c(A_COND_CC, srr, 1); \
650 emith_bic_r_imm_c(A_COND_CS, srr, 1); \
651 } else { \
652 emith_or_r_imm_c(A_COND_CS, srr, 1); \
653 emith_bic_r_imm_c(A_COND_CC, srr, 1); \
654 } \
655}
f0d7b1fa 656
657/*
658 * if Q
659 * t = carry(Rn += Rm)
660 * else
661 * t = carry(Rn -= Rm)
662 * T ^= t
663 */
664#define emith_sh2_div1_step(rn, rm, sr) { \
665 void *jmp0, *jmp1; \
666 emith_tst_r_imm(sr, Q); /* if (Q ^ M) */ \
667 JMP_POS(jmp0); /* beq do_sub */ \
668 emith_addf_r_r(rn, rm); \
669 emith_eor_r_imm_c(A_COND_CS, sr, T); \
670 JMP_POS(jmp1); /* b done */ \
671 JMP_EMIT(A_COND_EQ, jmp0); /* do_sub: */ \
672 emith_subf_r_r(rn, rm); \
673 emith_eor_r_imm_c(A_COND_CC, sr, T); \
674 JMP_EMIT(A_COND_AL, jmp1); /* done: */ \
675}
676