sprite limit
[picodrive.git] / Pico / Memory.c
CommitLineData
cc68a136 1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
ca61ee42 4// (c) Copyright 2006,2007 notaz, All rights reserved.\r
cc68a136 5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
cc68a136 10#include "PicoInt.h"\r
11\r
cc68a136 12#include "sound/ym2612.h"\r
13#include "sound/sn76496.h"\r
14\r
eff55556 15#ifndef UTYPES_DEFINED\r
cc68a136 16typedef unsigned char u8;\r
17typedef unsigned short u16;\r
18typedef unsigned int u32;\r
eff55556 19#define UTYPES_DEFINED\r
20#endif\r
cc68a136 21\r
22extern unsigned int lastSSRamWrite; // used by serial SRAM code\r
23\r
24#ifdef _ASM_MEMORY_C\r
0af33fe0 25u32 PicoRead8(u32 a);\r
26u32 PicoRead16(u32 a);\r
e5503e2f 27void PicoWrite8(u32 a,u8 d);\r
cc68a136 28void PicoWriteRomHW_SSF2(u32 a,u32 d);\r
cc68a136 29#endif\r
30\r
31\r
03e4f2a3 32#ifdef EMU_CORE_DEBUG\r
cc68a136 33u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
34int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
35extern unsigned int ppop;\r
36#endif\r
37\r
4f65685b 38#ifdef IO_STATS\r
39void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 40#elif defined(_MSC_VER)\r
41#define log_io\r
4f65685b 42#else\r
43#define log_io(...)\r
44#endif\r
45\r
70357ce5 46#if defined(EMU_C68K)\r
cc68a136 47static __inline int PicoMemBase(u32 pc)\r
48{\r
49 int membase=0;\r
50\r
51 if (pc<Pico.romsize+4)\r
52 {\r
53 membase=(int)Pico.rom; // Program Counter in Rom\r
54 }\r
55 else if ((pc&0xe00000)==0xe00000)\r
56 {\r
57 membase=(int)Pico.ram-(pc&0xff0000); // Program Counter in Ram\r
58 }\r
59 else\r
60 {\r
61 // Error - Program Counter is invalid\r
62 membase=(int)Pico.rom;\r
63 }\r
64\r
65 return membase;\r
66}\r
67#endif\r
68\r
69\r
8ab3e3c1 70static u32 PicoCheckPc(u32 pc)\r
cc68a136 71{\r
72 u32 ret=0;\r
73#if defined(EMU_C68K)\r
3aa1e148 74 pc-=PicoCpuCM68k.membase; // Get real pc\r
0af33fe0 75// pc&=0xfffffe;\r
76 pc&=~1;\r
77 if ((pc<<8) == 0)\r
69996cb7 78 {\r
79 printf("%i:%03i: game crash detected @ %06x\n", Pico.m.frame_count, Pico.m.scanline, SekPc);\r
721cd396 80 return (int)Pico.rom + Pico.romsize; // common crash condition, can happen if acc timing is off\r
69996cb7 81 }\r
cc68a136 82\r
3aa1e148 83 PicoCpuCM68k.membase=PicoMemBase(pc&0x00ffffff);\r
84 PicoCpuCM68k.membase-=pc&0xff000000;\r
cc68a136 85\r
3aa1e148 86 ret = PicoCpuCM68k.membase+pc;\r
cc68a136 87#endif\r
88 return ret;\r
89}\r
90\r
91\r
eff55556 92PICO_INTERNAL int PicoInitPc(u32 pc)\r
cc68a136 93{\r
94 PicoCheckPc(pc);\r
95 return 0;\r
96}\r
97\r
98#ifndef _ASM_MEMORY_C\r
eff55556 99PICO_INTERNAL_ASM void PicoMemReset(void)\r
cc68a136 100{\r
101}\r
102#endif\r
103\r
104// -----------------------------------------------------------------\r
105\r
e5503e2f 106int PadRead(int i)\r
107{\r
108 int pad,value,data_reg;\r
109 pad=~PicoPad[i]; // Get inverse of pad MXYZ SACB RLDU\r
110 data_reg=Pico.ioports[i+1];\r
111\r
112 // orr the bits, which are set as output\r
113 value = data_reg&(Pico.ioports[i+4]|0x80);\r
114\r
115 if(PicoOpt & 0x20) { // 6 button gamepad enabled\r
116 int phase = Pico.m.padTHPhase[i];\r
117\r
118 if(phase == 2 && !(data_reg&0x40)) { // TH\r
119 value|=(pad&0xc0)>>2; // ?0SA 0000\r
120 return value;\r
121 } else if(phase == 3) {\r
122 if(data_reg&0x40)\r
123 value|=(pad&0x30)|((pad>>8)&0xf); // ?1CB MXYZ\r
124 else\r
125 value|=((pad&0xc0)>>2)|0x0f; // ?0SA 1111\r
126 return value;\r
127 }\r
128 }\r
129\r
130 if(data_reg&0x40) // TH\r
131 value|=(pad&0x3f); // ?1CB RLDU\r
132 else value|=((pad&0xc0)>>2)|(pad&3); // ?0SA 00DU\r
133\r
134 return value; // will mirror later\r
135}\r
136\r
137\r
cc68a136 138#ifndef _ASM_MEMORY_C\r
7969166e 139static\r
140#endif\r
141u32 SRAMRead(u32 a)\r
cc68a136 142{\r
7969166e 143 unsigned int sreg = Pico.m.sram_reg;\r
9dc09829 144 if (!(sreg & 0x10) && (sreg & 1) && a > 0x200001) { // not yet detected SRAM\r
1dceadae 145 elprintf(EL_SRAMIO, "normal sram detected.");\r
7969166e 146 Pico.m.sram_reg|=0x10; // should be normal SRAM\r
147 }\r
9dc09829 148 if (sreg & 4) // EEPROM read\r
7969166e 149 return SRAMReadEEPROM();\r
150 else // if(sreg & 1) // (sreg&5) is one of prerequisites\r
151 return *(u8 *)(SRam.data-SRam.start+a);\r
cc68a136 152}\r
cc68a136 153\r
9dc09829 154#ifndef _ASM_MEMORY_C\r
155static\r
156#endif\r
157u32 SRAMRead16(u32 a)\r
158{\r
159 u32 d;\r
160 if (Pico.m.sram_reg & 4) {\r
161 d = SRAMReadEEPROM();\r
162 d |= d << 8;\r
163 } else {\r
164 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
165 d =*pm++ << 8;\r
166 d|=*pm++;\r
167 }\r
168 return d;\r
169}\r
170\r
7969166e 171static void SRAMWrite(u32 a, u32 d)\r
172{\r
7969166e 173 unsigned int sreg = Pico.m.sram_reg;\r
174 if(!(sreg & 0x10)) {\r
175 // not detected SRAM\r
176 if((a&~1)==0x200000) {\r
1dceadae 177 elprintf(EL_SRAMIO, "eeprom detected.");\r
178 sreg|=4; // this should be a game with EEPROM (like NBA Jam)\r
7969166e 179 SRam.start=0x200000; SRam.end=SRam.start+1;\r
1dceadae 180 } else\r
181 elprintf(EL_SRAMIO, "normal sram detected.");\r
182 sreg|=0x10;\r
183 Pico.m.sram_reg=sreg;\r
7969166e 184 }\r
185 if(sreg & 4) { // EEPROM write\r
1dceadae 186 // this diff must be at most 16 for NBA Jam to work\r
187 if(SekCyclesDoneT()-lastSSRamWrite < 16) {\r
7969166e 188 // just update pending state\r
1dceadae 189 elprintf(EL_EEPROM, "eeprom: skip because cycles=%i", SekCyclesDoneT()-lastSSRamWrite);\r
7969166e 190 SRAMUpdPending(a, d);\r
191 } else {\r
1dceadae 192 int old=sreg;\r
7969166e 193 SRAMWriteEEPROM(sreg>>6); // execute pending\r
194 SRAMUpdPending(a, d);\r
1dceadae 195 if ((old^Pico.m.sram_reg)&0xc0) // update time only if SDA/SCL changed\r
196 lastSSRamWrite = SekCyclesDoneT();\r
7969166e 197 }\r
198 } else if(!(sreg & 2)) {\r
199 u8 *pm=(u8 *)(SRam.data-SRam.start+a);\r
200 if(*pm != (u8)d) {\r
201 SRam.changed = 1;\r
202 *pm=(u8)d;\r
203 }\r
204 }\r
205}\r
cc68a136 206\r
207// for nonstandard reads\r
f53f286a 208static u32 OtherRead16End(u32 a, int realsize)\r
cc68a136 209{\r
210 u32 d=0;\r
211\r
cc68a136 212 // for games with simple protection devices, discovered by Haze\r
213 // some dumb detection is used, but that should be enough to make things work\r
214 if ((a>>22) == 1 && Pico.romsize >= 512*1024) {\r
215 if (*(int *)(Pico.rom+0x123e4) == 0x00550c39 && *(int *)(Pico.rom+0x123e8) == 0x00000040) { // Super Bubble Bobble (Unl) [!]\r
4f672280 216 if (a == 0x400000) { d=0x55<<8; goto end; }\r
217 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
218 }\r
219 else if (*(int *)(Pico.rom+0x008c4) == 0x66240055 && *(int *)(Pico.rom+0x008c8) == 0x00404df9) { // Smart Mouse (Unl)\r
220 if (a == 0x400000) { d=0x55<<8; goto end; }\r
221 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
222 else if (a == 0x400004) { d=0xaa<<8; goto end; }\r
223 else if (a == 0x400006) { d=0xf0<<8; goto end; }\r
224 }\r
225 else if (*(int *)(Pico.rom+0x00404) == 0x00a90600 && *(int *)(Pico.rom+0x00408) == 0x6708b013) { // King of Fighters '98, The (Unl) [!]\r
226 if (a == 0x480000 || a == 0x4800e0 || a == 0x4824a0 || a == 0x488880) { d=0xaa<<8; goto end; }\r
227 else if (a == 0x4a8820) { d=0x0a<<8; goto end; }\r
228 // there is also a read @ 0x4F8820 which needs 0, but that is returned in default case\r
229 }\r
230 else if (*(int *)(Pico.rom+0x01b24) == 0x004013f9 && *(int *)(Pico.rom+0x01b28) == 0x00ff0000) { // Mahjong Lover (Unl) [!]\r
231 if (a == 0x400000) { d=0x90<<8; goto end; }\r
232 else if (a == 0x401000) { d=0xd3<<8; goto end; } // this one doesn't seem to be needed, the code does 2 comparisons and only then\r
233 // checks the result, which is of the above one. Left it just in case.\r
234 }\r
235 else if (*(int *)(Pico.rom+0x05254) == 0x0c3962d0 && *(int *)(Pico.rom+0x05258) == 0x00400055) { // Elf Wor (Unl)\r
236 if (a == 0x400000) { d=0x55<<8; goto end; }\r
237 else if (a == 0x400004) { d=0xc9<<8; goto end; } // this check is done if the above one fails\r
238 else if (a == 0x400002) { d=0x0f<<8; goto end; }\r
239 else if (a == 0x400006) { d=0x18<<8; goto end; } // similar to above\r
240 }\r
cc68a136 241 // our default behaviour is to return whatever was last written a 0x400000-0x7fffff range (used by Squirrel King (R) [!])\r
4f672280 242 // Lion King II, The (Unl) [!] writes @ 400000 and wants to get that val @ 400002 and wites another val\r
243 // @ 400004 which is expected @ 400006, so we really remember 2 values here\r
cc68a136 244 d = Pico.m.prot_bytes[(a>>2)&1]<<8;\r
245 }\r
246 else if (a == 0xa13000 && Pico.romsize >= 1024*1024) {\r
247 if (*(int *)(Pico.rom+0xc8af0) == 0x30133013 && *(int *)(Pico.rom+0xc8af4) == 0x000f0240) { // Rockman X3 (Unl) [!]\r
4f672280 248 d=0x0c; goto end;\r
249 }\r
cc68a136 250 else if (*(int *)(Pico.rom+0x28888) == 0x07fc0000 && *(int *)(Pico.rom+0x2888c) == 0x4eb94e75) { // Bug's Life, A (Unl) [!]\r
4f672280 251 d=0x28; goto end; // does the check from RAM\r
252 }\r
cc68a136 253 else if (*(int *)(Pico.rom+0xc8778) == 0x30133013 && *(int *)(Pico.rom+0xc877c) == 0x000f0240) { // Super Mario Bros. (Unl) [!]\r
4f672280 254 d=0x0c; goto end; // seems to be the same code as in Rockman X3 (Unl) [!]\r
255 }\r
cc68a136 256 else if (*(int *)(Pico.rom+0xf20ec) == 0x30143013 && *(int *)(Pico.rom+0xf20f0) == 0x000f0200) { // Super Mario 2 1998 (Unl) [!]\r
4f672280 257 d=0x0a; goto end;\r
258 }\r
cc68a136 259 }\r
260 else if (a == 0xa13002) { // Pocket Monsters (Unl)\r
261 d=0x01; goto end;\r
262 }\r
263 else if (a == 0xa1303E) { // Pocket Monsters (Unl)\r
264 d=0x1f; goto end;\r
265 }\r
266 else if (a == 0x30fe02) {\r
267 // Virtua Racing - just for fun\r
4f672280 268 // this seems to be some flag that SVP is ready or something similar\r
cc68a136 269 d=1; goto end;\r
270 }\r
271\r
272end:\r
1dceadae 273 elprintf(EL_UIO, "strange r%i: [%06x] %04x @%06x", realsize, a&0xffffff, d, SekPc);\r
cc68a136 274 return d;\r
275}\r
276\r
cc68a136 277\r
278//extern UINT32 mz80GetRegisterValue(void *, UINT32);\r
279\r
fa1e5e29 280static void OtherWrite8End(u32 a,u32 d,int realsize)\r
cc68a136 281{\r
cc68a136 282 // sram\r
cc68a136 283 if(a >= SRam.start && a <= SRam.end) {\r
1dceadae 284 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d, SekPc);\r
7969166e 285 SRAMWrite(a, d);\r
cc68a136 286 return;\r
287 }\r
288\r
289#ifdef _ASM_MEMORY_C\r
290 // special ROM hardware (currently only banking and sram reg supported)\r
291 if((a&0xfffff1) == 0xA130F1) {\r
292 PicoWriteRomHW_SSF2(a, d); // SSF2 or SRAM\r
293 return;\r
294 }\r
295#else\r
296 // sram access register\r
297 if(a == 0xA130F1) {\r
1dceadae 298 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
721cd396 299 Pico.m.sram_reg &= ~3;\r
300 Pico.m.sram_reg |= (u8)(d&3);\r
cc68a136 301 return;\r
302 }\r
303#endif\r
1dceadae 304 elprintf(EL_UIO, "strange w%i: %06x, %08x @%06x", realsize, a&0xffffff, d, SekPc);\r
cc68a136 305\r
cc68a136 306 // for games with simple protection devices, discovered by Haze\r
757f8dae 307 if ((a>>22) == 1)\r
cc68a136 308 Pico.m.prot_bytes[(a>>2)&1] = (u8)d;\r
309}\r
310\r
fa1e5e29 311#include "MemoryCmn.c"\r
312\r
cc68a136 313\r
314// -----------------------------------------------------------------\r
315// Read Rom and read Ram\r
316\r
317#ifndef _ASM_MEMORY_C\r
8ab3e3c1 318PICO_INTERNAL_ASM u32 PicoRead8(u32 a)\r
cc68a136 319{\r
320 u32 d=0;\r
321\r
322 if ((a&0xe00000)==0xe00000) { d = *(u8 *)(Pico.ram+((a^1)&0xffff)); goto end; } // Ram\r
323\r
324 a&=0xffffff;\r
325\r
03e4f2a3 326#ifndef EMU_CORE_DEBUG\r
cc68a136 327 // sram\r
b5e5172d 328 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
7969166e 329 d = SRAMRead(a);\r
1dceadae 330 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
7969166e 331 goto end;\r
cc68a136 332 }\r
333#endif\r
334\r
335 if (a<Pico.romsize) { d = *(u8 *)(Pico.rom+(a^1)); goto end; } // Rom\r
4f65685b 336 log_io(a, 8, 0);\r
cc68a136 337 if ((a&0xff4000)==0xa00000) { d=z80Read8(a); goto end; } // Z80 Ram\r
338\r
b542be46 339 if ((a&0xe700e0)==0xc00000) // VDP\r
340 d=PicoVideoRead(a);\r
341 else d=OtherRead16(a&~1, 8);\r
342 if ((a&1)==0) d>>=8;\r
343\r
81fda4e8 344end:\r
ca61ee42 345 elprintf(EL_IO, "r8 : %06x, %02x @%06x", a&0xffffff, (u8)d, SekPc);\r
03e4f2a3 346#ifdef EMU_CORE_DEBUG\r
b5e5172d 347 if (a>=Pico.romsize) {\r
cc68a136 348 lastread_a = a;\r
349 lastread_d[lrp_cyc++&15] = (u8)d;\r
350 }\r
351#endif\r
0af33fe0 352 return d;\r
cc68a136 353}\r
354\r
8ab3e3c1 355PICO_INTERNAL_ASM u32 PicoRead16(u32 a)\r
cc68a136 356{\r
0af33fe0 357 u32 d=0;\r
cc68a136 358\r
359 if ((a&0xe00000)==0xe00000) { d=*(u16 *)(Pico.ram+(a&0xfffe)); goto end; } // Ram\r
360\r
361 a&=0xfffffe;\r
362\r
03e4f2a3 363#ifndef EMU_CORE_DEBUG\r
cc68a136 364 // sram\r
b5e5172d 365 if (a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
9dc09829 366 d = SRAMRead16(a);\r
1dceadae 367 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
cc68a136 368 goto end;\r
369 }\r
370#endif\r
371\r
372 if (a<Pico.romsize) { d = *(u16 *)(Pico.rom+a); goto end; } // Rom\r
4f65685b 373 log_io(a, 16, 0);\r
cc68a136 374\r
b542be46 375 if ((a&0xe700e0)==0xc00000)\r
376 d = PicoVideoRead(a);\r
377 else d = OtherRead16(a, 16);\r
cc68a136 378\r
1dceadae 379end:\r
ca61ee42 380 elprintf(EL_IO, "r16: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
03e4f2a3 381#ifdef EMU_CORE_DEBUG\r
b5e5172d 382 if (a>=Pico.romsize) {\r
cc68a136 383 lastread_a = a;\r
384 lastread_d[lrp_cyc++&15] = d;\r
385 }\r
386#endif\r
387 return d;\r
388}\r
389\r
8ab3e3c1 390PICO_INTERNAL_ASM u32 PicoRead32(u32 a)\r
cc68a136 391{\r
392 u32 d=0;\r
393\r
394 if ((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); d = (pm[0]<<16)|pm[1]; goto end; } // Ram\r
395\r
396 a&=0xfffffe;\r
397\r
398 // sram\r
7969166e 399 if(a >= SRam.start && a <= SRam.end && (Pico.m.sram_reg&5)) {\r
9dc09829 400 d = (SRAMRead16(a)<<16)|SRAMRead16(a+2);\r
1dceadae 401 elprintf(EL_SRAMIO, "sram r32 [%06x] %08x @ %06x", a, d, SekPc);\r
cc68a136 402 goto end;\r
403 }\r
404\r
405 if (a<Pico.romsize) { u16 *pm=(u16 *)(Pico.rom+a); d = (pm[0]<<16)|pm[1]; goto end; } // Rom\r
4f65685b 406 log_io(a, 32, 0);\r
cc68a136 407\r
b542be46 408 if ((a&0xe700e0)==0xc00000)\r
409 d = (PicoVideoRead(a)<<16)|PicoVideoRead(a+2);\r
410 else d = (OtherRead16(a, 32)<<16)|OtherRead16(a+2, 32);\r
cc68a136 411\r
1dceadae 412end:\r
ca61ee42 413 elprintf(EL_IO, "r32: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
03e4f2a3 414#ifdef EMU_CORE_DEBUG\r
b5e5172d 415 if (a>=Pico.romsize) {\r
cc68a136 416 lastread_a = a;\r
417 lastread_d[lrp_cyc++&15] = d;\r
418 }\r
419#endif\r
420 return d;\r
421}\r
422#endif\r
423\r
424// -----------------------------------------------------------------\r
425// Write Ram\r
426\r
3ec29f01 427#if !defined(_ASM_MEMORY_C) || defined(_ASM_MEMORY_C_AMIPS)\r
8ab3e3c1 428PICO_INTERNAL_ASM void PicoWrite8(u32 a,u8 d)\r
cc68a136 429{\r
ca61ee42 430 elprintf(EL_IO, "w8 : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
03e4f2a3 431#ifdef EMU_CORE_DEBUG\r
cc68a136 432 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
433#endif\r
cc68a136 434\r
d9153729 435 if ((a&0xe00000)==0xe00000) { *(u8 *)(Pico.ram+((a^1)&0xffff))=d; return; } // Ram\r
4f65685b 436 log_io(a, 8, 1);\r
cc68a136 437\r
438 a&=0xffffff;\r
fb9bec94 439 OtherWrite8(a,d);\r
cc68a136 440}\r
e5503e2f 441#endif\r
cc68a136 442\r
8ab3e3c1 443void PicoWrite16(u32 a,u16 d)\r
cc68a136 444{\r
ca61ee42 445 elprintf(EL_IO, "w16: %06x, %04x", a&0xffffff, d);\r
03e4f2a3 446#ifdef EMU_CORE_DEBUG\r
cc68a136 447 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
448#endif\r
cc68a136 449\r
450 if ((a&0xe00000)==0xe00000) { *(u16 *)(Pico.ram+(a&0xfffe))=d; return; } // Ram\r
4f65685b 451 log_io(a, 16, 1);\r
cc68a136 452\r
453 a&=0xfffffe;\r
b542be46 454 if ((a&0xe700e0)==0xc00000) { PicoVideoWrite(a,(u16)d); return; } // VDP\r
cc68a136 455 OtherWrite16(a,d);\r
456}\r
457\r
8ab3e3c1 458static void PicoWrite32(u32 a,u32 d)\r
cc68a136 459{\r
ca61ee42 460 elprintf(EL_IO, "w32: %06x, %08x", a&0xffffff, d);\r
03e4f2a3 461#ifdef EMU_CORE_DEBUG\r
cc68a136 462 lastwrite_cyc_d[lwp_cyc++&15] = d;\r
463#endif\r
464\r
465 if ((a&0xe00000)==0xe00000)\r
466 {\r
467 // Ram:\r
468 u16 *pm=(u16 *)(Pico.ram+(a&0xfffe));\r
469 pm[0]=(u16)(d>>16); pm[1]=(u16)d;\r
470 return;\r
471 }\r
4f65685b 472 log_io(a, 32, 1);\r
cc68a136 473\r
474 a&=0xfffffe;\r
b542be46 475 if ((a&0xe700e0)==0xc00000)\r
476 {\r
477 // VDP:\r
478 PicoVideoWrite(a, (u16)(d>>16));\r
479 PicoVideoWrite(a+2,(u16)d);\r
480 return;\r
481 }\r
482\r
cc68a136 483 OtherWrite16(a, (u16)(d>>16));\r
484 OtherWrite16(a+2,(u16)d);\r
485}\r
486\r
487\r
488// -----------------------------------------------------------------\r
f53f286a 489\r
490// TODO: asm code\r
f8ef8ff7 491static void OtherWrite16End(u32 a,u32 d,int realsize)\r
492{\r
493 PicoWrite8Hook(a, d>>8, realsize);\r
494 PicoWrite8Hook(a+1,d&0xff, realsize);\r
495}\r
f53f286a 496\r
f8ef8ff7 497u32 (*PicoRead16Hook) (u32 a, int realsize) = OtherRead16End;\r
498void (*PicoWrite8Hook) (u32 a, u32 d, int realsize) = OtherWrite8End;\r
499void (*PicoWrite16Hook)(u32 a, u32 d, int realsize) = OtherWrite16End;\r
500\r
501PICO_INTERNAL void PicoMemResetHooks(void)\r
cc68a136 502{\r
f53f286a 503 // default unmapped/cart specific handlers\r
504 PicoRead16Hook = OtherRead16End;\r
505 PicoWrite8Hook = OtherWrite8End;\r
f8ef8ff7 506 PicoWrite16Hook = OtherWrite16End;\r
507}\r
f53f286a 508\r
f8ef8ff7 509PICO_INTERNAL void PicoMemSetup(void)\r
510{\r
cc68a136 511 // Setup memory callbacks:\r
70357ce5 512#ifdef EMU_C68K\r
3aa1e148 513 PicoCpuCM68k.checkpc=PicoCheckPc;\r
514 PicoCpuCM68k.fetch8 =PicoCpuCM68k.read8 =PicoRead8;\r
515 PicoCpuCM68k.fetch16=PicoCpuCM68k.read16=PicoRead16;\r
516 PicoCpuCM68k.fetch32=PicoCpuCM68k.read32=PicoRead32;\r
517 PicoCpuCM68k.write8 =PicoWrite8;\r
518 PicoCpuCM68k.write16=PicoWrite16;\r
519 PicoCpuCM68k.write32=PicoWrite32;\r
cc68a136 520#endif\r
70357ce5 521#ifdef EMU_F68K\r
3aa1e148 522 PicoCpuFM68k.read_byte =PicoRead8;\r
523 PicoCpuFM68k.read_word =PicoRead16;\r
524 PicoCpuFM68k.read_long =PicoRead32;\r
525 PicoCpuFM68k.write_byte=PicoWrite8;\r
526 PicoCpuFM68k.write_word=PicoWrite16;\r
527 PicoCpuFM68k.write_long=PicoWrite32;\r
528\r
529 // setup FAME fetchmap\r
530 {\r
531 int i;\r
532 // by default, point everything to fitst 64k of ROM\r
533 for (i = 0; i < M68K_FETCHBANK1; i++)\r
534 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
535 // now real ROM\r
536 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
537 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom;\r
538 // .. and RAM\r
539 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
540 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
541 }\r
70357ce5 542#endif\r
cc68a136 543}\r
544\r
cc68a136 545\r
546#ifdef EMU_M68K\r
547unsigned int m68k_read_pcrelative_CD8 (unsigned int a);\r
548unsigned int m68k_read_pcrelative_CD16(unsigned int a);\r
549unsigned int m68k_read_pcrelative_CD32(unsigned int a);\r
550\r
551// these are allowed to access RAM\r
b5e5172d 552static unsigned int m68k_read_8 (unsigned int a, int do_fake)\r
553{\r
cc68a136 554 a&=0xffffff;\r
b5e5172d 555 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u8 *)(Pico.rom+(a^1)); // Rom\r
03e4f2a3 556#ifdef EMU_CORE_DEBUG\r
2d0b15bb 557 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 558#endif\r
b5e5172d 559 if(PicoMCD&1) return m68k_read_pcrelative_CD8(a);\r
cc68a136 560 if((a&0xe00000)==0xe00000) return *(u8 *)(Pico.ram+((a^1)&0xffff)); // Ram\r
2d0b15bb 561 return 0;\r
cc68a136 562}\r
b5e5172d 563static unsigned int m68k_read_16(unsigned int a, int do_fake)\r
564{\r
cc68a136 565 a&=0xffffff;\r
b5e5172d 566 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) return *(u16 *)(Pico.rom+(a&~1)); // Rom\r
03e4f2a3 567#ifdef EMU_CORE_DEBUG\r
2d0b15bb 568 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 569#endif\r
b5e5172d 570 if(PicoMCD&1) return m68k_read_pcrelative_CD16(a);\r
cc68a136 571 if((a&0xe00000)==0xe00000) return *(u16 *)(Pico.ram+(a&0xfffe)); // Ram\r
2d0b15bb 572 return 0;\r
cc68a136 573}\r
b5e5172d 574static unsigned int m68k_read_32(unsigned int a, int do_fake)\r
575{\r
cc68a136 576 a&=0xffffff;\r
b5e5172d 577 if(a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k) { u16 *pm=(u16 *)(Pico.rom+(a&~1)); return (pm[0]<<16)|pm[1]; }\r
03e4f2a3 578#ifdef EMU_CORE_DEBUG\r
2d0b15bb 579 if(do_fake&&((ppop&0x3f)==0x3a||(ppop&0x3f)==0x3b)) return lastread_d[lrp_mus++&15];\r
2270612a 580#endif\r
b5e5172d 581 if(PicoMCD&1) return m68k_read_pcrelative_CD32(a);\r
cc68a136 582 if((a&0xe00000)==0xe00000) { u16 *pm=(u16 *)(Pico.ram+(a&0xfffe)); return (pm[0]<<16)|pm[1]; } // Ram\r
2d0b15bb 583 return 0;\r
cc68a136 584}\r
585\r
2d0b15bb 586unsigned int m68k_read_pcrelative_8 (unsigned int a) { return m68k_read_8 (a, 1); }\r
587unsigned int m68k_read_pcrelative_16(unsigned int a) { return m68k_read_16(a, 1); }\r
588unsigned int m68k_read_pcrelative_32(unsigned int a) { return m68k_read_32(a, 1); }\r
589unsigned int m68k_read_immediate_16(unsigned int a) { return m68k_read_16(a, 0); }\r
590unsigned int m68k_read_immediate_32(unsigned int a) { return m68k_read_32(a, 0); }\r
591unsigned int m68k_read_disassembler_8 (unsigned int a) { return m68k_read_8 (a, 0); }\r
592unsigned int m68k_read_disassembler_16(unsigned int a) { return m68k_read_16(a, 0); }\r
593unsigned int m68k_read_disassembler_32(unsigned int a) { return m68k_read_32(a, 0); }\r
cc68a136 594\r
03e4f2a3 595#ifdef EMU_CORE_DEBUG\r
cc68a136 596// ROM only\r
2d0b15bb 597unsigned int m68k_read_memory_8(unsigned int a)\r
598{\r
599 u8 d;\r
b5e5172d 600 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
601 d = *(u8 *) (Pico.rom+(a^1));\r
2d0b15bb 602 else d = (u8) lastread_d[lrp_mus++&15];\r
ca61ee42 603 elprintf(EL_IO, "r8_mu : %06x, %02x @%06x", a&0xffffff, d, SekPc);\r
2d0b15bb 604 return d;\r
605}\r
606unsigned int m68k_read_memory_16(unsigned int a)\r
607{\r
608 u16 d;\r
b5e5172d 609 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
610 d = *(u16 *)(Pico.rom+(a&~1));\r
2d0b15bb 611 else d = (u16) lastread_d[lrp_mus++&15];\r
ca61ee42 612 elprintf(EL_IO, "r16_mu: %06x, %04x @%06x", a&0xffffff, d, SekPc);\r
2d0b15bb 613 return d;\r
614}\r
615unsigned int m68k_read_memory_32(unsigned int a)\r
616{\r
617 u32 d;\r
b5e5172d 618 if (a<Pico.romsize && m68ki_cpu_p==&PicoCpuMM68k)\r
619 { u16 *pm=(u16 *)(Pico.rom+(a&~1));d=(pm[0]<<16)|pm[1]; }\r
620 else if (a <= 0x78) d = m68k_read_32(a, 0);\r
2d0b15bb 621 else d = lastread_d[lrp_mus++&15];\r
ca61ee42 622 elprintf(EL_IO, "r32_mu: %06x, %08x @%06x", a&0xffffff, d, SekPc);\r
2d0b15bb 623 return d;\r
624}\r
cc68a136 625\r
626// ignore writes, Cyclone already done that\r
627void m68k_write_memory_8(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
628void m68k_write_memory_16(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
629void m68k_write_memory_32(unsigned int address, unsigned int value) { lastwrite_mus_d[lwp_mus++&15] = value; }\r
630#else\r
631unsigned char PicoReadCD8w (unsigned int a);\r
632unsigned short PicoReadCD16w(unsigned int a);\r
633unsigned int PicoReadCD32w(unsigned int a);\r
634void PicoWriteCD8w (unsigned int a, unsigned char d);\r
635void PicoWriteCD16w(unsigned int a, unsigned short d);\r
636void PicoWriteCD32w(unsigned int a, unsigned int d);\r
637\r
1dceadae 638/* it appears that Musashi doesn't always mask the unused bits */\r
cc68a136 639unsigned int m68k_read_memory_8(unsigned int address)\r
640{\r
1dceadae 641 unsigned int d = (PicoMCD&1) ? PicoReadCD8w(address) : PicoRead8(address);\r
642 return d&0xff;\r
cc68a136 643}\r
644\r
645unsigned int m68k_read_memory_16(unsigned int address)\r
646{\r
1dceadae 647 unsigned int d = (PicoMCD&1) ? PicoReadCD16w(address) : PicoRead16(address);\r
648 return d&0xffff;\r
cc68a136 649}\r
650\r
651unsigned int m68k_read_memory_32(unsigned int address)\r
652{\r
4f672280 653 return (PicoMCD&1) ? PicoReadCD32w(address) : PicoRead32(address);\r
cc68a136 654}\r
655\r
656void m68k_write_memory_8(unsigned int address, unsigned int value)\r
657{\r
4f672280 658 if (PicoMCD&1) PicoWriteCD8w(address, (u8)value); else PicoWrite8(address, (u8)value);\r
cc68a136 659}\r
660\r
661void m68k_write_memory_16(unsigned int address, unsigned int value)\r
662{\r
4f672280 663 if (PicoMCD&1) PicoWriteCD16w(address,(u16)value); else PicoWrite16(address,(u16)value);\r
cc68a136 664}\r
665\r
666void m68k_write_memory_32(unsigned int address, unsigned int value)\r
667{\r
4f672280 668 if (PicoMCD&1) PicoWriteCD32w(address, value); else PicoWrite32(address, value);\r
cc68a136 669}\r
670#endif\r
671#endif // EMU_M68K\r
672\r
673\r
674// -----------------------------------------------------------------\r
675// z80 memhandlers\r
676\r
eff55556 677PICO_INTERNAL unsigned char z80_read(unsigned short a)\r
cc68a136 678{\r
679 u8 ret = 0;\r
680\r
681 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
682 {\r
03e4f2a3 683 if (PicoOpt&1) ret = (u8) YM2612Read();\r
684 return ret;\r
cc68a136 685 }\r
686\r
687 if (a>=0x8000)\r
688 {\r
81fda4e8 689 extern u32 PicoReadM68k8(u32 a);\r
cc68a136 690 u32 addr68k;\r
691 addr68k=Pico.m.z80_bank68k<<15;\r
692 addr68k+=a&0x7fff;\r
693\r
81fda4e8 694 if (PicoMCD & 1)\r
695 ret = PicoReadM68k8(addr68k);\r
696 else ret = PicoRead8(addr68k);\r
69996cb7 697 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
03e4f2a3 698 return ret;\r
cc68a136 699 }\r
700\r
b542be46 701 // should not be needed, cores should be able to access RAM themselves\r
03e4f2a3 702 if (a<0x4000) return Pico.zram[a&0x1fff];\r
cc68a136 703\r
69996cb7 704 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, ret);\r
cc68a136 705 return ret;\r
706}\r
707\r
a4221917 708#ifndef _USE_CZ80\r
eff55556 709PICO_INTERNAL_ASM void z80_write(unsigned char data, unsigned short a)\r
a4221917 710#else\r
711PICO_INTERNAL_ASM void z80_write(unsigned int a, unsigned char data)\r
712#endif\r
cc68a136 713{\r
cc68a136 714 if ((a>>13)==2) // 0x4000-0x5fff (Charles MacDonald)\r
715 {\r
fa283c9a 716 if(PicoOpt&1) emustatus|=YM2612Write(a, data) & 1;\r
cc68a136 717 return;\r
718 }\r
719\r
720 if ((a&0xfff9)==0x7f11) // 7f11 7f13 7f15 7f17\r
721 {\r
722 if(PicoOpt&2) SN76496Write(data);\r
723 return;\r
724 }\r
725\r
726 if ((a>>8)==0x60)\r
727 {\r
728 Pico.m.z80_bank68k>>=1;\r
729 Pico.m.z80_bank68k|=(data&1)<<8;\r
730 Pico.m.z80_bank68k&=0x1ff; // 9 bits and filled in the new top one\r
731 return;\r
732 }\r
733\r
734 if (a>=0x8000)\r
735 {\r
81fda4e8 736 extern void PicoWriteM68k8(u32 a,u8 d);\r
cc68a136 737 u32 addr68k;\r
738 addr68k=Pico.m.z80_bank68k<<15;\r
739 addr68k+=a&0x7fff;\r
69996cb7 740 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
81fda4e8 741 if (PicoMCD & 1)\r
742 PicoWriteM68k8(addr68k, data);\r
743 else PicoWrite8(addr68k, data);\r
cc68a136 744 return;\r
745 }\r
746\r
b542be46 747 // should not be needed\r
cc68a136 748 if (a<0x4000) { Pico.zram[a&0x1fff]=data; return; }\r
69996cb7 749\r
750 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
cc68a136 751}\r
752\r
a4221917 753#ifndef _USE_CZ80\r
754PICO_INTERNAL unsigned short z80_read16(unsigned short a)\r
755{\r
a4221917 756 return (u16) ( (u16)z80_read(a) | ((u16)z80_read((u16)(a+1))<<8) );\r
757}\r
758\r
eff55556 759PICO_INTERNAL void z80_write16(unsigned short data, unsigned short a)\r
cc68a136 760{\r
cc68a136 761 z80_write((unsigned char) data,a);\r
762 z80_write((unsigned char)(data>>8),(u16)(a+1));\r
763}\r
a4221917 764#endif\r
cc68a136 765\r