cd: some fixes
[picodrive.git] / pico / cd / memory.c
CommitLineData
cff531af 1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
cc68a136 8\r
efcba75f 9#include "../pico_int.h"\r
af37bca8 10#include "../memory.h"\r
cc68a136 11\r
cb4a513a 12#include "gfx_cd.h"\r
4f265db7 13#include "pcm.h"\r
cb4a513a 14\r
bcf65fd6 15uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
16uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
17uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
18uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
cc68a136 19\r
af37bca8 20MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
21MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
22MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
23MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
24MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
25MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
b5e5172d 26\r
cc68a136 27// -----------------------------------------------------------------\r
28\r
0ace9b9a 29// provided by ASM code:\r
30#ifdef _ASM_CD_MEMORY_C\r
31u32 PicoReadM68k8_io(u32 a);\r
32u32 PicoReadM68k16_io(u32 a);\r
33void PicoWriteM68k8_io(u32 a, u32 d);\r
34void PicoWriteM68k16_io(u32 a, u32 d);\r
35\r
36u32 PicoReadS68k8_pr(u32 a);\r
37u32 PicoReadS68k16_pr(u32 a);\r
38void PicoWriteS68k8_pr(u32 a, u32 d);\r
39void PicoWriteS68k16_pr(u32 a, u32 d);\r
40\r
41u32 PicoReadM68k8_cell0(u32 a);\r
42u32 PicoReadM68k8_cell1(u32 a);\r
43u32 PicoReadM68k16_cell0(u32 a);\r
44u32 PicoReadM68k16_cell1(u32 a);\r
45void PicoWriteM68k8_cell0(u32 a, u32 d);\r
46void PicoWriteM68k8_cell1(u32 a, u32 d);\r
47void PicoWriteM68k16_cell0(u32 a, u32 d);\r
48void PicoWriteM68k16_cell1(u32 a, u32 d);\r
49\r
50u32 PicoReadS68k8_dec0(u32 a);\r
51u32 PicoReadS68k8_dec1(u32 a);\r
52u32 PicoReadS68k16_dec0(u32 a);\r
53u32 PicoReadS68k16_dec1(u32 a);\r
54void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
55void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
56void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
57void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
58void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
59void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
60void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
61void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
62void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
63void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
64void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
65void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
66#endif\r
67\r
08769494 68static void remap_prg_window(int r3);\r
0ace9b9a 69static void remap_word_ram(int r3);\r
70\r
7a1f6e45 71// poller detection\r
7a1f6e45 72#define POLL_LIMIT 16\r
73#define POLL_CYCLES 124\r
cc68a136 74\r
08769494 75u32 m68k_comm_check(u32 a, u32 d)\r
bc3c13d3 76{\r
08769494 77 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 78 if (a != Pico_mcd->m.m68k_poll_a) {\r
79 Pico_mcd->m.m68k_poll_a = a;\r
80 Pico_mcd->m.m68k_poll_cnt = 0;\r
08769494 81 return d;\r
bc3c13d3 82 }\r
08769494 83 Pico_mcd->m.m68k_poll_cnt++;\r
84 return d;\r
bc3c13d3 85}\r
86\r
4ff2d527 87#ifndef _ASM_CD_MEMORY_C\r
cb4a513a 88static u32 m68k_reg_read16(u32 a)\r
cc68a136 89{\r
90 u32 d=0;\r
91 a &= 0x3e;\r
cc68a136 92\r
93 switch (a) {\r
672ad671 94 case 0:\r
c459aefd 95 d = ((Pico_mcd->s68k_regs[0x33]<<13)&0x8000) | Pico_mcd->m.busreq; // here IFL2 is always 0, just like in Gens\r
672ad671 96 goto end;\r
cc68a136 97 case 2:\r
672ad671 98 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
af37bca8 99 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
08769494 100 goto end_comm;\r
c459aefd 101 case 4:\r
102 d = Pico_mcd->s68k_regs[4]<<8;\r
103 goto end;\r
104 case 6:\r
913ef4b7 105 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
c459aefd 106 goto end;\r
cc68a136 107 case 8:\r
cc68a136 108 d = Read_CDC_Host(0);\r
109 goto end;\r
c459aefd 110 case 0xA:\r
ca61ee42 111 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
c459aefd 112 goto end;\r
ae214f1c 113 case 0xC: // 384 cycle stopwatch timer\r
114 // ugh..\r
115 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
116 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
117 d &= 0x0fff;\r
af37bca8 118 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
1cd356a3 119 goto end;\r
cc68a136 120 }\r
121\r
cc68a136 122 if (a < 0x30) {\r
123 // comm flag/cmd/status (0xE-0x2F)\r
124 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
08769494 125 goto end_comm;\r
cc68a136 126 }\r
127\r
ca61ee42 128 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
cc68a136 129\r
130end:\r
cc68a136 131 return d;\r
08769494 132\r
133end_comm:\r
134 return m68k_comm_check(a, d);\r
cc68a136 135}\r
4ff2d527 136#endif\r
cc68a136 137\r
4ff2d527 138#ifndef _ASM_CD_MEMORY_C\r
139static\r
140#endif\r
141void m68k_reg_write8(u32 a, u32 d)\r
cc68a136 142{\r
af37bca8 143 u32 dold;\r
cc68a136 144 a &= 0x3f;\r
cc68a136 145\r
08769494 146 Pico_mcd->m.m68k_poll_a =\r
147 Pico_mcd->m.m68k_poll_cnt = 0;\r
bc3c13d3 148\r
cc68a136 149 switch (a) {\r
150 case 0:\r
672ad671 151 d &= 1;\r
08769494 152 if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r
153 elprintf(EL_INTS, "m68k: s68k irq 2");\r
154 pcd_sync_s68k(SekCyclesDone(), 0);\r
155 SekInterruptS68k(2);\r
156 }\r
c459aefd 157 return;\r
cc68a136 158 case 1:\r
672ad671 159 d &= 3;\r
bc3c13d3 160 elprintf(EL_CDREGS, "d m.busreq %u %u", d, Pico_mcd->m.busreq);\r
161 if (d == Pico_mcd->m.busreq)\r
162 return;\r
08769494 163 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 164\r
165 if ((Pico_mcd->m.busreq ^ d) & 1) {\r
166 elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
167 if (!(d & 1))\r
168 d |= 2; // verified: reset also gives bus\r
169 else {\r
170 elprintf(EL_CDREGS, "m68k: resetting s68k");\r
171 SekResetS68k();\r
172 }\r
cc68a136 173 }\r
bc3c13d3 174 if ((Pico_mcd->m.busreq ^ d) & 2) {\r
175 elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r
08769494 176 remap_prg_window(Pico_mcd->s68k_regs[3]);\r
bc3c13d3 177 }\r
c459aefd 178 Pico_mcd->m.busreq = d;\r
179 return;\r
672ad671 180 case 2:\r
af37bca8 181 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
672ad671 182 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
183 return;\r
af37bca8 184 case 3:\r
185 dold = Pico_mcd->s68k_regs[3];\r
186 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
af37bca8 187 if ((d ^ dold) & 0xc0) {\r
08769494 188 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r
189 (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
190 remap_prg_window(d);\r
7a1f6e45 191 }\r
ba6e8bfd 192\r
193 // 2M mode state is tracked regardless of current mode\r
194 if (d & 2) {\r
195 Pico_mcd->m.dmna_ret_2m |= 2;\r
196 Pico_mcd->m.dmna_ret_2m &= ~1;\r
197 }\r
198 if (dold & 4) { // 1M mode\r
199 d ^= 2; // 0 sets DMNA, 1 does nothing\r
200 d = (d & 0xc2) | (dold & 0x1f);\r
201 }\r
202 else\r
203 d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r
204\r
08769494 205 goto write_comm;\r
c459aefd 206 case 6:\r
d1df8786 207 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
c459aefd 208 return;\r
209 case 7:\r
d1df8786 210 Pico_mcd->bios[0x72] = d;\r
af37bca8 211 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
212 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
c459aefd 213 return;\r
08769494 214 case 0x0f:\r
08769494 215 a = 0x0e;\r
216 case 0x0e:\r
217 goto write_comm;\r
672ad671 218 }\r
219\r
08769494 220 if ((a&0xf0) == 0x10)\r
221 goto write_comm;\r
cc68a136 222\r
ca61ee42 223 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
08769494 224 return;\r
225\r
226write_comm:\r
227 if (d == Pico_mcd->s68k_regs[a])\r
228 return;\r
229\r
230 Pico_mcd->s68k_regs[a] = d;\r
231 pcd_sync_s68k(SekCyclesDone(), 0);\r
232 if (Pico_mcd->m.s68k_poll_a == a && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
233 SekSetStopS68k(0);\r
234 Pico_mcd->m.s68k_poll_a = 0;\r
235 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
236 }\r
cc68a136 237}\r
238\r
2433f409 239#ifndef _ASM_CD_MEMORY_C\r
240static\r
241#endif\r
242u32 s68k_poll_detect(u32 a, u32 d)\r
243{\r
244#ifdef USE_POLL_DETECT\r
08769494 245 u32 cycles, cnt = 0;\r
246 if (SekIsStoppedS68k())\r
247 return d;\r
248\r
249 cycles = SekCyclesDoneS68k();\r
250 if (a == Pico_mcd->m.s68k_poll_a) {\r
251 u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r
2433f409 252 if (clkdiff <= POLL_CYCLES) {\r
08769494 253 cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r
254 //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r
255 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
2433f409 256 SekSetStopS68k(1);\r
08769494 257 elprintf(EL_CDPOLL, "s68k poll detected @ %06x, a=%02x",\r
258 SekPcS68k, a);\r
2433f409 259 }\r
2433f409 260 }\r
261 }\r
08769494 262 Pico_mcd->m.s68k_poll_a = a;\r
263 Pico_mcd->m.s68k_poll_clk = cycles;\r
264 Pico_mcd->m.s68k_poll_cnt = cnt;\r
2433f409 265#endif\r
266 return d;\r
267}\r
cc68a136 268\r
913ef4b7 269#define READ_FONT_DATA(basemask) \\r
270{ \\r
271 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
272 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
273 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
274 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
275 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
276 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
277}\r
278\r
cc68a136 279\r
4ff2d527 280#ifndef _ASM_CD_MEMORY_C\r
281static\r
282#endif\r
283u32 s68k_reg_read16(u32 a)\r
cc68a136 284{\r
285 u32 d=0;\r
cc68a136 286\r
cc68a136 287 switch (a) {\r
288 case 0:\r
7a1f6e45 289 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
672ad671 290 case 2:\r
2433f409 291 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
af37bca8 292 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
2433f409 293 return s68k_poll_detect(a, d);\r
cc68a136 294 case 6:\r
7a1f6e45 295 return CDC_Read_Reg();\r
cc68a136 296 case 8:\r
7a1f6e45 297 return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r
cc68a136 298 case 0xC:\r
ae214f1c 299 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
300 d /= 384;\r
301 d &= 0x0fff;\r
af37bca8 302 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
7a1f6e45 303 return d;\r
d1df8786 304 case 0x30:\r
af37bca8 305 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
7a1f6e45 306 return Pico_mcd->s68k_regs[31];\r
cc68a136 307 case 0x34: // fader\r
7a1f6e45 308 return 0; // no busy bit\r
913ef4b7 309 case 0x50: // font data (check: Lunar 2, Silpheed)\r
310 READ_FONT_DATA(0x00100000);\r
7a1f6e45 311 return d;\r
913ef4b7 312 case 0x52:\r
313 READ_FONT_DATA(0x00010000);\r
7a1f6e45 314 return d;\r
913ef4b7 315 case 0x54:\r
316 READ_FONT_DATA(0x10000000);\r
7a1f6e45 317 return d;\r
913ef4b7 318 case 0x56:\r
319 READ_FONT_DATA(0x01000000);\r
7a1f6e45 320 return d;\r
cc68a136 321 }\r
322\r
323 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
324\r
2433f409 325 if (a >= 0x0e && a < 0x30)\r
326 return s68k_poll_detect(a, d);\r
7a1f6e45 327\r
cc68a136 328 return d;\r
329}\r
330\r
4ff2d527 331#ifndef _ASM_CD_MEMORY_C\r
332static\r
333#endif\r
334void s68k_reg_write8(u32 a, u32 d)\r
cc68a136 335{\r
48e8482f 336 // Warning: d might have upper bits set\r
cc68a136 337 switch (a) {\r
672ad671 338 case 2:\r
339 return; // only m68k can change WP\r
fa1e5e29 340 case 3: {\r
341 int dold = Pico_mcd->s68k_regs[3];\r
af37bca8 342 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
672ad671 343 d &= 0x1d;\r
af37bca8 344 d |= dold & 0xc2;\r
ba6e8bfd 345\r
346 // 2M mode state\r
347 if (d & 1) {\r
348 Pico_mcd->m.dmna_ret_2m |= 1;\r
349 Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r
350 }\r
351\r
af37bca8 352 if (d & 4)\r
39230401 353 {\r
fa1e5e29 354 if (!(dold & 4)) {\r
af37bca8 355 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
fa1e5e29 356 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
4ff2d527 357 }\r
ba6e8bfd 358\r
359 if ((d ^ dold) & 0x1d)\r
360 remap_word_ram(d);\r
361\r
362 if ((d ^ dold) & 0x05)\r
363 d &= ~2; // clear DMNA - swap complete\r
39230401 364 }\r
365 else\r
366 {\r
fa1e5e29 367 if (dold & 4) {\r
af37bca8 368 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
fa1e5e29 369 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
0ace9b9a 370 remap_word_ram(d);\r
4ff2d527 371 }\r
ba6e8bfd 372 d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r
d0d47c5b 373 }\r
08769494 374 goto write_comm;\r
fa1e5e29 375 }\r
cc68a136 376 case 4:\r
af37bca8 377 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
cc68a136 378 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
379 return;\r
380 case 5:\r
c459aefd 381 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
cc68a136 382 break;\r
383 case 7:\r
384 CDC_Write_Reg(d);\r
385 return;\r
386 case 0xa:\r
af37bca8 387 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
cc68a136 388 break;\r
d1df8786 389 case 0xc:\r
ae214f1c 390 case 0xd: // 384 cycle stopwatch timer\r
391 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
392 // does this also reset internal 384 cycle counter?\r
393 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
4f265db7 394 return;\r
08769494 395 case 0x0e:\r
08769494 396 a = 0x0f;\r
397 case 0x0f:\r
398 goto write_comm;\r
ae214f1c 399 case 0x31: // 384 cycle int3 timer\r
400 d &= 0xff;\r
401 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
402 Pico_mcd->s68k_regs[a] = (u8) d;\r
403 if (d) // d or d+1??\r
404 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
405 else\r
406 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
d1df8786 407 break;\r
cc68a136 408 case 0x33: // IRQ mask\r
ae214f1c 409 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
410 d &= 0x7e;\r
411 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
412 if (Pico_mcd->s68k_regs[0x37] & 4)\r
413 CDD_Export_Status();\r
cc68a136 414 }\r
415 break;\r
416 case 0x34: // fader\r
417 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
418 return;\r
672ad671 419 case 0x36:\r
420 return; // d/m bit is unsetable\r
421 case 0x37: {\r
422 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
423 Pico_mcd->s68k_regs[0x37] = d&7;\r
424 if ((d&4) && !(d_old&4)) {\r
cc68a136 425 CDD_Export_Status();\r
cc68a136 426 }\r
672ad671 427 return;\r
428 }\r
cc68a136 429 case 0x4b:\r
430 Pico_mcd->s68k_regs[a] = (u8) d;\r
431 CDD_Import_Command();\r
432 return;\r
433 }\r
434\r
08769494 435 if ((a&0x1f0) == 0x20)\r
436 goto write_comm;\r
437\r
1cd356a3 438 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
cc68a136 439 {\r
ca61ee42 440 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
cc68a136 441 return;\r
442 }\r
443\r
08769494 444 Pico_mcd->s68k_regs[a] = (u8) d;\r
445 return;\r
bc3c13d3 446\r
08769494 447write_comm:\r
cc68a136 448 Pico_mcd->s68k_regs[a] = (u8) d;\r
08769494 449 if (Pico_mcd->m.m68k_poll_cnt)\r
450 SekEndRunS68k(0);\r
451 Pico_mcd->m.m68k_poll_cnt = 0;\r
cc68a136 452}\r
453\r
af37bca8 454// -----------------------------------------------------------------\r
455// Main 68k\r
456// -----------------------------------------------------------------\r
cc68a136 457\r
af37bca8 458#ifndef _ASM_CD_MEMORY_C\r
459#include "cell_map.c"\r
af37bca8 460\r
461// WORD RAM, cell aranged area (220000 - 23ffff)\r
0ace9b9a 462static u32 PicoReadM68k8_cell0(u32 a)\r
cc68a136 463{\r
af37bca8 464 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
0ace9b9a 465 return Pico_mcd->word_ram1M[0][a ^ 1];\r
466}\r
467\r
468static u32 PicoReadM68k8_cell1(u32 a)\r
469{\r
470 a = (a&3) | (cell_map(a >> 2) << 2);\r
471 return Pico_mcd->word_ram1M[1][a ^ 1];\r
472}\r
473\r
474static u32 PicoReadM68k16_cell0(u32 a)\r
475{\r
476 a = (a&2) | (cell_map(a >> 2) << 2);\r
477 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
af37bca8 478}\r
cc68a136 479\r
0ace9b9a 480static u32 PicoReadM68k16_cell1(u32 a)\r
af37bca8 481{\r
af37bca8 482 a = (a&2) | (cell_map(a >> 2) << 2);\r
0ace9b9a 483 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
af37bca8 484}\r
cc68a136 485\r
0ace9b9a 486static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
af37bca8 487{\r
af37bca8 488 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 489 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
af37bca8 490}\r
8022f53d 491\r
0ace9b9a 492static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
af37bca8 493{\r
af37bca8 494 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 495 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
af37bca8 496}\r
497\r
0ace9b9a 498static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
499{\r
500 a = (a&3) | (cell_map(a >> 2) << 2);\r
501 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
502}\r
503\r
504static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
505{\r
506 a = (a&3) | (cell_map(a >> 2) << 2);\r
507 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
508}\r
509#endif\r
510\r
af37bca8 511// RAM cart (40000 - 7fffff, optional)\r
512static u32 PicoReadM68k8_ramc(u32 a)\r
513{\r
514 u32 d = 0;\r
515 if (a == 0x400001) {\r
516 if (SRam.data != NULL)\r
517 d = 3; // 64k cart\r
518 return d;\r
8022f53d 519 }\r
520\r
af37bca8 521 if ((a & 0xfe0000) == 0x600000) {\r
522 if (SRam.data != NULL)\r
523 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
524 return d;\r
8022f53d 525 }\r
526\r
af37bca8 527 if (a == 0x7fffff)\r
528 return Pico_mcd->m.bcram_reg;\r
cc68a136 529\r
af37bca8 530 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
cc68a136 531 return d;\r
532}\r
533\r
af37bca8 534static u32 PicoReadM68k16_ramc(u32 a)\r
cc68a136 535{\r
af37bca8 536 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
537 return PicoReadM68k8_ramc(a + 1);\r
538}\r
cc68a136 539\r
af37bca8 540static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
541{\r
542 if ((a & 0xfe0000) == 0x600000) {\r
543 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
544 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
8022f53d 545 SRam.changed = 1;\r
546 }\r
547 return;\r
548 }\r
549\r
af37bca8 550 if (a == 0x7fffff) {\r
551 Pico_mcd->m.bcram_reg = d;\r
8022f53d 552 return;\r
553 }\r
554\r
af37bca8 555 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 556}\r
557\r
af37bca8 558static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
cc68a136 559{\r
af37bca8 560 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
561 PicoWriteM68k8_ramc(a + 1, d);\r
cc68a136 562}\r
563\r
af37bca8 564// IO/control/cd registers (a10000 - ...)\r
0ace9b9a 565#ifndef _ASM_CD_MEMORY_C\r
af37bca8 566static u32 PicoReadM68k8_io(u32 a)\r
cc68a136 567{\r
af37bca8 568 u32 d;\r
569 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
570 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
571 if (!(a & 1))\r
572 d >>= 8;\r
573 d &= 0xff;\r
574 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x", a & 0x3f, d, SekPc);\r
575 return d;\r
576 }\r
577\r
578 // fallback to default MD handler\r
579 return PicoRead8_io(a);\r
cc68a136 580}\r
581\r
af37bca8 582static u32 PicoReadM68k16_io(u32 a)\r
cc68a136 583{\r
af37bca8 584 u32 d;\r
585 if ((a & 0xff00) == 0x2000) {\r
586 d = m68k_reg_read16(a);\r
587 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x", a & 0x3f, d, SekPc);\r
588 return d;\r
b542be46 589 }\r
cc68a136 590\r
af37bca8 591 return PicoRead16_io(a);\r
cc68a136 592}\r
593\r
af37bca8 594static void PicoWriteM68k8_io(u32 a, u32 d)\r
cc68a136 595{\r
af37bca8 596 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
597 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x", a&0x3f, d, SekPc);\r
2433f409 598 m68k_reg_write8(a, d);\r
599 return;\r
600 }\r
672ad671 601\r
af37bca8 602 PicoWrite16_io(a, d);\r
cc68a136 603}\r
ab0607f7 604\r
af37bca8 605static void PicoWriteM68k16_io(u32 a, u32 d)\r
cc68a136 606{\r
af37bca8 607 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
608 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x", a&0x3f, d, SekPc);\r
08769494 609\r
af37bca8 610 m68k_reg_write8(a, d >> 8);\r
08769494 611 if ((a & 0x3e) != 0x0e) // special case\r
612 m68k_reg_write8(a + 1, d & 0xff);\r
b542be46 613 return;\r
614 }\r
615\r
af37bca8 616 PicoWrite16_io(a, d);\r
cc68a136 617}\r
0ace9b9a 618#endif\r
cc68a136 619\r
721cd396 620// -----------------------------------------------------------------\r
af37bca8 621// Sub 68k\r
cc68a136 622// -----------------------------------------------------------------\r
623\r
af37bca8 624static u32 s68k_unmapped_read8(u32 a)\r
cc68a136 625{\r
af37bca8 626 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
627 return 0;\r
cc68a136 628}\r
629\r
af37bca8 630static u32 s68k_unmapped_read16(u32 a)\r
cc68a136 631{\r
af37bca8 632 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
633 return 0;\r
634}\r
4f265db7 635\r
af37bca8 636static void s68k_unmapped_write8(u32 a, u32 d)\r
637{\r
638 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
639}\r
cc68a136 640\r
af37bca8 641static void s68k_unmapped_write16(u32 a, u32 d)\r
642{\r
643 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
644}\r
cc68a136 645\r
59991f11 646// PRG RAM protected range (000000 - 01fdff)?\r
0ace9b9a 647// XXX verify: ff00 or 1fe00 max?\r
648static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
649{\r
59991f11 650 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 651 Pico_mcd->prg_ram[a ^ 1] = d;\r
652}\r
653\r
654static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
655{\r
59991f11 656 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 657 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
658}\r
659\r
660#ifndef _ASM_CD_MEMORY_C\r
661\r
af37bca8 662// decode (080000 - 0bffff, in 1M mode)\r
0ace9b9a 663static u32 PicoReadS68k8_dec0(u32 a)\r
664{\r
665 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
666 if (a & 1)\r
667 d &= 0x0f;\r
668 else\r
669 d >>= 4;\r
670 return d;\r
671}\r
672\r
673static u32 PicoReadS68k8_dec1(u32 a)\r
af37bca8 674{\r
0ace9b9a 675 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 676 if (a & 1)\r
677 d &= 0x0f;\r
678 else\r
679 d >>= 4;\r
cc68a136 680 return d;\r
681}\r
682\r
0ace9b9a 683static u32 PicoReadS68k16_dec0(u32 a)\r
cc68a136 684{\r
0ace9b9a 685 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 686 d |= d << 4;\r
687 d &= ~0xf0;\r
cc68a136 688 return d;\r
689}\r
ab0607f7 690\r
0ace9b9a 691static u32 PicoReadS68k16_dec1(u32 a)\r
0a051f55 692{\r
0ace9b9a 693 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
694 d |= d << 4;\r
695 d &= ~0xf0;\r
696 return d;\r
0a051f55 697}\r
698\r
0ace9b9a 699/* check: jaguar xj 220 (draws entire world using decode) */\r
700#define mk_decode_w8(bank) \\r
701static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
702{ \\r
703 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
704 \\r
705 if (!(a & 1)) \\r
706 *pd = (*pd & 0x0f) | (d << 4); \\r
707 else \\r
708 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
709} \\r
710 \\r
711static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
712{ \\r
713 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
714 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
715 \\r
716 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
717 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
718} \\r
719 \\r
720static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
721{ \\r
722 if (d & 0x0f) /* overwrite */ \\r
723 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
724}\r
0a051f55 725\r
0ace9b9a 726mk_decode_w8(0)\r
727mk_decode_w8(1)\r
728\r
729#define mk_decode_w16(bank) \\r
730static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
731{ \\r
732 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
733 \\r
734 d &= 0x0f0f; \\r
735 *pd = d | (d >> 4); \\r
736} \\r
737 \\r
738static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
739{ \\r
740 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
741 \\r
742 d &= 0x0f0f; /* underwrite */ \\r
743 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
744 if (!(*pd & 0x0f)) *pd |= d; \\r
745} \\r
746 \\r
747static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
748{ \\r
749 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
750 \\r
751 d &= 0x0f0f; /* overwrite */ \\r
752 d |= d >> 4; \\r
753 \\r
754 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
755 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
756 *pd = d; \\r
757}\r
0a051f55 758\r
0ace9b9a 759mk_decode_w16(0)\r
760mk_decode_w16(1)\r
0a051f55 761\r
0ace9b9a 762#endif\r
0a051f55 763\r
af37bca8 764// backup RAM (fe0000 - feffff)\r
765static u32 PicoReadS68k8_bram(u32 a)\r
766{\r
767 return Pico_mcd->bram[(a>>1)&0x1fff];\r
768}\r
cc68a136 769\r
af37bca8 770static u32 PicoReadS68k16_bram(u32 a)\r
cc68a136 771{\r
af37bca8 772 u32 d;\r
773 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
774 a = (a >> 1) & 0x1fff;\r
775 d = Pico_mcd->bram[a++];\r
776 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
777 return d;\r
778}\r
cc68a136 779\r
af37bca8 780static void PicoWriteS68k8_bram(u32 a, u32 d)\r
781{\r
782 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
783 SRam.changed = 1;\r
784}\r
cc68a136 785\r
af37bca8 786static void PicoWriteS68k16_bram(u32 a, u32 d)\r
787{\r
788 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
789 a = (a >> 1) & 0x1fff;\r
790 Pico_mcd->bram[a++] = d;\r
791 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
792 SRam.changed = 1;\r
793}\r
b5e5172d 794\r
0ace9b9a 795#ifndef _ASM_CD_MEMORY_C\r
796\r
af37bca8 797// PCM and registers (ff0000 - ffffff)\r
798static u32 PicoReadS68k8_pr(u32 a)\r
799{\r
800 u32 d = 0;\r
cc68a136 801\r
802 // regs\r
af37bca8 803 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 804 a &= 0x1ff;\r
af37bca8 805 if (a >= 0x0e && a < 0x30) {\r
806 d = Pico_mcd->s68k_regs[a];\r
807 s68k_poll_detect(a, d);\r
ba6e8bfd 808 goto regs_done;\r
d0d47c5b 809 }\r
af37bca8 810 else if (a >= 0x58 && a < 0x68)\r
811 d = gfx_cd_read(a & ~1);\r
812 else d = s68k_reg_read16(a & ~1);\r
813 if (!(a & 1))\r
814 d >>= 8;\r
ba6e8bfd 815\r
816regs_done:\r
817 d &= 0xff;\r
818 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @ %06x",\r
819 a, d, SekPcS68k);\r
820 return d;\r
d0d47c5b 821 }\r
822\r
4f265db7 823 // PCM\r
0ace9b9a 824 // XXX: verify: probably odd addrs only?\r
af37bca8 825 if ((a & 0x8000) == 0x0000) {\r
4f265db7 826 a &= 0x7fff;\r
827 if (a >= 0x2000)\r
af37bca8 828 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
829 else if (a >= 0x20) {\r
830 a &= 0x1e;\r
831 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
832 if (a & 2)\r
833 d >>= 8;\r
834 }\r
835 return d & 0xff;\r
ab0607f7 836 }\r
837\r
af37bca8 838 return s68k_unmapped_read8(a);\r
cc68a136 839}\r
840\r
af37bca8 841static u32 PicoReadS68k16_pr(u32 a)\r
cc68a136 842{\r
af37bca8 843 u32 d = 0;\r
cc68a136 844\r
845 // regs\r
af37bca8 846 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 847 a &= 0x1fe;\r
af37bca8 848 if (0x58 <= a && a < 0x68)\r
849 d = gfx_cd_read(a);\r
850 else d = s68k_reg_read16(a);\r
ba6e8bfd 851\r
852 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @ %06x",\r
853 a, d, SekPcS68k);\r
af37bca8 854 return d;\r
cc68a136 855 }\r
856\r
af37bca8 857 // PCM\r
858 if ((a & 0x8000) == 0x0000) {\r
859 //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r
860 a &= 0x7fff;\r
861 if (a >= 0x2000)\r
862 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r
863 else if (a >= 0x20) {\r
864 a &= 0x1e;\r
865 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
866 if (a & 2) d >>= 8;\r
d0d47c5b 867 }\r
af37bca8 868 elprintf(EL_CDREGS, "ret = %04x", d);\r
869 return d;\r
d0d47c5b 870 }\r
871\r
af37bca8 872 return s68k_unmapped_read16(a);\r
873}\r
874\r
875static void PicoWriteS68k8_pr(u32 a, u32 d)\r
876{\r
877 // regs\r
878 if ((a & 0xfe00) == 0x8000) {\r
879 a &= 0x1ff;\r
880 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @ %06x", a, d, SekPcS68k);\r
881 if (0x58 <= a && a < 0x68)\r
882 gfx_cd_write16(a&~1, (d<<8)|d);\r
883 else s68k_reg_write8(a,d);\r
d0d47c5b 884 return;\r
885 }\r
886\r
4f265db7 887 // PCM\r
af37bca8 888 if ((a & 0x8000) == 0x0000) {\r
4f265db7 889 a &= 0x7fff;\r
890 if (a >= 0x2000)\r
891 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
892 else if (a < 0x12)\r
af37bca8 893 pcm_write(a>>1, d);\r
ab0607f7 894 return;\r
895 }\r
896\r
af37bca8 897 s68k_unmapped_write8(a, d);\r
cc68a136 898}\r
ab0607f7 899\r
af37bca8 900static void PicoWriteS68k16_pr(u32 a, u32 d)\r
cc68a136 901{\r
cc68a136 902 // regs\r
af37bca8 903 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 904 a &= 0x1fe;\r
af37bca8 905 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @ %06x", a, d, SekPcS68k);\r
906 if (a >= 0x58 && a < 0x68)\r
907 gfx_cd_write16(a, d);\r
908 else {\r
909 if (a == 0xe) {\r
910 // special case, 2 byte writes would be handled differently\r
911 // TODO: verify\r
912 Pico_mcd->s68k_regs[0xf] = d;\r
913 return;\r
914 }\r
915 s68k_reg_write8(a, d >> 8);\r
916 s68k_reg_write8(a + 1, d & 0xff);\r
d0d47c5b 917 }\r
918 return;\r
919 }\r
920\r
4f265db7 921 // PCM\r
af37bca8 922 if ((a & 0x8000) == 0x0000) {\r
4f265db7 923 a &= 0x7fff;\r
af37bca8 924 if (a >= 0x2000)\r
925 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
926 else if (a < 0x12)\r
927 pcm_write(a>>1, d & 0xff);\r
ab0607f7 928 return;\r
929 }\r
930\r
af37bca8 931 s68k_unmapped_write16(a, d);\r
cc68a136 932}\r
cc68a136 933\r
0ace9b9a 934#endif\r
935\r
936static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
937static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
938static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
939static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
940\r
941static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
942static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
943\r
944static const void *s68k_dec_write8[2][4] = {\r
945 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
946 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
947};\r
948\r
949static const void *s68k_dec_write16[2][4] = {\r
950 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
951 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
952};\r
953\r
cc68a136 954// -----------------------------------------------------------------\r
955\r
08769494 956static void remap_prg_window(int r3)\r
3aa1e148 957{\r
af37bca8 958 // PRG RAM\r
959 if (Pico_mcd->m.busreq & 2) {\r
08769494 960 void *bank = Pico_mcd->prg_ram_b[r3 >> 6];\r
af37bca8 961 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
962 }\r
963 else {\r
964 m68k_map_unmap(0x020000, 0x03ffff);\r
965 }\r
0ace9b9a 966}\r
967\r
968static void remap_word_ram(int r3)\r
969{\r
970 void *bank;\r
af37bca8 971\r
972 // WORD RAM\r
973 if (!(r3 & 4)) {\r
974 // 2M mode. XXX: allowing access in all cases for simplicity\r
975 bank = Pico_mcd->word_ram2M;\r
976 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
977 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
978 // TODO: handle 0x0c0000\r
979 }\r
980 else {\r
0ace9b9a 981 int b0 = r3 & 1;\r
982 int m = (r3 & 0x18) >> 3;\r
983 bank = Pico_mcd->word_ram1M[b0];\r
af37bca8 984 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
0ace9b9a 985 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
af37bca8 986 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
987 // "cell arrange" on m68k\r
0ace9b9a 988 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
989 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
990 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
991 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
af37bca8 992 // "decode format" on s68k\r
0ace9b9a 993 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
994 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
995 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
996 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
af37bca8 997 }\r
998\r
3aa1e148 999#ifdef EMU_F68K\r
1000 // update fetchmap..\r
1001 int i;\r
1002 if (!(r3 & 4))\r
1003 {\r
1004 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
be26eb23 1005 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
3aa1e148 1006 }\r
1007 else\r
1008 {\r
1009 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
be26eb23 1010 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
3aa1e148 1011 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
be26eb23 1012 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
3aa1e148 1013 }\r
1014#endif\r
1015}\r
b837b69b 1016\r
ae214f1c 1017void pcd_state_loaded_mem(void)\r
0ace9b9a 1018{\r
1019 int r3 = Pico_mcd->s68k_regs[3];\r
1020\r
1021 /* after load events */\r
1022 if (r3 & 4) // 1M mode?\r
1023 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1024 remap_word_ram(r3);\r
08769494 1025 remap_prg_window(r3);\r
ba6e8bfd 1026 Pico_mcd->m.dmna_ret_2m &= 3;\r
0ace9b9a 1027\r
1028 // restore hint vector\r
1029 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1030}\r
1031\r
9037e45d 1032#ifdef EMU_M68K\r
1033static void m68k_mem_setup_cd(void);\r
1034#endif\r
1035\r
eff55556 1036PICO_INTERNAL void PicoMemSetupCD(void)\r
b837b69b 1037{\r
af37bca8 1038 // setup default main68k map\r
1039 PicoMemSetup();\r
1040\r
af37bca8 1041 // main68k map (BIOS mapped by PicoMemSetup()):\r
1042 // RAM cart\r
1043 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1044 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1045 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1046 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1047 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1048 }\r
1049\r
1050 // registers/IO:\r
1051 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r
1052 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r
1053 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r
1054 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r
1055\r
1056 // sub68k map\r
1057 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1058 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1059 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1060 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1061\r
1062 // PRG RAM\r
1063 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1064 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1065 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1066 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
59991f11 1067 cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r
1068 cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r
af37bca8 1069\r
1070 // BRAM\r
1071 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1072 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1073 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1074 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1075\r
1076 // PCM, regs\r
1077 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1078 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1079 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1080 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
f53f286a 1081\r
0ace9b9a 1082 // RAMs\r
1083 remap_word_ram(1);\r
1084\r
b837b69b 1085#ifdef EMU_C68K\r
b837b69b 1086 // s68k\r
5e89f0f5 1087 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1088 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1089 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1090 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1091 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1092 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1093 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1094 PicoCpuCS68k.fetch8 = NULL;\r
1095 PicoCpuCS68k.fetch16 = NULL;\r
1096 PicoCpuCS68k.fetch32 = NULL;\r
b837b69b 1097#endif\r
3aa1e148 1098#ifdef EMU_F68K\r
3aa1e148 1099 // s68k\r
af37bca8 1100 PicoCpuFS68k.read_byte = s68k_read8;\r
1101 PicoCpuFS68k.read_word = s68k_read16;\r
1102 PicoCpuFS68k.read_long = s68k_read32;\r
1103 PicoCpuFS68k.write_byte = s68k_write8;\r
1104 PicoCpuFS68k.write_word = s68k_write16;\r
1105 PicoCpuFS68k.write_long = s68k_write32;\r
3aa1e148 1106\r
1107 // setup FAME fetchmap\r
1108 {\r
1109 int i;\r
1110 // M68k\r
1111 // by default, point everything to fitst 64k of ROM (BIOS)\r
1112 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1113 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1114 // now real ROM (BIOS)\r
1115 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 1116 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
3aa1e148 1117 // .. and RAM\r
1118 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
be26eb23 1119 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1120 // S68k\r
1121 // PRG RAM is default\r
1122 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1123 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1124 // real PRG RAM\r
1125 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
be26eb23 1126 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
3aa1e148 1127 // WORD RAM 2M area\r
1128 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
be26eb23 1129 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
0ace9b9a 1130 // remap_word_ram() will setup word ram for both\r
3aa1e148 1131 }\r
1132#endif\r
9037e45d 1133#ifdef EMU_M68K\r
1134 m68k_mem_setup_cd();\r
1135#endif\r
b837b69b 1136}\r
1137\r
1138\r
cc68a136 1139#ifdef EMU_M68K\r
af37bca8 1140u32 m68k_read8(u32 a);\r
1141u32 m68k_read16(u32 a);\r
1142u32 m68k_read32(u32 a);\r
1143void m68k_write8(u32 a, u8 d);\r
1144void m68k_write16(u32 a, u16 d);\r
1145void m68k_write32(u32 a, u32 d);\r
1146\r
9037e45d 1147static unsigned int PicoReadCD8w (unsigned int a) {\r
af37bca8 1148 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
cc68a136 1149}\r
9037e45d 1150static unsigned int PicoReadCD16w(unsigned int a) {\r
af37bca8 1151 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
cc68a136 1152}\r
9037e45d 1153static unsigned int PicoReadCD32w(unsigned int a) {\r
af37bca8 1154 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
cc68a136 1155}\r
9037e45d 1156static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
af37bca8 1157 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
cc68a136 1158}\r
9037e45d 1159static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
af37bca8 1160 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
cc68a136 1161}\r
9037e45d 1162static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
af37bca8 1163 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
cc68a136 1164}\r
1165\r
9037e45d 1166extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1167extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1168extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1169extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1170extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1171extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
9037e45d 1172\r
1173static void m68k_mem_setup_cd(void)\r
1174{\r
1175 pm68k_read_memory_8 = PicoReadCD8w;\r
1176 pm68k_read_memory_16 = PicoReadCD16w;\r
1177 pm68k_read_memory_32 = PicoReadCD32w;\r
1178 pm68k_write_memory_8 = PicoWriteCD8w;\r
1179 pm68k_write_memory_16 = PicoWriteCD16w;\r
1180 pm68k_write_memory_32 = PicoWriteCD32w;\r
9037e45d 1181}\r
cc68a136 1182#endif // EMU_M68K\r
1183\r
ae214f1c 1184// vim:shiftwidth=2:ts=2:expandtab\r