make hcnt code friendly with split timeslices
[picodrive.git] / pico / cd / memory.c
CommitLineData
cff531af 1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
cc68a136 8\r
efcba75f 9#include "../pico_int.h"\r
af37bca8 10#include "../memory.h"\r
cc68a136 11\r
cb4a513a 12#include "gfx_cd.h"\r
4f265db7 13#include "pcm.h"\r
cb4a513a 14\r
bcf65fd6 15uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
16uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
17uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
18uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
cc68a136 19\r
af37bca8 20MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
21MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
22MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
23MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
24MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
25MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
b5e5172d 26\r
cc68a136 27// -----------------------------------------------------------------\r
28\r
0ace9b9a 29// provided by ASM code:\r
30#ifdef _ASM_CD_MEMORY_C\r
31u32 PicoReadM68k8_io(u32 a);\r
32u32 PicoReadM68k16_io(u32 a);\r
33void PicoWriteM68k8_io(u32 a, u32 d);\r
34void PicoWriteM68k16_io(u32 a, u32 d);\r
35\r
36u32 PicoReadS68k8_pr(u32 a);\r
37u32 PicoReadS68k16_pr(u32 a);\r
38void PicoWriteS68k8_pr(u32 a, u32 d);\r
39void PicoWriteS68k16_pr(u32 a, u32 d);\r
40\r
41u32 PicoReadM68k8_cell0(u32 a);\r
42u32 PicoReadM68k8_cell1(u32 a);\r
43u32 PicoReadM68k16_cell0(u32 a);\r
44u32 PicoReadM68k16_cell1(u32 a);\r
45void PicoWriteM68k8_cell0(u32 a, u32 d);\r
46void PicoWriteM68k8_cell1(u32 a, u32 d);\r
47void PicoWriteM68k16_cell0(u32 a, u32 d);\r
48void PicoWriteM68k16_cell1(u32 a, u32 d);\r
49\r
50u32 PicoReadS68k8_dec0(u32 a);\r
51u32 PicoReadS68k8_dec1(u32 a);\r
52u32 PicoReadS68k16_dec0(u32 a);\r
53u32 PicoReadS68k16_dec1(u32 a);\r
54void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
55void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
56void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
57void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
58void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
59void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
60void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
61void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
62void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
63void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
64void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
65void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
66#endif\r
67\r
4fb43555 68static void remap_prg_window(u32 r1, u32 r3);\r
69static void remap_word_ram(u32 r3);\r
0ace9b9a 70\r
7a1f6e45 71// poller detection\r
7a1f6e45 72#define POLL_LIMIT 16\r
73#define POLL_CYCLES 124\r
cc68a136 74\r
08769494 75u32 m68k_comm_check(u32 a, u32 d)\r
bc3c13d3 76{\r
08769494 77 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 78 if (a != Pico_mcd->m.m68k_poll_a) {\r
79 Pico_mcd->m.m68k_poll_a = a;\r
80 Pico_mcd->m.m68k_poll_cnt = 0;\r
08769494 81 return d;\r
bc3c13d3 82 }\r
08769494 83 Pico_mcd->m.m68k_poll_cnt++;\r
84 return d;\r
bc3c13d3 85}\r
86\r
4ff2d527 87#ifndef _ASM_CD_MEMORY_C\r
cb4a513a 88static u32 m68k_reg_read16(u32 a)\r
cc68a136 89{\r
4fb43555 90 u32 d = 0;\r
cc68a136 91 a &= 0x3e;\r
cc68a136 92\r
93 switch (a) {\r
672ad671 94 case 0:\r
4fb43555 95 // here IFL2 is always 0, just like in Gens\r
96 d = ((Pico_mcd->s68k_regs[0x33] << 13) & 0x8000)\r
97 | Pico_mcd->m.busreq;\r
672ad671 98 goto end;\r
cc68a136 99 case 2:\r
672ad671 100 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
af37bca8 101 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
08769494 102 goto end_comm;\r
c459aefd 103 case 4:\r
104 d = Pico_mcd->s68k_regs[4]<<8;\r
105 goto end;\r
106 case 6:\r
913ef4b7 107 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
c459aefd 108 goto end;\r
cc68a136 109 case 8:\r
cc68a136 110 d = Read_CDC_Host(0);\r
111 goto end;\r
c459aefd 112 case 0xA:\r
ca61ee42 113 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
c459aefd 114 goto end;\r
ae214f1c 115 case 0xC: // 384 cycle stopwatch timer\r
116 // ugh..\r
117 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
118 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
119 d &= 0x0fff;\r
af37bca8 120 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
1cd356a3 121 goto end;\r
cc68a136 122 }\r
123\r
cc68a136 124 if (a < 0x30) {\r
125 // comm flag/cmd/status (0xE-0x2F)\r
126 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
08769494 127 goto end_comm;\r
cc68a136 128 }\r
129\r
ca61ee42 130 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
cc68a136 131\r
132end:\r
cc68a136 133 return d;\r
08769494 134\r
135end_comm:\r
136 return m68k_comm_check(a, d);\r
cc68a136 137}\r
4ff2d527 138#endif\r
cc68a136 139\r
4ff2d527 140#ifndef _ASM_CD_MEMORY_C\r
141static\r
142#endif\r
143void m68k_reg_write8(u32 a, u32 d)\r
cc68a136 144{\r
af37bca8 145 u32 dold;\r
cc68a136 146 a &= 0x3f;\r
cc68a136 147\r
08769494 148 Pico_mcd->m.m68k_poll_a =\r
149 Pico_mcd->m.m68k_poll_cnt = 0;\r
bc3c13d3 150\r
cc68a136 151 switch (a) {\r
152 case 0:\r
672ad671 153 d &= 1;\r
08769494 154 if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r
155 elprintf(EL_INTS, "m68k: s68k irq 2");\r
156 pcd_sync_s68k(SekCyclesDone(), 0);\r
157 SekInterruptS68k(2);\r
158 }\r
c459aefd 159 return;\r
cc68a136 160 case 1:\r
672ad671 161 d &= 3;\r
4fb43555 162 dold = Pico_mcd->m.busreq;\r
163 if (!(d & 1))\r
164 d |= 2; // verified: can't release bus on reset\r
165 if (dold == d)\r
bc3c13d3 166 return;\r
4fb43555 167\r
08769494 168 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 169\r
4fb43555 170 if ((dold ^ d) & 1)\r
bc3c13d3 171 elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
4fb43555 172 if (!(d & 1))\r
173 Pico_mcd->m.state_flags |= PCD_ST_S68K_RST;\r
174 else if (d == 1 && (Pico_mcd->m.state_flags & PCD_ST_S68K_RST)) {\r
175 Pico_mcd->m.state_flags &= ~PCD_ST_S68K_RST;\r
176 elprintf(EL_CDREGS, "m68k: resetting s68k");\r
177 SekResetS68k();\r
cc68a136 178 }\r
4fb43555 179 if ((dold ^ d) & 2) {\r
bc3c13d3 180 elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r
4fb43555 181 remap_prg_window(d, Pico_mcd->s68k_regs[3]);\r
bc3c13d3 182 }\r
c459aefd 183 Pico_mcd->m.busreq = d;\r
184 return;\r
672ad671 185 case 2:\r
af37bca8 186 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
672ad671 187 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
188 return;\r
af37bca8 189 case 3:\r
190 dold = Pico_mcd->s68k_regs[3];\r
191 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
af37bca8 192 if ((d ^ dold) & 0xc0) {\r
08769494 193 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r
194 (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
4fb43555 195 remap_prg_window(Pico_mcd->m.busreq, d);\r
7a1f6e45 196 }\r
ba6e8bfd 197\r
198 // 2M mode state is tracked regardless of current mode\r
199 if (d & 2) {\r
200 Pico_mcd->m.dmna_ret_2m |= 2;\r
201 Pico_mcd->m.dmna_ret_2m &= ~1;\r
202 }\r
203 if (dold & 4) { // 1M mode\r
204 d ^= 2; // 0 sets DMNA, 1 does nothing\r
205 d = (d & 0xc2) | (dold & 0x1f);\r
206 }\r
207 else\r
208 d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r
209\r
08769494 210 goto write_comm;\r
c459aefd 211 case 6:\r
d1df8786 212 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
c459aefd 213 return;\r
214 case 7:\r
d1df8786 215 Pico_mcd->bios[0x72] = d;\r
af37bca8 216 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
217 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
c459aefd 218 return;\r
08769494 219 case 0x0f:\r
08769494 220 a = 0x0e;\r
221 case 0x0e:\r
222 goto write_comm;\r
672ad671 223 }\r
224\r
08769494 225 if ((a&0xf0) == 0x10)\r
226 goto write_comm;\r
cc68a136 227\r
ca61ee42 228 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
08769494 229 return;\r
230\r
231write_comm:\r
232 if (d == Pico_mcd->s68k_regs[a])\r
233 return;\r
234\r
235 Pico_mcd->s68k_regs[a] = d;\r
236 pcd_sync_s68k(SekCyclesDone(), 0);\r
237 if (Pico_mcd->m.s68k_poll_a == a && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
238 SekSetStopS68k(0);\r
239 Pico_mcd->m.s68k_poll_a = 0;\r
240 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
241 }\r
cc68a136 242}\r
243\r
2433f409 244#ifndef _ASM_CD_MEMORY_C\r
245static\r
246#endif\r
247u32 s68k_poll_detect(u32 a, u32 d)\r
248{\r
249#ifdef USE_POLL_DETECT\r
08769494 250 u32 cycles, cnt = 0;\r
251 if (SekIsStoppedS68k())\r
252 return d;\r
253\r
254 cycles = SekCyclesDoneS68k();\r
255 if (a == Pico_mcd->m.s68k_poll_a) {\r
256 u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r
2433f409 257 if (clkdiff <= POLL_CYCLES) {\r
08769494 258 cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r
259 //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r
260 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
2433f409 261 SekSetStopS68k(1);\r
08769494 262 elprintf(EL_CDPOLL, "s68k poll detected @ %06x, a=%02x",\r
263 SekPcS68k, a);\r
2433f409 264 }\r
2433f409 265 }\r
266 }\r
08769494 267 Pico_mcd->m.s68k_poll_a = a;\r
268 Pico_mcd->m.s68k_poll_clk = cycles;\r
269 Pico_mcd->m.s68k_poll_cnt = cnt;\r
2433f409 270#endif\r
271 return d;\r
272}\r
cc68a136 273\r
913ef4b7 274#define READ_FONT_DATA(basemask) \\r
275{ \\r
276 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
277 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
278 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
279 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
280 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
281 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
282}\r
283\r
cc68a136 284\r
4ff2d527 285#ifndef _ASM_CD_MEMORY_C\r
286static\r
287#endif\r
288u32 s68k_reg_read16(u32 a)\r
cc68a136 289{\r
290 u32 d=0;\r
cc68a136 291\r
cc68a136 292 switch (a) {\r
293 case 0:\r
7a1f6e45 294 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
672ad671 295 case 2:\r
2433f409 296 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
af37bca8 297 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
2433f409 298 return s68k_poll_detect(a, d);\r
cc68a136 299 case 6:\r
7a1f6e45 300 return CDC_Read_Reg();\r
cc68a136 301 case 8:\r
7a1f6e45 302 return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r
cc68a136 303 case 0xC:\r
ae214f1c 304 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
305 d /= 384;\r
306 d &= 0x0fff;\r
af37bca8 307 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
7a1f6e45 308 return d;\r
d1df8786 309 case 0x30:\r
af37bca8 310 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
7a1f6e45 311 return Pico_mcd->s68k_regs[31];\r
cc68a136 312 case 0x34: // fader\r
7a1f6e45 313 return 0; // no busy bit\r
913ef4b7 314 case 0x50: // font data (check: Lunar 2, Silpheed)\r
315 READ_FONT_DATA(0x00100000);\r
7a1f6e45 316 return d;\r
913ef4b7 317 case 0x52:\r
318 READ_FONT_DATA(0x00010000);\r
7a1f6e45 319 return d;\r
913ef4b7 320 case 0x54:\r
321 READ_FONT_DATA(0x10000000);\r
7a1f6e45 322 return d;\r
913ef4b7 323 case 0x56:\r
324 READ_FONT_DATA(0x01000000);\r
7a1f6e45 325 return d;\r
cc68a136 326 }\r
327\r
328 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
329\r
2433f409 330 if (a >= 0x0e && a < 0x30)\r
331 return s68k_poll_detect(a, d);\r
7a1f6e45 332\r
cc68a136 333 return d;\r
334}\r
335\r
4ff2d527 336#ifndef _ASM_CD_MEMORY_C\r
337static\r
338#endif\r
339void s68k_reg_write8(u32 a, u32 d)\r
cc68a136 340{\r
48e8482f 341 // Warning: d might have upper bits set\r
cc68a136 342 switch (a) {\r
672ad671 343 case 2:\r
344 return; // only m68k can change WP\r
fa1e5e29 345 case 3: {\r
346 int dold = Pico_mcd->s68k_regs[3];\r
af37bca8 347 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
672ad671 348 d &= 0x1d;\r
af37bca8 349 d |= dold & 0xc2;\r
ba6e8bfd 350\r
351 // 2M mode state\r
352 if (d & 1) {\r
353 Pico_mcd->m.dmna_ret_2m |= 1;\r
354 Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r
355 }\r
356\r
af37bca8 357 if (d & 4)\r
39230401 358 {\r
fa1e5e29 359 if (!(dold & 4)) {\r
af37bca8 360 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
fa1e5e29 361 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
4ff2d527 362 }\r
ba6e8bfd 363\r
364 if ((d ^ dold) & 0x1d)\r
365 remap_word_ram(d);\r
366\r
367 if ((d ^ dold) & 0x05)\r
368 d &= ~2; // clear DMNA - swap complete\r
39230401 369 }\r
370 else\r
371 {\r
fa1e5e29 372 if (dold & 4) {\r
af37bca8 373 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
fa1e5e29 374 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
0ace9b9a 375 remap_word_ram(d);\r
4ff2d527 376 }\r
ba6e8bfd 377 d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r
d0d47c5b 378 }\r
08769494 379 goto write_comm;\r
fa1e5e29 380 }\r
cc68a136 381 case 4:\r
af37bca8 382 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
cc68a136 383 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
384 return;\r
385 case 5:\r
c459aefd 386 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
cc68a136 387 break;\r
388 case 7:\r
389 CDC_Write_Reg(d);\r
390 return;\r
391 case 0xa:\r
af37bca8 392 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
cc68a136 393 break;\r
d1df8786 394 case 0xc:\r
ae214f1c 395 case 0xd: // 384 cycle stopwatch timer\r
396 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
397 // does this also reset internal 384 cycle counter?\r
398 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
4f265db7 399 return;\r
08769494 400 case 0x0e:\r
08769494 401 a = 0x0f;\r
402 case 0x0f:\r
403 goto write_comm;\r
ae214f1c 404 case 0x31: // 384 cycle int3 timer\r
405 d &= 0xff;\r
406 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
407 Pico_mcd->s68k_regs[a] = (u8) d;\r
408 if (d) // d or d+1??\r
409 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
410 else\r
411 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
d1df8786 412 break;\r
cc68a136 413 case 0x33: // IRQ mask\r
ae214f1c 414 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
415 d &= 0x7e;\r
416 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
417 if (Pico_mcd->s68k_regs[0x37] & 4)\r
418 CDD_Export_Status();\r
cc68a136 419 }\r
420 break;\r
421 case 0x34: // fader\r
422 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
423 return;\r
672ad671 424 case 0x36:\r
425 return; // d/m bit is unsetable\r
426 case 0x37: {\r
427 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
428 Pico_mcd->s68k_regs[0x37] = d&7;\r
429 if ((d&4) && !(d_old&4)) {\r
cc68a136 430 CDD_Export_Status();\r
cc68a136 431 }\r
672ad671 432 return;\r
433 }\r
cc68a136 434 case 0x4b:\r
435 Pico_mcd->s68k_regs[a] = (u8) d;\r
436 CDD_Import_Command();\r
437 return;\r
438 }\r
439\r
08769494 440 if ((a&0x1f0) == 0x20)\r
441 goto write_comm;\r
442\r
1cd356a3 443 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
cc68a136 444 {\r
ca61ee42 445 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
cc68a136 446 return;\r
447 }\r
448\r
08769494 449 Pico_mcd->s68k_regs[a] = (u8) d;\r
450 return;\r
bc3c13d3 451\r
08769494 452write_comm:\r
cc68a136 453 Pico_mcd->s68k_regs[a] = (u8) d;\r
08769494 454 if (Pico_mcd->m.m68k_poll_cnt)\r
455 SekEndRunS68k(0);\r
456 Pico_mcd->m.m68k_poll_cnt = 0;\r
cc68a136 457}\r
458\r
af37bca8 459// -----------------------------------------------------------------\r
460// Main 68k\r
461// -----------------------------------------------------------------\r
cc68a136 462\r
af37bca8 463#ifndef _ASM_CD_MEMORY_C\r
464#include "cell_map.c"\r
af37bca8 465\r
466// WORD RAM, cell aranged area (220000 - 23ffff)\r
0ace9b9a 467static u32 PicoReadM68k8_cell0(u32 a)\r
cc68a136 468{\r
af37bca8 469 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
0ace9b9a 470 return Pico_mcd->word_ram1M[0][a ^ 1];\r
471}\r
472\r
473static u32 PicoReadM68k8_cell1(u32 a)\r
474{\r
475 a = (a&3) | (cell_map(a >> 2) << 2);\r
476 return Pico_mcd->word_ram1M[1][a ^ 1];\r
477}\r
478\r
479static u32 PicoReadM68k16_cell0(u32 a)\r
480{\r
481 a = (a&2) | (cell_map(a >> 2) << 2);\r
482 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
af37bca8 483}\r
cc68a136 484\r
0ace9b9a 485static u32 PicoReadM68k16_cell1(u32 a)\r
af37bca8 486{\r
af37bca8 487 a = (a&2) | (cell_map(a >> 2) << 2);\r
0ace9b9a 488 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
af37bca8 489}\r
cc68a136 490\r
0ace9b9a 491static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
af37bca8 492{\r
af37bca8 493 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 494 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
af37bca8 495}\r
8022f53d 496\r
0ace9b9a 497static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
af37bca8 498{\r
af37bca8 499 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 500 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
af37bca8 501}\r
502\r
0ace9b9a 503static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
504{\r
505 a = (a&3) | (cell_map(a >> 2) << 2);\r
506 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
507}\r
508\r
509static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
510{\r
511 a = (a&3) | (cell_map(a >> 2) << 2);\r
512 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
513}\r
514#endif\r
515\r
af37bca8 516// RAM cart (40000 - 7fffff, optional)\r
517static u32 PicoReadM68k8_ramc(u32 a)\r
518{\r
519 u32 d = 0;\r
520 if (a == 0x400001) {\r
521 if (SRam.data != NULL)\r
522 d = 3; // 64k cart\r
523 return d;\r
8022f53d 524 }\r
525\r
af37bca8 526 if ((a & 0xfe0000) == 0x600000) {\r
527 if (SRam.data != NULL)\r
528 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
529 return d;\r
8022f53d 530 }\r
531\r
af37bca8 532 if (a == 0x7fffff)\r
533 return Pico_mcd->m.bcram_reg;\r
cc68a136 534\r
af37bca8 535 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
cc68a136 536 return d;\r
537}\r
538\r
af37bca8 539static u32 PicoReadM68k16_ramc(u32 a)\r
cc68a136 540{\r
af37bca8 541 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
542 return PicoReadM68k8_ramc(a + 1);\r
543}\r
cc68a136 544\r
af37bca8 545static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
546{\r
547 if ((a & 0xfe0000) == 0x600000) {\r
548 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
549 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
8022f53d 550 SRam.changed = 1;\r
551 }\r
552 return;\r
553 }\r
554\r
af37bca8 555 if (a == 0x7fffff) {\r
556 Pico_mcd->m.bcram_reg = d;\r
8022f53d 557 return;\r
558 }\r
559\r
af37bca8 560 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 561}\r
562\r
af37bca8 563static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
cc68a136 564{\r
af37bca8 565 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
566 PicoWriteM68k8_ramc(a + 1, d);\r
cc68a136 567}\r
568\r
af37bca8 569// IO/control/cd registers (a10000 - ...)\r
0ace9b9a 570#ifndef _ASM_CD_MEMORY_C\r
af37bca8 571static u32 PicoReadM68k8_io(u32 a)\r
cc68a136 572{\r
af37bca8 573 u32 d;\r
574 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
575 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
576 if (!(a & 1))\r
577 d >>= 8;\r
578 d &= 0xff;\r
579 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x", a & 0x3f, d, SekPc);\r
580 return d;\r
581 }\r
582\r
583 // fallback to default MD handler\r
584 return PicoRead8_io(a);\r
cc68a136 585}\r
586\r
af37bca8 587static u32 PicoReadM68k16_io(u32 a)\r
cc68a136 588{\r
af37bca8 589 u32 d;\r
590 if ((a & 0xff00) == 0x2000) {\r
591 d = m68k_reg_read16(a);\r
592 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x", a & 0x3f, d, SekPc);\r
593 return d;\r
b542be46 594 }\r
cc68a136 595\r
af37bca8 596 return PicoRead16_io(a);\r
cc68a136 597}\r
598\r
af37bca8 599static void PicoWriteM68k8_io(u32 a, u32 d)\r
cc68a136 600{\r
af37bca8 601 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
602 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x", a&0x3f, d, SekPc);\r
2433f409 603 m68k_reg_write8(a, d);\r
604 return;\r
605 }\r
672ad671 606\r
af37bca8 607 PicoWrite16_io(a, d);\r
cc68a136 608}\r
ab0607f7 609\r
af37bca8 610static void PicoWriteM68k16_io(u32 a, u32 d)\r
cc68a136 611{\r
af37bca8 612 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
613 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x", a&0x3f, d, SekPc);\r
08769494 614\r
af37bca8 615 m68k_reg_write8(a, d >> 8);\r
08769494 616 if ((a & 0x3e) != 0x0e) // special case\r
617 m68k_reg_write8(a + 1, d & 0xff);\r
b542be46 618 return;\r
619 }\r
620\r
af37bca8 621 PicoWrite16_io(a, d);\r
cc68a136 622}\r
0ace9b9a 623#endif\r
cc68a136 624\r
721cd396 625// -----------------------------------------------------------------\r
af37bca8 626// Sub 68k\r
cc68a136 627// -----------------------------------------------------------------\r
628\r
af37bca8 629static u32 s68k_unmapped_read8(u32 a)\r
cc68a136 630{\r
af37bca8 631 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
632 return 0;\r
cc68a136 633}\r
634\r
af37bca8 635static u32 s68k_unmapped_read16(u32 a)\r
cc68a136 636{\r
af37bca8 637 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
638 return 0;\r
639}\r
4f265db7 640\r
af37bca8 641static void s68k_unmapped_write8(u32 a, u32 d)\r
642{\r
643 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
644}\r
cc68a136 645\r
af37bca8 646static void s68k_unmapped_write16(u32 a, u32 d)\r
647{\r
648 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
649}\r
cc68a136 650\r
59991f11 651// PRG RAM protected range (000000 - 01fdff)?\r
0ace9b9a 652// XXX verify: ff00 or 1fe00 max?\r
653static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
654{\r
59991f11 655 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 656 Pico_mcd->prg_ram[a ^ 1] = d;\r
657}\r
658\r
659static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
660{\r
59991f11 661 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 662 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
663}\r
664\r
665#ifndef _ASM_CD_MEMORY_C\r
666\r
af37bca8 667// decode (080000 - 0bffff, in 1M mode)\r
0ace9b9a 668static u32 PicoReadS68k8_dec0(u32 a)\r
669{\r
670 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
671 if (a & 1)\r
672 d &= 0x0f;\r
673 else\r
674 d >>= 4;\r
675 return d;\r
676}\r
677\r
678static u32 PicoReadS68k8_dec1(u32 a)\r
af37bca8 679{\r
0ace9b9a 680 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 681 if (a & 1)\r
682 d &= 0x0f;\r
683 else\r
684 d >>= 4;\r
cc68a136 685 return d;\r
686}\r
687\r
0ace9b9a 688static u32 PicoReadS68k16_dec0(u32 a)\r
cc68a136 689{\r
0ace9b9a 690 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 691 d |= d << 4;\r
692 d &= ~0xf0;\r
cc68a136 693 return d;\r
694}\r
ab0607f7 695\r
0ace9b9a 696static u32 PicoReadS68k16_dec1(u32 a)\r
0a051f55 697{\r
0ace9b9a 698 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
699 d |= d << 4;\r
700 d &= ~0xf0;\r
701 return d;\r
0a051f55 702}\r
703\r
0ace9b9a 704/* check: jaguar xj 220 (draws entire world using decode) */\r
705#define mk_decode_w8(bank) \\r
706static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
707{ \\r
708 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
709 \\r
710 if (!(a & 1)) \\r
711 *pd = (*pd & 0x0f) | (d << 4); \\r
712 else \\r
713 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
714} \\r
715 \\r
716static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
717{ \\r
718 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
719 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
720 \\r
721 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
722 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
723} \\r
724 \\r
725static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
726{ \\r
727 if (d & 0x0f) /* overwrite */ \\r
728 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
729}\r
0a051f55 730\r
0ace9b9a 731mk_decode_w8(0)\r
732mk_decode_w8(1)\r
733\r
734#define mk_decode_w16(bank) \\r
735static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
736{ \\r
737 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
738 \\r
739 d &= 0x0f0f; \\r
740 *pd = d | (d >> 4); \\r
741} \\r
742 \\r
743static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
744{ \\r
745 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
746 \\r
747 d &= 0x0f0f; /* underwrite */ \\r
748 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
749 if (!(*pd & 0x0f)) *pd |= d; \\r
750} \\r
751 \\r
752static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
753{ \\r
754 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
755 \\r
756 d &= 0x0f0f; /* overwrite */ \\r
757 d |= d >> 4; \\r
758 \\r
759 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
760 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
761 *pd = d; \\r
762}\r
0a051f55 763\r
0ace9b9a 764mk_decode_w16(0)\r
765mk_decode_w16(1)\r
0a051f55 766\r
0ace9b9a 767#endif\r
0a051f55 768\r
af37bca8 769// backup RAM (fe0000 - feffff)\r
770static u32 PicoReadS68k8_bram(u32 a)\r
771{\r
772 return Pico_mcd->bram[(a>>1)&0x1fff];\r
773}\r
cc68a136 774\r
af37bca8 775static u32 PicoReadS68k16_bram(u32 a)\r
cc68a136 776{\r
af37bca8 777 u32 d;\r
778 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
779 a = (a >> 1) & 0x1fff;\r
780 d = Pico_mcd->bram[a++];\r
781 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
782 return d;\r
783}\r
cc68a136 784\r
af37bca8 785static void PicoWriteS68k8_bram(u32 a, u32 d)\r
786{\r
787 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
788 SRam.changed = 1;\r
789}\r
cc68a136 790\r
af37bca8 791static void PicoWriteS68k16_bram(u32 a, u32 d)\r
792{\r
793 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
794 a = (a >> 1) & 0x1fff;\r
795 Pico_mcd->bram[a++] = d;\r
796 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
797 SRam.changed = 1;\r
798}\r
b5e5172d 799\r
0ace9b9a 800#ifndef _ASM_CD_MEMORY_C\r
801\r
af37bca8 802// PCM and registers (ff0000 - ffffff)\r
803static u32 PicoReadS68k8_pr(u32 a)\r
804{\r
805 u32 d = 0;\r
cc68a136 806\r
807 // regs\r
af37bca8 808 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 809 a &= 0x1ff;\r
af37bca8 810 if (a >= 0x0e && a < 0x30) {\r
811 d = Pico_mcd->s68k_regs[a];\r
812 s68k_poll_detect(a, d);\r
ba6e8bfd 813 goto regs_done;\r
d0d47c5b 814 }\r
af37bca8 815 else if (a >= 0x58 && a < 0x68)\r
816 d = gfx_cd_read(a & ~1);\r
817 else d = s68k_reg_read16(a & ~1);\r
818 if (!(a & 1))\r
819 d >>= 8;\r
ba6e8bfd 820\r
821regs_done:\r
822 d &= 0xff;\r
823 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @ %06x",\r
824 a, d, SekPcS68k);\r
825 return d;\r
d0d47c5b 826 }\r
827\r
4f265db7 828 // PCM\r
0ace9b9a 829 // XXX: verify: probably odd addrs only?\r
af37bca8 830 if ((a & 0x8000) == 0x0000) {\r
4f265db7 831 a &= 0x7fff;\r
832 if (a >= 0x2000)\r
af37bca8 833 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
834 else if (a >= 0x20) {\r
835 a &= 0x1e;\r
836 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
837 if (a & 2)\r
838 d >>= 8;\r
839 }\r
840 return d & 0xff;\r
ab0607f7 841 }\r
842\r
af37bca8 843 return s68k_unmapped_read8(a);\r
cc68a136 844}\r
845\r
af37bca8 846static u32 PicoReadS68k16_pr(u32 a)\r
cc68a136 847{\r
af37bca8 848 u32 d = 0;\r
cc68a136 849\r
850 // regs\r
af37bca8 851 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 852 a &= 0x1fe;\r
af37bca8 853 if (0x58 <= a && a < 0x68)\r
854 d = gfx_cd_read(a);\r
855 else d = s68k_reg_read16(a);\r
ba6e8bfd 856\r
857 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @ %06x",\r
858 a, d, SekPcS68k);\r
af37bca8 859 return d;\r
cc68a136 860 }\r
861\r
af37bca8 862 // PCM\r
863 if ((a & 0x8000) == 0x0000) {\r
864 //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r
865 a &= 0x7fff;\r
866 if (a >= 0x2000)\r
867 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r
868 else if (a >= 0x20) {\r
869 a &= 0x1e;\r
870 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
871 if (a & 2) d >>= 8;\r
d0d47c5b 872 }\r
af37bca8 873 elprintf(EL_CDREGS, "ret = %04x", d);\r
874 return d;\r
d0d47c5b 875 }\r
876\r
af37bca8 877 return s68k_unmapped_read16(a);\r
878}\r
879\r
880static void PicoWriteS68k8_pr(u32 a, u32 d)\r
881{\r
882 // regs\r
883 if ((a & 0xfe00) == 0x8000) {\r
884 a &= 0x1ff;\r
885 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @ %06x", a, d, SekPcS68k);\r
886 if (0x58 <= a && a < 0x68)\r
887 gfx_cd_write16(a&~1, (d<<8)|d);\r
888 else s68k_reg_write8(a,d);\r
d0d47c5b 889 return;\r
890 }\r
891\r
4f265db7 892 // PCM\r
af37bca8 893 if ((a & 0x8000) == 0x0000) {\r
4f265db7 894 a &= 0x7fff;\r
895 if (a >= 0x2000)\r
896 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
897 else if (a < 0x12)\r
af37bca8 898 pcm_write(a>>1, d);\r
ab0607f7 899 return;\r
900 }\r
901\r
af37bca8 902 s68k_unmapped_write8(a, d);\r
cc68a136 903}\r
ab0607f7 904\r
af37bca8 905static void PicoWriteS68k16_pr(u32 a, u32 d)\r
cc68a136 906{\r
cc68a136 907 // regs\r
af37bca8 908 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 909 a &= 0x1fe;\r
af37bca8 910 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @ %06x", a, d, SekPcS68k);\r
911 if (a >= 0x58 && a < 0x68)\r
912 gfx_cd_write16(a, d);\r
913 else {\r
914 if (a == 0xe) {\r
915 // special case, 2 byte writes would be handled differently\r
916 // TODO: verify\r
917 Pico_mcd->s68k_regs[0xf] = d;\r
918 return;\r
919 }\r
920 s68k_reg_write8(a, d >> 8);\r
921 s68k_reg_write8(a + 1, d & 0xff);\r
d0d47c5b 922 }\r
923 return;\r
924 }\r
925\r
4f265db7 926 // PCM\r
af37bca8 927 if ((a & 0x8000) == 0x0000) {\r
4f265db7 928 a &= 0x7fff;\r
af37bca8 929 if (a >= 0x2000)\r
930 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
931 else if (a < 0x12)\r
932 pcm_write(a>>1, d & 0xff);\r
ab0607f7 933 return;\r
934 }\r
935\r
af37bca8 936 s68k_unmapped_write16(a, d);\r
cc68a136 937}\r
cc68a136 938\r
0ace9b9a 939#endif\r
940\r
941static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
942static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
943static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
944static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
945\r
946static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
947static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
948\r
949static const void *s68k_dec_write8[2][4] = {\r
950 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
951 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
952};\r
953\r
954static const void *s68k_dec_write16[2][4] = {\r
955 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
956 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
957};\r
958\r
cc68a136 959// -----------------------------------------------------------------\r
960\r
4fb43555 961static void remap_prg_window(u32 r1, u32 r3)\r
3aa1e148 962{\r
af37bca8 963 // PRG RAM\r
4fb43555 964 if (r1 & 2) {\r
965 void *bank = Pico_mcd->prg_ram_b[(r3 >> 6) & 3];\r
af37bca8 966 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
967 }\r
968 else {\r
969 m68k_map_unmap(0x020000, 0x03ffff);\r
970 }\r
0ace9b9a 971}\r
972\r
4fb43555 973static void remap_word_ram(u32 r3)\r
0ace9b9a 974{\r
975 void *bank;\r
af37bca8 976\r
977 // WORD RAM\r
978 if (!(r3 & 4)) {\r
979 // 2M mode. XXX: allowing access in all cases for simplicity\r
980 bank = Pico_mcd->word_ram2M;\r
981 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
982 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
983 // TODO: handle 0x0c0000\r
984 }\r
985 else {\r
0ace9b9a 986 int b0 = r3 & 1;\r
987 int m = (r3 & 0x18) >> 3;\r
988 bank = Pico_mcd->word_ram1M[b0];\r
af37bca8 989 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
0ace9b9a 990 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
af37bca8 991 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
992 // "cell arrange" on m68k\r
0ace9b9a 993 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
994 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
995 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
996 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
af37bca8 997 // "decode format" on s68k\r
0ace9b9a 998 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
999 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
1000 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
1001 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
af37bca8 1002 }\r
1003\r
3aa1e148 1004#ifdef EMU_F68K\r
1005 // update fetchmap..\r
1006 int i;\r
1007 if (!(r3 & 4))\r
1008 {\r
1009 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
be26eb23 1010 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
3aa1e148 1011 }\r
1012 else\r
1013 {\r
1014 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
be26eb23 1015 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
3aa1e148 1016 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
be26eb23 1017 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
3aa1e148 1018 }\r
1019#endif\r
1020}\r
b837b69b 1021\r
ae214f1c 1022void pcd_state_loaded_mem(void)\r
0ace9b9a 1023{\r
4fb43555 1024 u32 r3 = Pico_mcd->s68k_regs[3];\r
0ace9b9a 1025\r
1026 /* after load events */\r
1027 if (r3 & 4) // 1M mode?\r
1028 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1029 remap_word_ram(r3);\r
4fb43555 1030 remap_prg_window(Pico_mcd->m.busreq, r3);\r
ba6e8bfd 1031 Pico_mcd->m.dmna_ret_2m &= 3;\r
0ace9b9a 1032\r
1033 // restore hint vector\r
1034 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1035}\r
1036\r
9037e45d 1037#ifdef EMU_M68K\r
1038static void m68k_mem_setup_cd(void);\r
1039#endif\r
1040\r
eff55556 1041PICO_INTERNAL void PicoMemSetupCD(void)\r
b837b69b 1042{\r
af37bca8 1043 // setup default main68k map\r
1044 PicoMemSetup();\r
1045\r
af37bca8 1046 // main68k map (BIOS mapped by PicoMemSetup()):\r
1047 // RAM cart\r
1048 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1049 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1050 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1051 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1052 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1053 }\r
1054\r
1055 // registers/IO:\r
1056 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r
1057 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r
1058 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r
1059 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r
1060\r
1061 // sub68k map\r
1062 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1063 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1064 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1065 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1066\r
1067 // PRG RAM\r
1068 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1069 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1070 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1071 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
59991f11 1072 cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r
1073 cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r
af37bca8 1074\r
1075 // BRAM\r
1076 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1077 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1078 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1079 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1080\r
1081 // PCM, regs\r
1082 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1083 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1084 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1085 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
f53f286a 1086\r
0ace9b9a 1087 // RAMs\r
1088 remap_word_ram(1);\r
1089\r
b837b69b 1090#ifdef EMU_C68K\r
b837b69b 1091 // s68k\r
5e89f0f5 1092 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1093 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1094 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1095 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1096 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1097 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1098 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1099 PicoCpuCS68k.fetch8 = NULL;\r
1100 PicoCpuCS68k.fetch16 = NULL;\r
1101 PicoCpuCS68k.fetch32 = NULL;\r
b837b69b 1102#endif\r
3aa1e148 1103#ifdef EMU_F68K\r
3aa1e148 1104 // s68k\r
af37bca8 1105 PicoCpuFS68k.read_byte = s68k_read8;\r
1106 PicoCpuFS68k.read_word = s68k_read16;\r
1107 PicoCpuFS68k.read_long = s68k_read32;\r
1108 PicoCpuFS68k.write_byte = s68k_write8;\r
1109 PicoCpuFS68k.write_word = s68k_write16;\r
1110 PicoCpuFS68k.write_long = s68k_write32;\r
3aa1e148 1111\r
1112 // setup FAME fetchmap\r
1113 {\r
1114 int i;\r
1115 // M68k\r
1116 // by default, point everything to fitst 64k of ROM (BIOS)\r
1117 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1118 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1119 // now real ROM (BIOS)\r
1120 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 1121 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
3aa1e148 1122 // .. and RAM\r
1123 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
be26eb23 1124 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1125 // S68k\r
1126 // PRG RAM is default\r
1127 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1128 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1129 // real PRG RAM\r
1130 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
be26eb23 1131 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
3aa1e148 1132 // WORD RAM 2M area\r
1133 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
be26eb23 1134 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
0ace9b9a 1135 // remap_word_ram() will setup word ram for both\r
3aa1e148 1136 }\r
1137#endif\r
9037e45d 1138#ifdef EMU_M68K\r
1139 m68k_mem_setup_cd();\r
1140#endif\r
b837b69b 1141}\r
1142\r
1143\r
cc68a136 1144#ifdef EMU_M68K\r
af37bca8 1145u32 m68k_read8(u32 a);\r
1146u32 m68k_read16(u32 a);\r
1147u32 m68k_read32(u32 a);\r
1148void m68k_write8(u32 a, u8 d);\r
1149void m68k_write16(u32 a, u16 d);\r
1150void m68k_write32(u32 a, u32 d);\r
1151\r
9037e45d 1152static unsigned int PicoReadCD8w (unsigned int a) {\r
af37bca8 1153 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
cc68a136 1154}\r
9037e45d 1155static unsigned int PicoReadCD16w(unsigned int a) {\r
af37bca8 1156 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
cc68a136 1157}\r
9037e45d 1158static unsigned int PicoReadCD32w(unsigned int a) {\r
af37bca8 1159 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
cc68a136 1160}\r
9037e45d 1161static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
af37bca8 1162 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
cc68a136 1163}\r
9037e45d 1164static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
af37bca8 1165 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
cc68a136 1166}\r
9037e45d 1167static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
af37bca8 1168 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
cc68a136 1169}\r
1170\r
9037e45d 1171extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1172extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1173extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1174extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1175extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1176extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
9037e45d 1177\r
1178static void m68k_mem_setup_cd(void)\r
1179{\r
1180 pm68k_read_memory_8 = PicoReadCD8w;\r
1181 pm68k_read_memory_16 = PicoReadCD16w;\r
1182 pm68k_read_memory_32 = PicoReadCD32w;\r
1183 pm68k_write_memory_8 = PicoWriteCD8w;\r
1184 pm68k_write_memory_16 = PicoWriteCD16w;\r
1185 pm68k_write_memory_32 = PicoWriteCD32w;\r
9037e45d 1186}\r
cc68a136 1187#endif // EMU_M68K\r
1188\r
ae214f1c 1189// vim:shiftwidth=2:ts=2:expandtab\r