fix blank line increment
[picodrive.git] / pico / cd / memory.c
CommitLineData
cff531af 1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
cc68a136 8\r
efcba75f 9#include "../pico_int.h"\r
af37bca8 10#include "../memory.h"\r
cc68a136 11\r
cb4a513a 12#include "gfx_cd.h"\r
4f265db7 13#include "pcm.h"\r
cb4a513a 14\r
bcf65fd6 15uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
16uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
17uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
18uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
cc68a136 19\r
af37bca8 20MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
21MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
22MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
23MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
24MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
25MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
b5e5172d 26\r
cc68a136 27// -----------------------------------------------------------------\r
28\r
0ace9b9a 29// provided by ASM code:\r
30#ifdef _ASM_CD_MEMORY_C\r
31u32 PicoReadM68k8_io(u32 a);\r
32u32 PicoReadM68k16_io(u32 a);\r
33void PicoWriteM68k8_io(u32 a, u32 d);\r
34void PicoWriteM68k16_io(u32 a, u32 d);\r
35\r
36u32 PicoReadS68k8_pr(u32 a);\r
37u32 PicoReadS68k16_pr(u32 a);\r
38void PicoWriteS68k8_pr(u32 a, u32 d);\r
39void PicoWriteS68k16_pr(u32 a, u32 d);\r
40\r
41u32 PicoReadM68k8_cell0(u32 a);\r
42u32 PicoReadM68k8_cell1(u32 a);\r
43u32 PicoReadM68k16_cell0(u32 a);\r
44u32 PicoReadM68k16_cell1(u32 a);\r
45void PicoWriteM68k8_cell0(u32 a, u32 d);\r
46void PicoWriteM68k8_cell1(u32 a, u32 d);\r
47void PicoWriteM68k16_cell0(u32 a, u32 d);\r
48void PicoWriteM68k16_cell1(u32 a, u32 d);\r
49\r
50u32 PicoReadS68k8_dec0(u32 a);\r
51u32 PicoReadS68k8_dec1(u32 a);\r
52u32 PicoReadS68k16_dec0(u32 a);\r
53u32 PicoReadS68k16_dec1(u32 a);\r
54void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
55void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
56void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
57void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
58void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
59void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
60void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
61void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
62void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
63void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
64void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
65void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
66#endif\r
67\r
4fb43555 68static void remap_prg_window(u32 r1, u32 r3);\r
69static void remap_word_ram(u32 r3);\r
0ace9b9a 70\r
7a1f6e45 71// poller detection\r
7a1f6e45 72#define POLL_LIMIT 16\r
30e8aac4 73#define POLL_CYCLES 64\r
cc68a136 74\r
cc5ffc3c 75void m68k_comm_check(u32 a)\r
bc3c13d3 76{\r
08769494 77 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 78 if (a != Pico_mcd->m.m68k_poll_a) {\r
79 Pico_mcd->m.m68k_poll_a = a;\r
80 Pico_mcd->m.m68k_poll_cnt = 0;\r
cc5ffc3c 81 return;\r
bc3c13d3 82 }\r
08769494 83 Pico_mcd->m.m68k_poll_cnt++;\r
bc3c13d3 84}\r
85\r
4ff2d527 86#ifndef _ASM_CD_MEMORY_C\r
cb4a513a 87static u32 m68k_reg_read16(u32 a)\r
cc68a136 88{\r
4fb43555 89 u32 d = 0;\r
cc68a136 90 a &= 0x3e;\r
cc68a136 91\r
92 switch (a) {\r
672ad671 93 case 0:\r
4fb43555 94 // here IFL2 is always 0, just like in Gens\r
95 d = ((Pico_mcd->s68k_regs[0x33] << 13) & 0x8000)\r
96 | Pico_mcd->m.busreq;\r
672ad671 97 goto end;\r
cc68a136 98 case 2:\r
cc5ffc3c 99 m68k_comm_check(a);\r
672ad671 100 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
af37bca8 101 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
cc5ffc3c 102 goto end;\r
c459aefd 103 case 4:\r
104 d = Pico_mcd->s68k_regs[4]<<8;\r
105 goto end;\r
106 case 6:\r
913ef4b7 107 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
c459aefd 108 goto end;\r
cc68a136 109 case 8:\r
cc68a136 110 d = Read_CDC_Host(0);\r
111 goto end;\r
c459aefd 112 case 0xA:\r
ca61ee42 113 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
c459aefd 114 goto end;\r
ae214f1c 115 case 0xC: // 384 cycle stopwatch timer\r
116 // ugh..\r
117 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
118 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
119 d &= 0x0fff;\r
af37bca8 120 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
1cd356a3 121 goto end;\r
cc68a136 122 }\r
123\r
cc68a136 124 if (a < 0x30) {\r
125 // comm flag/cmd/status (0xE-0x2F)\r
cc5ffc3c 126 m68k_comm_check(a);\r
cc68a136 127 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
cc5ffc3c 128 goto end;\r
cc68a136 129 }\r
130\r
ca61ee42 131 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
cc68a136 132\r
133end:\r
cc68a136 134 return d;\r
135}\r
4ff2d527 136#endif\r
cc68a136 137\r
4ff2d527 138#ifndef _ASM_CD_MEMORY_C\r
139static\r
140#endif\r
141void m68k_reg_write8(u32 a, u32 d)\r
cc68a136 142{\r
af37bca8 143 u32 dold;\r
cc68a136 144 a &= 0x3f;\r
cc68a136 145\r
146 switch (a) {\r
147 case 0:\r
672ad671 148 d &= 1;\r
08769494 149 if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r
150 elprintf(EL_INTS, "m68k: s68k irq 2");\r
151 pcd_sync_s68k(SekCyclesDone(), 0);\r
152 SekInterruptS68k(2);\r
153 }\r
c459aefd 154 return;\r
cc68a136 155 case 1:\r
672ad671 156 d &= 3;\r
4fb43555 157 dold = Pico_mcd->m.busreq;\r
158 if (!(d & 1))\r
159 d |= 2; // verified: can't release bus on reset\r
160 if (dold == d)\r
bc3c13d3 161 return;\r
4fb43555 162\r
08769494 163 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 164\r
4fb43555 165 if ((dold ^ d) & 1)\r
bc3c13d3 166 elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
4fb43555 167 if (!(d & 1))\r
168 Pico_mcd->m.state_flags |= PCD_ST_S68K_RST;\r
169 else if (d == 1 && (Pico_mcd->m.state_flags & PCD_ST_S68K_RST)) {\r
170 Pico_mcd->m.state_flags &= ~PCD_ST_S68K_RST;\r
171 elprintf(EL_CDREGS, "m68k: resetting s68k");\r
172 SekResetS68k();\r
cc68a136 173 }\r
4fb43555 174 if ((dold ^ d) & 2) {\r
bc3c13d3 175 elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r
4fb43555 176 remap_prg_window(d, Pico_mcd->s68k_regs[3]);\r
bc3c13d3 177 }\r
c459aefd 178 Pico_mcd->m.busreq = d;\r
179 return;\r
672ad671 180 case 2:\r
af37bca8 181 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
672ad671 182 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
183 return;\r
af37bca8 184 case 3:\r
185 dold = Pico_mcd->s68k_regs[3];\r
186 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
af37bca8 187 if ((d ^ dold) & 0xc0) {\r
08769494 188 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r
189 (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
4fb43555 190 remap_prg_window(Pico_mcd->m.busreq, d);\r
7a1f6e45 191 }\r
ba6e8bfd 192\r
193 // 2M mode state is tracked regardless of current mode\r
194 if (d & 2) {\r
195 Pico_mcd->m.dmna_ret_2m |= 2;\r
196 Pico_mcd->m.dmna_ret_2m &= ~1;\r
197 }\r
198 if (dold & 4) { // 1M mode\r
199 d ^= 2; // 0 sets DMNA, 1 does nothing\r
200 d = (d & 0xc2) | (dold & 0x1f);\r
201 }\r
202 else\r
203 d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r
204\r
08769494 205 goto write_comm;\r
c459aefd 206 case 6:\r
d1df8786 207 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
c459aefd 208 return;\r
209 case 7:\r
d1df8786 210 Pico_mcd->bios[0x72] = d;\r
af37bca8 211 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
212 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
c459aefd 213 return;\r
08769494 214 case 0x0f:\r
08769494 215 a = 0x0e;\r
216 case 0x0e:\r
217 goto write_comm;\r
672ad671 218 }\r
219\r
08769494 220 if ((a&0xf0) == 0x10)\r
221 goto write_comm;\r
cc68a136 222\r
ca61ee42 223 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
08769494 224 return;\r
225\r
226write_comm:\r
227 if (d == Pico_mcd->s68k_regs[a])\r
228 return;\r
229\r
08769494 230 pcd_sync_s68k(SekCyclesDone(), 0);\r
30e8aac4 231 Pico_mcd->s68k_regs[a] = d;\r
232 if (Pico_mcd->m.s68k_poll_a == (a & ~1)\r
233 && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT)\r
234 {\r
08769494 235 SekSetStopS68k(0);\r
236 Pico_mcd->m.s68k_poll_a = 0;\r
237 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
238 }\r
cc68a136 239}\r
240\r
2433f409 241u32 s68k_poll_detect(u32 a, u32 d)\r
242{\r
243#ifdef USE_POLL_DETECT\r
08769494 244 u32 cycles, cnt = 0;\r
245 if (SekIsStoppedS68k())\r
246 return d;\r
247\r
248 cycles = SekCyclesDoneS68k();\r
249 if (a == Pico_mcd->m.s68k_poll_a) {\r
250 u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r
2433f409 251 if (clkdiff <= POLL_CYCLES) {\r
08769494 252 cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r
253 //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r
254 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
2433f409 255 SekSetStopS68k(1);\r
cc5ffc3c 256 elprintf(EL_CDPOLL, "s68k poll detected @%06x, a=%02x",\r
08769494 257 SekPcS68k, a);\r
2433f409 258 }\r
2433f409 259 }\r
260 }\r
08769494 261 Pico_mcd->m.s68k_poll_a = a;\r
262 Pico_mcd->m.s68k_poll_clk = cycles;\r
263 Pico_mcd->m.s68k_poll_cnt = cnt;\r
2433f409 264#endif\r
265 return d;\r
266}\r
cc68a136 267\r
913ef4b7 268#define READ_FONT_DATA(basemask) \\r
269{ \\r
270 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
271 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
272 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
273 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
274 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
275 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
276}\r
277\r
cc68a136 278\r
4ff2d527 279#ifndef _ASM_CD_MEMORY_C\r
280static\r
281#endif\r
282u32 s68k_reg_read16(u32 a)\r
cc68a136 283{\r
284 u32 d=0;\r
cc68a136 285\r
cc68a136 286 switch (a) {\r
287 case 0:\r
7a1f6e45 288 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
672ad671 289 case 2:\r
2433f409 290 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
af37bca8 291 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
2433f409 292 return s68k_poll_detect(a, d);\r
cc68a136 293 case 6:\r
7a1f6e45 294 return CDC_Read_Reg();\r
cc68a136 295 case 8:\r
7a1f6e45 296 return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r
cc68a136 297 case 0xC:\r
ae214f1c 298 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
299 d /= 384;\r
300 d &= 0x0fff;\r
af37bca8 301 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
7a1f6e45 302 return d;\r
d1df8786 303 case 0x30:\r
af37bca8 304 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
7a1f6e45 305 return Pico_mcd->s68k_regs[31];\r
cc68a136 306 case 0x34: // fader\r
7a1f6e45 307 return 0; // no busy bit\r
913ef4b7 308 case 0x50: // font data (check: Lunar 2, Silpheed)\r
309 READ_FONT_DATA(0x00100000);\r
7a1f6e45 310 return d;\r
913ef4b7 311 case 0x52:\r
312 READ_FONT_DATA(0x00010000);\r
7a1f6e45 313 return d;\r
913ef4b7 314 case 0x54:\r
315 READ_FONT_DATA(0x10000000);\r
7a1f6e45 316 return d;\r
913ef4b7 317 case 0x56:\r
318 READ_FONT_DATA(0x01000000);\r
7a1f6e45 319 return d;\r
cc68a136 320 }\r
321\r
322 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
323\r
2433f409 324 if (a >= 0x0e && a < 0x30)\r
325 return s68k_poll_detect(a, d);\r
7a1f6e45 326\r
cc68a136 327 return d;\r
328}\r
329\r
4ff2d527 330#ifndef _ASM_CD_MEMORY_C\r
331static\r
332#endif\r
333void s68k_reg_write8(u32 a, u32 d)\r
cc68a136 334{\r
48e8482f 335 // Warning: d might have upper bits set\r
cc68a136 336 switch (a) {\r
672ad671 337 case 2:\r
338 return; // only m68k can change WP\r
fa1e5e29 339 case 3: {\r
340 int dold = Pico_mcd->s68k_regs[3];\r
af37bca8 341 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
672ad671 342 d &= 0x1d;\r
af37bca8 343 d |= dold & 0xc2;\r
ba6e8bfd 344\r
345 // 2M mode state\r
346 if (d & 1) {\r
347 Pico_mcd->m.dmna_ret_2m |= 1;\r
348 Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r
349 }\r
350\r
af37bca8 351 if (d & 4)\r
39230401 352 {\r
fa1e5e29 353 if (!(dold & 4)) {\r
af37bca8 354 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
fa1e5e29 355 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
4ff2d527 356 }\r
ba6e8bfd 357\r
358 if ((d ^ dold) & 0x1d)\r
359 remap_word_ram(d);\r
360\r
361 if ((d ^ dold) & 0x05)\r
362 d &= ~2; // clear DMNA - swap complete\r
39230401 363 }\r
364 else\r
365 {\r
fa1e5e29 366 if (dold & 4) {\r
af37bca8 367 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
fa1e5e29 368 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
0ace9b9a 369 remap_word_ram(d);\r
4ff2d527 370 }\r
ba6e8bfd 371 d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r
d0d47c5b 372 }\r
08769494 373 goto write_comm;\r
fa1e5e29 374 }\r
cc68a136 375 case 4:\r
af37bca8 376 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
cc68a136 377 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
378 return;\r
379 case 5:\r
c459aefd 380 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
cc68a136 381 break;\r
382 case 7:\r
383 CDC_Write_Reg(d);\r
384 return;\r
385 case 0xa:\r
af37bca8 386 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
cc68a136 387 break;\r
d1df8786 388 case 0xc:\r
ae214f1c 389 case 0xd: // 384 cycle stopwatch timer\r
390 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
391 // does this also reset internal 384 cycle counter?\r
392 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
4f265db7 393 return;\r
08769494 394 case 0x0e:\r
08769494 395 a = 0x0f;\r
396 case 0x0f:\r
397 goto write_comm;\r
ae214f1c 398 case 0x31: // 384 cycle int3 timer\r
399 d &= 0xff;\r
400 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
401 Pico_mcd->s68k_regs[a] = (u8) d;\r
402 if (d) // d or d+1??\r
403 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
404 else\r
405 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
d1df8786 406 break;\r
cc68a136 407 case 0x33: // IRQ mask\r
ae214f1c 408 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
409 d &= 0x7e;\r
410 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
411 if (Pico_mcd->s68k_regs[0x37] & 4)\r
412 CDD_Export_Status();\r
cc68a136 413 }\r
414 break;\r
415 case 0x34: // fader\r
416 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
417 return;\r
672ad671 418 case 0x36:\r
419 return; // d/m bit is unsetable\r
420 case 0x37: {\r
421 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
422 Pico_mcd->s68k_regs[0x37] = d&7;\r
423 if ((d&4) && !(d_old&4)) {\r
cc68a136 424 CDD_Export_Status();\r
cc68a136 425 }\r
672ad671 426 return;\r
427 }\r
cc68a136 428 case 0x4b:\r
429 Pico_mcd->s68k_regs[a] = (u8) d;\r
430 CDD_Import_Command();\r
431 return;\r
432 }\r
433\r
08769494 434 if ((a&0x1f0) == 0x20)\r
435 goto write_comm;\r
436\r
1cd356a3 437 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
cc68a136 438 {\r
ca61ee42 439 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
cc68a136 440 return;\r
441 }\r
442\r
08769494 443 Pico_mcd->s68k_regs[a] = (u8) d;\r
444 return;\r
bc3c13d3 445\r
08769494 446write_comm:\r
cc68a136 447 Pico_mcd->s68k_regs[a] = (u8) d;\r
08769494 448 if (Pico_mcd->m.m68k_poll_cnt)\r
449 SekEndRunS68k(0);\r
450 Pico_mcd->m.m68k_poll_cnt = 0;\r
cc68a136 451}\r
452\r
af37bca8 453// -----------------------------------------------------------------\r
454// Main 68k\r
455// -----------------------------------------------------------------\r
cc68a136 456\r
af37bca8 457#ifndef _ASM_CD_MEMORY_C\r
458#include "cell_map.c"\r
af37bca8 459\r
460// WORD RAM, cell aranged area (220000 - 23ffff)\r
0ace9b9a 461static u32 PicoReadM68k8_cell0(u32 a)\r
cc68a136 462{\r
af37bca8 463 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
0ace9b9a 464 return Pico_mcd->word_ram1M[0][a ^ 1];\r
465}\r
466\r
467static u32 PicoReadM68k8_cell1(u32 a)\r
468{\r
469 a = (a&3) | (cell_map(a >> 2) << 2);\r
470 return Pico_mcd->word_ram1M[1][a ^ 1];\r
471}\r
472\r
473static u32 PicoReadM68k16_cell0(u32 a)\r
474{\r
475 a = (a&2) | (cell_map(a >> 2) << 2);\r
476 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
af37bca8 477}\r
cc68a136 478\r
0ace9b9a 479static u32 PicoReadM68k16_cell1(u32 a)\r
af37bca8 480{\r
af37bca8 481 a = (a&2) | (cell_map(a >> 2) << 2);\r
0ace9b9a 482 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
af37bca8 483}\r
cc68a136 484\r
0ace9b9a 485static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
af37bca8 486{\r
af37bca8 487 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 488 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
af37bca8 489}\r
8022f53d 490\r
0ace9b9a 491static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
af37bca8 492{\r
af37bca8 493 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 494 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
af37bca8 495}\r
496\r
0ace9b9a 497static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
498{\r
499 a = (a&3) | (cell_map(a >> 2) << 2);\r
500 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
501}\r
502\r
503static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
504{\r
505 a = (a&3) | (cell_map(a >> 2) << 2);\r
506 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
507}\r
508#endif\r
509\r
af37bca8 510// RAM cart (40000 - 7fffff, optional)\r
511static u32 PicoReadM68k8_ramc(u32 a)\r
512{\r
513 u32 d = 0;\r
514 if (a == 0x400001) {\r
515 if (SRam.data != NULL)\r
516 d = 3; // 64k cart\r
517 return d;\r
8022f53d 518 }\r
519\r
af37bca8 520 if ((a & 0xfe0000) == 0x600000) {\r
521 if (SRam.data != NULL)\r
522 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
523 return d;\r
8022f53d 524 }\r
525\r
af37bca8 526 if (a == 0x7fffff)\r
527 return Pico_mcd->m.bcram_reg;\r
cc68a136 528\r
af37bca8 529 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
cc68a136 530 return d;\r
531}\r
532\r
af37bca8 533static u32 PicoReadM68k16_ramc(u32 a)\r
cc68a136 534{\r
af37bca8 535 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
536 return PicoReadM68k8_ramc(a + 1);\r
537}\r
cc68a136 538\r
af37bca8 539static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
540{\r
541 if ((a & 0xfe0000) == 0x600000) {\r
542 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
543 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
8022f53d 544 SRam.changed = 1;\r
545 }\r
546 return;\r
547 }\r
548\r
af37bca8 549 if (a == 0x7fffff) {\r
550 Pico_mcd->m.bcram_reg = d;\r
8022f53d 551 return;\r
552 }\r
553\r
af37bca8 554 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 555}\r
556\r
af37bca8 557static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
cc68a136 558{\r
af37bca8 559 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
560 PicoWriteM68k8_ramc(a + 1, d);\r
cc68a136 561}\r
562\r
af37bca8 563// IO/control/cd registers (a10000 - ...)\r
0ace9b9a 564#ifndef _ASM_CD_MEMORY_C\r
af37bca8 565static u32 PicoReadM68k8_io(u32 a)\r
cc68a136 566{\r
af37bca8 567 u32 d;\r
568 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
569 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
570 if (!(a & 1))\r
571 d >>= 8;\r
572 d &= 0xff;\r
573 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x", a & 0x3f, d, SekPc);\r
574 return d;\r
575 }\r
576\r
577 // fallback to default MD handler\r
578 return PicoRead8_io(a);\r
cc68a136 579}\r
580\r
af37bca8 581static u32 PicoReadM68k16_io(u32 a)\r
cc68a136 582{\r
af37bca8 583 u32 d;\r
584 if ((a & 0xff00) == 0x2000) {\r
585 d = m68k_reg_read16(a);\r
586 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x", a & 0x3f, d, SekPc);\r
587 return d;\r
b542be46 588 }\r
cc68a136 589\r
af37bca8 590 return PicoRead16_io(a);\r
cc68a136 591}\r
592\r
af37bca8 593static void PicoWriteM68k8_io(u32 a, u32 d)\r
cc68a136 594{\r
af37bca8 595 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
596 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x", a&0x3f, d, SekPc);\r
2433f409 597 m68k_reg_write8(a, d);\r
598 return;\r
599 }\r
672ad671 600\r
af37bca8 601 PicoWrite16_io(a, d);\r
cc68a136 602}\r
ab0607f7 603\r
af37bca8 604static void PicoWriteM68k16_io(u32 a, u32 d)\r
cc68a136 605{\r
af37bca8 606 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
607 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x", a&0x3f, d, SekPc);\r
08769494 608\r
af37bca8 609 m68k_reg_write8(a, d >> 8);\r
08769494 610 if ((a & 0x3e) != 0x0e) // special case\r
611 m68k_reg_write8(a + 1, d & 0xff);\r
b542be46 612 return;\r
613 }\r
614\r
af37bca8 615 PicoWrite16_io(a, d);\r
cc68a136 616}\r
0ace9b9a 617#endif\r
cc68a136 618\r
721cd396 619// -----------------------------------------------------------------\r
af37bca8 620// Sub 68k\r
cc68a136 621// -----------------------------------------------------------------\r
622\r
af37bca8 623static u32 s68k_unmapped_read8(u32 a)\r
cc68a136 624{\r
af37bca8 625 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
626 return 0;\r
cc68a136 627}\r
628\r
af37bca8 629static u32 s68k_unmapped_read16(u32 a)\r
cc68a136 630{\r
af37bca8 631 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
632 return 0;\r
633}\r
4f265db7 634\r
af37bca8 635static void s68k_unmapped_write8(u32 a, u32 d)\r
636{\r
637 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
638}\r
cc68a136 639\r
af37bca8 640static void s68k_unmapped_write16(u32 a, u32 d)\r
641{\r
642 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
643}\r
cc68a136 644\r
59991f11 645// PRG RAM protected range (000000 - 01fdff)?\r
0ace9b9a 646// XXX verify: ff00 or 1fe00 max?\r
647static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
648{\r
59991f11 649 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 650 Pico_mcd->prg_ram[a ^ 1] = d;\r
651}\r
652\r
653static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
654{\r
59991f11 655 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 656 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
657}\r
658\r
659#ifndef _ASM_CD_MEMORY_C\r
660\r
af37bca8 661// decode (080000 - 0bffff, in 1M mode)\r
0ace9b9a 662static u32 PicoReadS68k8_dec0(u32 a)\r
663{\r
664 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
665 if (a & 1)\r
666 d &= 0x0f;\r
667 else\r
668 d >>= 4;\r
669 return d;\r
670}\r
671\r
672static u32 PicoReadS68k8_dec1(u32 a)\r
af37bca8 673{\r
0ace9b9a 674 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 675 if (a & 1)\r
676 d &= 0x0f;\r
677 else\r
678 d >>= 4;\r
cc68a136 679 return d;\r
680}\r
681\r
0ace9b9a 682static u32 PicoReadS68k16_dec0(u32 a)\r
cc68a136 683{\r
0ace9b9a 684 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 685 d |= d << 4;\r
686 d &= ~0xf0;\r
cc68a136 687 return d;\r
688}\r
ab0607f7 689\r
0ace9b9a 690static u32 PicoReadS68k16_dec1(u32 a)\r
0a051f55 691{\r
0ace9b9a 692 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
693 d |= d << 4;\r
694 d &= ~0xf0;\r
695 return d;\r
0a051f55 696}\r
697\r
0ace9b9a 698/* check: jaguar xj 220 (draws entire world using decode) */\r
699#define mk_decode_w8(bank) \\r
700static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
701{ \\r
702 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
703 \\r
704 if (!(a & 1)) \\r
705 *pd = (*pd & 0x0f) | (d << 4); \\r
706 else \\r
707 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
708} \\r
709 \\r
710static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
711{ \\r
712 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
713 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
714 \\r
715 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
716 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
717} \\r
718 \\r
719static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
720{ \\r
721 if (d & 0x0f) /* overwrite */ \\r
722 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
723}\r
0a051f55 724\r
0ace9b9a 725mk_decode_w8(0)\r
726mk_decode_w8(1)\r
727\r
728#define mk_decode_w16(bank) \\r
729static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
730{ \\r
731 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
732 \\r
733 d &= 0x0f0f; \\r
734 *pd = d | (d >> 4); \\r
735} \\r
736 \\r
737static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
738{ \\r
739 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
740 \\r
741 d &= 0x0f0f; /* underwrite */ \\r
742 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
743 if (!(*pd & 0x0f)) *pd |= d; \\r
744} \\r
745 \\r
746static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
747{ \\r
748 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
749 \\r
750 d &= 0x0f0f; /* overwrite */ \\r
751 d |= d >> 4; \\r
752 \\r
753 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
754 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
755 *pd = d; \\r
756}\r
0a051f55 757\r
0ace9b9a 758mk_decode_w16(0)\r
759mk_decode_w16(1)\r
0a051f55 760\r
0ace9b9a 761#endif\r
0a051f55 762\r
af37bca8 763// backup RAM (fe0000 - feffff)\r
764static u32 PicoReadS68k8_bram(u32 a)\r
765{\r
766 return Pico_mcd->bram[(a>>1)&0x1fff];\r
767}\r
cc68a136 768\r
af37bca8 769static u32 PicoReadS68k16_bram(u32 a)\r
cc68a136 770{\r
af37bca8 771 u32 d;\r
772 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
773 a = (a >> 1) & 0x1fff;\r
774 d = Pico_mcd->bram[a++];\r
775 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
776 return d;\r
777}\r
cc68a136 778\r
af37bca8 779static void PicoWriteS68k8_bram(u32 a, u32 d)\r
780{\r
781 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
782 SRam.changed = 1;\r
783}\r
cc68a136 784\r
af37bca8 785static void PicoWriteS68k16_bram(u32 a, u32 d)\r
786{\r
787 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
788 a = (a >> 1) & 0x1fff;\r
789 Pico_mcd->bram[a++] = d;\r
790 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
791 SRam.changed = 1;\r
792}\r
b5e5172d 793\r
0ace9b9a 794#ifndef _ASM_CD_MEMORY_C\r
795\r
af37bca8 796// PCM and registers (ff0000 - ffffff)\r
797static u32 PicoReadS68k8_pr(u32 a)\r
798{\r
799 u32 d = 0;\r
cc68a136 800\r
801 // regs\r
af37bca8 802 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 803 a &= 0x1ff;\r
af37bca8 804 if (a >= 0x0e && a < 0x30) {\r
805 d = Pico_mcd->s68k_regs[a];\r
30e8aac4 806 s68k_poll_detect(a & ~1, d);\r
ba6e8bfd 807 goto regs_done;\r
d0d47c5b 808 }\r
af37bca8 809 else if (a >= 0x58 && a < 0x68)\r
810 d = gfx_cd_read(a & ~1);\r
811 else d = s68k_reg_read16(a & ~1);\r
812 if (!(a & 1))\r
813 d >>= 8;\r
ba6e8bfd 814\r
815regs_done:\r
816 d &= 0xff;\r
cc5ffc3c 817 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @%06x",\r
ba6e8bfd 818 a, d, SekPcS68k);\r
819 return d;\r
d0d47c5b 820 }\r
821\r
4f265db7 822 // PCM\r
0ace9b9a 823 // XXX: verify: probably odd addrs only?\r
af37bca8 824 if ((a & 0x8000) == 0x0000) {\r
4f265db7 825 a &= 0x7fff;\r
826 if (a >= 0x2000)\r
af37bca8 827 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
828 else if (a >= 0x20) {\r
829 a &= 0x1e;\r
830 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
831 if (a & 2)\r
832 d >>= 8;\r
833 }\r
834 return d & 0xff;\r
ab0607f7 835 }\r
836\r
af37bca8 837 return s68k_unmapped_read8(a);\r
cc68a136 838}\r
839\r
af37bca8 840static u32 PicoReadS68k16_pr(u32 a)\r
cc68a136 841{\r
af37bca8 842 u32 d = 0;\r
cc68a136 843\r
844 // regs\r
af37bca8 845 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 846 a &= 0x1fe;\r
af37bca8 847 if (0x58 <= a && a < 0x68)\r
848 d = gfx_cd_read(a);\r
849 else d = s68k_reg_read16(a);\r
ba6e8bfd 850\r
cc5ffc3c 851 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @%06x",\r
ba6e8bfd 852 a, d, SekPcS68k);\r
af37bca8 853 return d;\r
cc68a136 854 }\r
855\r
af37bca8 856 // PCM\r
857 if ((a & 0x8000) == 0x0000) {\r
858 //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r
859 a &= 0x7fff;\r
860 if (a >= 0x2000)\r
861 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r
862 else if (a >= 0x20) {\r
863 a &= 0x1e;\r
864 d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r
865 if (a & 2) d >>= 8;\r
d0d47c5b 866 }\r
af37bca8 867 elprintf(EL_CDREGS, "ret = %04x", d);\r
868 return d;\r
d0d47c5b 869 }\r
870\r
af37bca8 871 return s68k_unmapped_read16(a);\r
872}\r
873\r
874static void PicoWriteS68k8_pr(u32 a, u32 d)\r
875{\r
876 // regs\r
877 if ((a & 0xfe00) == 0x8000) {\r
878 a &= 0x1ff;\r
cc5ffc3c 879 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @%06x", a, d, SekPcS68k);\r
af37bca8 880 if (0x58 <= a && a < 0x68)\r
881 gfx_cd_write16(a&~1, (d<<8)|d);\r
882 else s68k_reg_write8(a,d);\r
d0d47c5b 883 return;\r
884 }\r
885\r
4f265db7 886 // PCM\r
af37bca8 887 if ((a & 0x8000) == 0x0000) {\r
4f265db7 888 a &= 0x7fff;\r
889 if (a >= 0x2000)\r
890 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
891 else if (a < 0x12)\r
af37bca8 892 pcm_write(a>>1, d);\r
ab0607f7 893 return;\r
894 }\r
895\r
af37bca8 896 s68k_unmapped_write8(a, d);\r
cc68a136 897}\r
ab0607f7 898\r
af37bca8 899static void PicoWriteS68k16_pr(u32 a, u32 d)\r
cc68a136 900{\r
cc68a136 901 // regs\r
af37bca8 902 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 903 a &= 0x1fe;\r
cc5ffc3c 904 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @%06x", a, d, SekPcS68k);\r
af37bca8 905 if (a >= 0x58 && a < 0x68)\r
906 gfx_cd_write16(a, d);\r
907 else {\r
908 if (a == 0xe) {\r
909 // special case, 2 byte writes would be handled differently\r
910 // TODO: verify\r
911 Pico_mcd->s68k_regs[0xf] = d;\r
912 return;\r
913 }\r
914 s68k_reg_write8(a, d >> 8);\r
915 s68k_reg_write8(a + 1, d & 0xff);\r
d0d47c5b 916 }\r
917 return;\r
918 }\r
919\r
4f265db7 920 // PCM\r
af37bca8 921 if ((a & 0x8000) == 0x0000) {\r
4f265db7 922 a &= 0x7fff;\r
af37bca8 923 if (a >= 0x2000)\r
924 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
925 else if (a < 0x12)\r
926 pcm_write(a>>1, d & 0xff);\r
ab0607f7 927 return;\r
928 }\r
929\r
af37bca8 930 s68k_unmapped_write16(a, d);\r
cc68a136 931}\r
cc68a136 932\r
0ace9b9a 933#endif\r
934\r
935static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
936static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
937static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
938static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
939\r
940static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
941static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
942\r
943static const void *s68k_dec_write8[2][4] = {\r
944 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
945 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
946};\r
947\r
948static const void *s68k_dec_write16[2][4] = {\r
949 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
950 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
951};\r
952\r
cc68a136 953// -----------------------------------------------------------------\r
954\r
4fb43555 955static void remap_prg_window(u32 r1, u32 r3)\r
3aa1e148 956{\r
af37bca8 957 // PRG RAM\r
4fb43555 958 if (r1 & 2) {\r
959 void *bank = Pico_mcd->prg_ram_b[(r3 >> 6) & 3];\r
af37bca8 960 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
961 }\r
962 else {\r
963 m68k_map_unmap(0x020000, 0x03ffff);\r
964 }\r
0ace9b9a 965}\r
966\r
4fb43555 967static void remap_word_ram(u32 r3)\r
0ace9b9a 968{\r
969 void *bank;\r
af37bca8 970\r
971 // WORD RAM\r
972 if (!(r3 & 4)) {\r
973 // 2M mode. XXX: allowing access in all cases for simplicity\r
974 bank = Pico_mcd->word_ram2M;\r
975 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
976 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
977 // TODO: handle 0x0c0000\r
978 }\r
979 else {\r
0ace9b9a 980 int b0 = r3 & 1;\r
981 int m = (r3 & 0x18) >> 3;\r
982 bank = Pico_mcd->word_ram1M[b0];\r
af37bca8 983 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
0ace9b9a 984 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
af37bca8 985 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
986 // "cell arrange" on m68k\r
0ace9b9a 987 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
988 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
989 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
990 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
af37bca8 991 // "decode format" on s68k\r
0ace9b9a 992 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
993 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
994 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
995 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
af37bca8 996 }\r
997\r
3aa1e148 998#ifdef EMU_F68K\r
999 // update fetchmap..\r
1000 int i;\r
1001 if (!(r3 & 4))\r
1002 {\r
1003 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
be26eb23 1004 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
3aa1e148 1005 }\r
1006 else\r
1007 {\r
1008 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
be26eb23 1009 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
3aa1e148 1010 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
be26eb23 1011 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
3aa1e148 1012 }\r
1013#endif\r
1014}\r
b837b69b 1015\r
ae214f1c 1016void pcd_state_loaded_mem(void)\r
0ace9b9a 1017{\r
4fb43555 1018 u32 r3 = Pico_mcd->s68k_regs[3];\r
0ace9b9a 1019\r
1020 /* after load events */\r
1021 if (r3 & 4) // 1M mode?\r
1022 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1023 remap_word_ram(r3);\r
4fb43555 1024 remap_prg_window(Pico_mcd->m.busreq, r3);\r
ba6e8bfd 1025 Pico_mcd->m.dmna_ret_2m &= 3;\r
0ace9b9a 1026\r
1027 // restore hint vector\r
1028 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1029}\r
1030\r
9037e45d 1031#ifdef EMU_M68K\r
1032static void m68k_mem_setup_cd(void);\r
1033#endif\r
1034\r
eff55556 1035PICO_INTERNAL void PicoMemSetupCD(void)\r
b837b69b 1036{\r
af37bca8 1037 // setup default main68k map\r
1038 PicoMemSetup();\r
1039\r
af37bca8 1040 // main68k map (BIOS mapped by PicoMemSetup()):\r
1041 // RAM cart\r
1042 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1043 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1044 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1045 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1046 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1047 }\r
1048\r
1049 // registers/IO:\r
1050 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r
1051 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r
1052 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r
1053 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r
1054\r
1055 // sub68k map\r
1056 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1057 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1058 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1059 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1060\r
1061 // PRG RAM\r
1062 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1063 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1064 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1065 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
59991f11 1066 cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r
1067 cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r
af37bca8 1068\r
1069 // BRAM\r
1070 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1071 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1072 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1073 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1074\r
1075 // PCM, regs\r
1076 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1077 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1078 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1079 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
f53f286a 1080\r
0ace9b9a 1081 // RAMs\r
1082 remap_word_ram(1);\r
1083\r
b837b69b 1084#ifdef EMU_C68K\r
b837b69b 1085 // s68k\r
5e89f0f5 1086 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1087 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1088 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1089 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1090 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1091 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1092 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1093 PicoCpuCS68k.fetch8 = NULL;\r
1094 PicoCpuCS68k.fetch16 = NULL;\r
1095 PicoCpuCS68k.fetch32 = NULL;\r
b837b69b 1096#endif\r
3aa1e148 1097#ifdef EMU_F68K\r
3aa1e148 1098 // s68k\r
af37bca8 1099 PicoCpuFS68k.read_byte = s68k_read8;\r
1100 PicoCpuFS68k.read_word = s68k_read16;\r
1101 PicoCpuFS68k.read_long = s68k_read32;\r
1102 PicoCpuFS68k.write_byte = s68k_write8;\r
1103 PicoCpuFS68k.write_word = s68k_write16;\r
1104 PicoCpuFS68k.write_long = s68k_write32;\r
3aa1e148 1105\r
1106 // setup FAME fetchmap\r
1107 {\r
1108 int i;\r
1109 // M68k\r
1110 // by default, point everything to fitst 64k of ROM (BIOS)\r
1111 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1112 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1113 // now real ROM (BIOS)\r
1114 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 1115 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
3aa1e148 1116 // .. and RAM\r
1117 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
be26eb23 1118 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1119 // S68k\r
1120 // PRG RAM is default\r
1121 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1122 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1123 // real PRG RAM\r
1124 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
be26eb23 1125 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
3aa1e148 1126 // WORD RAM 2M area\r
1127 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
be26eb23 1128 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
0ace9b9a 1129 // remap_word_ram() will setup word ram for both\r
3aa1e148 1130 }\r
1131#endif\r
9037e45d 1132#ifdef EMU_M68K\r
1133 m68k_mem_setup_cd();\r
1134#endif\r
b837b69b 1135}\r
1136\r
1137\r
cc68a136 1138#ifdef EMU_M68K\r
af37bca8 1139u32 m68k_read8(u32 a);\r
1140u32 m68k_read16(u32 a);\r
1141u32 m68k_read32(u32 a);\r
1142void m68k_write8(u32 a, u8 d);\r
1143void m68k_write16(u32 a, u16 d);\r
1144void m68k_write32(u32 a, u32 d);\r
1145\r
9037e45d 1146static unsigned int PicoReadCD8w (unsigned int a) {\r
af37bca8 1147 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
cc68a136 1148}\r
9037e45d 1149static unsigned int PicoReadCD16w(unsigned int a) {\r
af37bca8 1150 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
cc68a136 1151}\r
9037e45d 1152static unsigned int PicoReadCD32w(unsigned int a) {\r
af37bca8 1153 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
cc68a136 1154}\r
9037e45d 1155static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
af37bca8 1156 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
cc68a136 1157}\r
9037e45d 1158static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
af37bca8 1159 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
cc68a136 1160}\r
9037e45d 1161static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
af37bca8 1162 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
cc68a136 1163}\r
1164\r
9037e45d 1165extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1166extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1167extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1168extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1169extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1170extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
9037e45d 1171\r
1172static void m68k_mem_setup_cd(void)\r
1173{\r
1174 pm68k_read_memory_8 = PicoReadCD8w;\r
1175 pm68k_read_memory_16 = PicoReadCD16w;\r
1176 pm68k_read_memory_32 = PicoReadCD32w;\r
1177 pm68k_write_memory_8 = PicoWriteCD8w;\r
1178 pm68k_write_memory_16 = PicoWriteCD16w;\r
1179 pm68k_write_memory_32 = PicoWriteCD32w;\r
9037e45d 1180}\r
cc68a136 1181#endif // EMU_M68K\r
1182\r
ae214f1c 1183// vim:shiftwidth=2:ts=2:expandtab\r