cff531af |
1 | /*\r |
2 | * Memory I/O handlers for Sega/Mega CD.\r |
3 | * (C) notaz, 2007-2009\r |
4 | *\r |
5 | * This work is licensed under the terms of MAME license.\r |
6 | * See COPYING file in the top-level directory.\r |
7 | */\r |
cc68a136 |
8 | \r |
efcba75f |
9 | #include "../pico_int.h"\r |
af37bca8 |
10 | #include "../memory.h"\r |
cc68a136 |
11 | \r |
cb4a513a |
12 | #include "gfx_cd.h"\r |
4f265db7 |
13 | #include "pcm.h"\r |
cb4a513a |
14 | \r |
bcf65fd6 |
15 | uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r |
16 | uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r |
17 | uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r |
18 | uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r |
cc68a136 |
19 | \r |
af37bca8 |
20 | MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r |
21 | MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r |
22 | MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r |
23 | MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r |
24 | MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r |
25 | MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r |
b5e5172d |
26 | \r |
cc68a136 |
27 | // -----------------------------------------------------------------\r |
28 | \r |
0ace9b9a |
29 | // provided by ASM code:\r |
30 | #ifdef _ASM_CD_MEMORY_C\r |
31 | u32 PicoReadM68k8_io(u32 a);\r |
32 | u32 PicoReadM68k16_io(u32 a);\r |
33 | void PicoWriteM68k8_io(u32 a, u32 d);\r |
34 | void PicoWriteM68k16_io(u32 a, u32 d);\r |
35 | \r |
36 | u32 PicoReadS68k8_pr(u32 a);\r |
37 | u32 PicoReadS68k16_pr(u32 a);\r |
38 | void PicoWriteS68k8_pr(u32 a, u32 d);\r |
39 | void PicoWriteS68k16_pr(u32 a, u32 d);\r |
40 | \r |
41 | u32 PicoReadM68k8_cell0(u32 a);\r |
42 | u32 PicoReadM68k8_cell1(u32 a);\r |
43 | u32 PicoReadM68k16_cell0(u32 a);\r |
44 | u32 PicoReadM68k16_cell1(u32 a);\r |
45 | void PicoWriteM68k8_cell0(u32 a, u32 d);\r |
46 | void PicoWriteM68k8_cell1(u32 a, u32 d);\r |
47 | void PicoWriteM68k16_cell0(u32 a, u32 d);\r |
48 | void PicoWriteM68k16_cell1(u32 a, u32 d);\r |
49 | \r |
50 | u32 PicoReadS68k8_dec0(u32 a);\r |
51 | u32 PicoReadS68k8_dec1(u32 a);\r |
52 | u32 PicoReadS68k16_dec0(u32 a);\r |
53 | u32 PicoReadS68k16_dec1(u32 a);\r |
54 | void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r |
55 | void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r |
56 | void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r |
57 | void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r |
58 | void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r |
59 | void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r |
60 | void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r |
61 | void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r |
62 | void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r |
63 | void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r |
64 | void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r |
65 | void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r |
66 | #endif\r |
67 | \r |
4fb43555 |
68 | static void remap_prg_window(u32 r1, u32 r3);\r |
69 | static void remap_word_ram(u32 r3);\r |
0ace9b9a |
70 | \r |
7a1f6e45 |
71 | // poller detection\r |
7a1f6e45 |
72 | #define POLL_LIMIT 16\r |
30e8aac4 |
73 | #define POLL_CYCLES 64\r |
cc68a136 |
74 | \r |
cc5ffc3c |
75 | void m68k_comm_check(u32 a)\r |
bc3c13d3 |
76 | {\r |
08769494 |
77 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
bc3c13d3 |
78 | if (a != Pico_mcd->m.m68k_poll_a) {\r |
79 | Pico_mcd->m.m68k_poll_a = a;\r |
80 | Pico_mcd->m.m68k_poll_cnt = 0;\r |
cc5ffc3c |
81 | return;\r |
bc3c13d3 |
82 | }\r |
08769494 |
83 | Pico_mcd->m.m68k_poll_cnt++;\r |
bc3c13d3 |
84 | }\r |
85 | \r |
4ff2d527 |
86 | #ifndef _ASM_CD_MEMORY_C\r |
cb4a513a |
87 | static u32 m68k_reg_read16(u32 a)\r |
cc68a136 |
88 | {\r |
4fb43555 |
89 | u32 d = 0;\r |
cc68a136 |
90 | a &= 0x3e;\r |
cc68a136 |
91 | \r |
92 | switch (a) {\r |
672ad671 |
93 | case 0:\r |
4fb43555 |
94 | // here IFL2 is always 0, just like in Gens\r |
95 | d = ((Pico_mcd->s68k_regs[0x33] << 13) & 0x8000)\r |
96 | | Pico_mcd->m.busreq;\r |
672ad671 |
97 | goto end;\r |
cc68a136 |
98 | case 2:\r |
cc5ffc3c |
99 | m68k_comm_check(a);\r |
672ad671 |
100 | d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r |
af37bca8 |
101 | elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r |
cc5ffc3c |
102 | goto end;\r |
c459aefd |
103 | case 4:\r |
104 | d = Pico_mcd->s68k_regs[4]<<8;\r |
105 | goto end;\r |
106 | case 6:\r |
913ef4b7 |
107 | d = *(u16 *)(Pico_mcd->bios + 0x72);\r |
c459aefd |
108 | goto end;\r |
cc68a136 |
109 | case 8:\r |
cc68a136 |
110 | d = Read_CDC_Host(0);\r |
111 | goto end;\r |
c459aefd |
112 | case 0xA:\r |
ca61ee42 |
113 | elprintf(EL_UIO, "m68k FIXME: reserved read");\r |
c459aefd |
114 | goto end;\r |
ae214f1c |
115 | case 0xC: // 384 cycle stopwatch timer\r |
116 | // ugh..\r |
117 | d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r |
118 | d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r |
119 | d &= 0x0fff;\r |
af37bca8 |
120 | elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r |
1cd356a3 |
121 | goto end;\r |
cc68a136 |
122 | }\r |
123 | \r |
cc68a136 |
124 | if (a < 0x30) {\r |
125 | // comm flag/cmd/status (0xE-0x2F)\r |
cc5ffc3c |
126 | m68k_comm_check(a);\r |
cc68a136 |
127 | d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r |
cc5ffc3c |
128 | goto end;\r |
cc68a136 |
129 | }\r |
130 | \r |
ca61ee42 |
131 | elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r |
cc68a136 |
132 | \r |
133 | end:\r |
cc68a136 |
134 | return d;\r |
135 | }\r |
4ff2d527 |
136 | #endif\r |
cc68a136 |
137 | \r |
4ff2d527 |
138 | #ifndef _ASM_CD_MEMORY_C\r |
139 | static\r |
140 | #endif\r |
141 | void m68k_reg_write8(u32 a, u32 d)\r |
cc68a136 |
142 | {\r |
af37bca8 |
143 | u32 dold;\r |
cc68a136 |
144 | a &= 0x3f;\r |
cc68a136 |
145 | \r |
146 | switch (a) {\r |
147 | case 0:\r |
672ad671 |
148 | d &= 1;\r |
08769494 |
149 | if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r |
150 | elprintf(EL_INTS, "m68k: s68k irq 2");\r |
151 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
152 | SekInterruptS68k(2);\r |
153 | }\r |
c459aefd |
154 | return;\r |
cc68a136 |
155 | case 1:\r |
672ad671 |
156 | d &= 3;\r |
4fb43555 |
157 | dold = Pico_mcd->m.busreq;\r |
158 | if (!(d & 1))\r |
159 | d |= 2; // verified: can't release bus on reset\r |
160 | if (dold == d)\r |
bc3c13d3 |
161 | return;\r |
4fb43555 |
162 | \r |
08769494 |
163 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
bc3c13d3 |
164 | \r |
4fb43555 |
165 | if ((dold ^ d) & 1)\r |
bc3c13d3 |
166 | elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r |
4fb43555 |
167 | if (!(d & 1))\r |
168 | Pico_mcd->m.state_flags |= PCD_ST_S68K_RST;\r |
169 | else if (d == 1 && (Pico_mcd->m.state_flags & PCD_ST_S68K_RST)) {\r |
170 | Pico_mcd->m.state_flags &= ~PCD_ST_S68K_RST;\r |
171 | elprintf(EL_CDREGS, "m68k: resetting s68k");\r |
172 | SekResetS68k();\r |
cc68a136 |
173 | }\r |
4fb43555 |
174 | if ((dold ^ d) & 2) {\r |
bc3c13d3 |
175 | elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r |
4fb43555 |
176 | remap_prg_window(d, Pico_mcd->s68k_regs[3]);\r |
bc3c13d3 |
177 | }\r |
c459aefd |
178 | Pico_mcd->m.busreq = d;\r |
179 | return;\r |
672ad671 |
180 | case 2:\r |
af37bca8 |
181 | elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r |
672ad671 |
182 | Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r |
183 | return;\r |
af37bca8 |
184 | case 3:\r |
185 | dold = Pico_mcd->s68k_regs[3];\r |
186 | elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r |
af37bca8 |
187 | if ((d ^ dold) & 0xc0) {\r |
08769494 |
188 | elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r |
189 | (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r |
4fb43555 |
190 | remap_prg_window(Pico_mcd->m.busreq, d);\r |
7a1f6e45 |
191 | }\r |
ba6e8bfd |
192 | \r |
193 | // 2M mode state is tracked regardless of current mode\r |
194 | if (d & 2) {\r |
195 | Pico_mcd->m.dmna_ret_2m |= 2;\r |
196 | Pico_mcd->m.dmna_ret_2m &= ~1;\r |
197 | }\r |
198 | if (dold & 4) { // 1M mode\r |
199 | d ^= 2; // 0 sets DMNA, 1 does nothing\r |
200 | d = (d & 0xc2) | (dold & 0x1f);\r |
201 | }\r |
202 | else\r |
203 | d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r |
204 | \r |
08769494 |
205 | goto write_comm;\r |
c459aefd |
206 | case 6:\r |
d1df8786 |
207 | Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r |
c459aefd |
208 | return;\r |
209 | case 7:\r |
d1df8786 |
210 | Pico_mcd->bios[0x72] = d;\r |
af37bca8 |
211 | elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r |
212 | ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r |
c459aefd |
213 | return;\r |
08769494 |
214 | case 0x0f:\r |
08769494 |
215 | a = 0x0e;\r |
216 | case 0x0e:\r |
217 | goto write_comm;\r |
672ad671 |
218 | }\r |
219 | \r |
08769494 |
220 | if ((a&0xf0) == 0x10)\r |
221 | goto write_comm;\r |
cc68a136 |
222 | \r |
ca61ee42 |
223 | elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r |
08769494 |
224 | return;\r |
225 | \r |
226 | write_comm:\r |
227 | if (d == Pico_mcd->s68k_regs[a])\r |
228 | return;\r |
229 | \r |
08769494 |
230 | pcd_sync_s68k(SekCyclesDone(), 0);\r |
30e8aac4 |
231 | Pico_mcd->s68k_regs[a] = d;\r |
232 | if (Pico_mcd->m.s68k_poll_a == (a & ~1)\r |
233 | && Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT)\r |
234 | {\r |
08769494 |
235 | SekSetStopS68k(0);\r |
236 | Pico_mcd->m.s68k_poll_a = 0;\r |
237 | elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r |
238 | }\r |
cc68a136 |
239 | }\r |
240 | \r |
2433f409 |
241 | u32 s68k_poll_detect(u32 a, u32 d)\r |
242 | {\r |
243 | #ifdef USE_POLL_DETECT\r |
08769494 |
244 | u32 cycles, cnt = 0;\r |
245 | if (SekIsStoppedS68k())\r |
246 | return d;\r |
247 | \r |
248 | cycles = SekCyclesDoneS68k();\r |
249 | if (a == Pico_mcd->m.s68k_poll_a) {\r |
250 | u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r |
2433f409 |
251 | if (clkdiff <= POLL_CYCLES) {\r |
08769494 |
252 | cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r |
253 | //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r |
254 | if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r |
2433f409 |
255 | SekSetStopS68k(1);\r |
cc5ffc3c |
256 | elprintf(EL_CDPOLL, "s68k poll detected @%06x, a=%02x",\r |
08769494 |
257 | SekPcS68k, a);\r |
2433f409 |
258 | }\r |
2433f409 |
259 | }\r |
260 | }\r |
08769494 |
261 | Pico_mcd->m.s68k_poll_a = a;\r |
262 | Pico_mcd->m.s68k_poll_clk = cycles;\r |
263 | Pico_mcd->m.s68k_poll_cnt = cnt;\r |
2433f409 |
264 | #endif\r |
265 | return d;\r |
266 | }\r |
cc68a136 |
267 | \r |
913ef4b7 |
268 | #define READ_FONT_DATA(basemask) \\r |
269 | { \\r |
270 | unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r |
271 | unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r |
272 | if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r |
273 | if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r |
274 | if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r |
275 | if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r |
276 | }\r |
277 | \r |
cc68a136 |
278 | \r |
4ff2d527 |
279 | #ifndef _ASM_CD_MEMORY_C\r |
280 | static\r |
281 | #endif\r |
282 | u32 s68k_reg_read16(u32 a)\r |
cc68a136 |
283 | {\r |
284 | u32 d=0;\r |
cc68a136 |
285 | \r |
cc68a136 |
286 | switch (a) {\r |
287 | case 0:\r |
7a1f6e45 |
288 | return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r |
672ad671 |
289 | case 2:\r |
2433f409 |
290 | d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r |
af37bca8 |
291 | elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r |
2433f409 |
292 | return s68k_poll_detect(a, d);\r |
cc68a136 |
293 | case 6:\r |
7a1f6e45 |
294 | return CDC_Read_Reg();\r |
cc68a136 |
295 | case 8:\r |
7a1f6e45 |
296 | return Read_CDC_Host(1); // Gens returns 0 here on byte reads\r |
cc68a136 |
297 | case 0xC:\r |
ae214f1c |
298 | d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r |
299 | d /= 384;\r |
300 | d &= 0x0fff;\r |
af37bca8 |
301 | elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r |
7a1f6e45 |
302 | return d;\r |
d1df8786 |
303 | case 0x30:\r |
af37bca8 |
304 | elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r |
7a1f6e45 |
305 | return Pico_mcd->s68k_regs[31];\r |
cc68a136 |
306 | case 0x34: // fader\r |
7a1f6e45 |
307 | return 0; // no busy bit\r |
913ef4b7 |
308 | case 0x50: // font data (check: Lunar 2, Silpheed)\r |
309 | READ_FONT_DATA(0x00100000);\r |
7a1f6e45 |
310 | return d;\r |
913ef4b7 |
311 | case 0x52:\r |
312 | READ_FONT_DATA(0x00010000);\r |
7a1f6e45 |
313 | return d;\r |
913ef4b7 |
314 | case 0x54:\r |
315 | READ_FONT_DATA(0x10000000);\r |
7a1f6e45 |
316 | return d;\r |
913ef4b7 |
317 | case 0x56:\r |
318 | READ_FONT_DATA(0x01000000);\r |
7a1f6e45 |
319 | return d;\r |
cc68a136 |
320 | }\r |
321 | \r |
322 | d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r |
323 | \r |
2433f409 |
324 | if (a >= 0x0e && a < 0x30)\r |
325 | return s68k_poll_detect(a, d);\r |
7a1f6e45 |
326 | \r |
cc68a136 |
327 | return d;\r |
328 | }\r |
329 | \r |
4ff2d527 |
330 | #ifndef _ASM_CD_MEMORY_C\r |
331 | static\r |
332 | #endif\r |
333 | void s68k_reg_write8(u32 a, u32 d)\r |
cc68a136 |
334 | {\r |
48e8482f |
335 | // Warning: d might have upper bits set\r |
cc68a136 |
336 | switch (a) {\r |
672ad671 |
337 | case 2:\r |
338 | return; // only m68k can change WP\r |
fa1e5e29 |
339 | case 3: {\r |
340 | int dold = Pico_mcd->s68k_regs[3];\r |
af37bca8 |
341 | elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r |
672ad671 |
342 | d &= 0x1d;\r |
af37bca8 |
343 | d |= dold & 0xc2;\r |
ba6e8bfd |
344 | \r |
345 | // 2M mode state\r |
346 | if (d & 1) {\r |
347 | Pico_mcd->m.dmna_ret_2m |= 1;\r |
348 | Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r |
349 | }\r |
350 | \r |
af37bca8 |
351 | if (d & 4)\r |
39230401 |
352 | {\r |
fa1e5e29 |
353 | if (!(dold & 4)) {\r |
af37bca8 |
354 | elprintf(EL_CDREG3, "wram mode 2M->1M");\r |
fa1e5e29 |
355 | wram_2M_to_1M(Pico_mcd->word_ram2M);\r |
4ff2d527 |
356 | }\r |
ba6e8bfd |
357 | \r |
358 | if ((d ^ dold) & 0x1d)\r |
359 | remap_word_ram(d);\r |
360 | \r |
361 | if ((d ^ dold) & 0x05)\r |
362 | d &= ~2; // clear DMNA - swap complete\r |
39230401 |
363 | }\r |
364 | else\r |
365 | {\r |
fa1e5e29 |
366 | if (dold & 4) {\r |
af37bca8 |
367 | elprintf(EL_CDREG3, "wram mode 1M->2M");\r |
fa1e5e29 |
368 | wram_1M_to_2M(Pico_mcd->word_ram2M);\r |
0ace9b9a |
369 | remap_word_ram(d);\r |
4ff2d527 |
370 | }\r |
ba6e8bfd |
371 | d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r |
d0d47c5b |
372 | }\r |
08769494 |
373 | goto write_comm;\r |
fa1e5e29 |
374 | }\r |
cc68a136 |
375 | case 4:\r |
af37bca8 |
376 | elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r |
cc68a136 |
377 | Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r |
378 | return;\r |
379 | case 5:\r |
c459aefd |
380 | //dprintf("s68k CDC reg addr: %x", d&0xf);\r |
cc68a136 |
381 | break;\r |
382 | case 7:\r |
383 | CDC_Write_Reg(d);\r |
384 | return;\r |
385 | case 0xa:\r |
af37bca8 |
386 | elprintf(EL_CDREGS, "s68k set CDC dma addr");\r |
cc68a136 |
387 | break;\r |
d1df8786 |
388 | case 0xc:\r |
ae214f1c |
389 | case 0xd: // 384 cycle stopwatch timer\r |
390 | elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r |
391 | // does this also reset internal 384 cycle counter?\r |
392 | Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r |
4f265db7 |
393 | return;\r |
08769494 |
394 | case 0x0e:\r |
08769494 |
395 | a = 0x0f;\r |
396 | case 0x0f:\r |
397 | goto write_comm;\r |
ae214f1c |
398 | case 0x31: // 384 cycle int3 timer\r |
399 | d &= 0xff;\r |
400 | elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r |
401 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
402 | if (d) // d or d+1??\r |
403 | pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r |
404 | else\r |
405 | pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r |
d1df8786 |
406 | break;\r |
cc68a136 |
407 | case 0x33: // IRQ mask\r |
ae214f1c |
408 | elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r |
409 | d &= 0x7e;\r |
410 | if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r |
411 | if (Pico_mcd->s68k_regs[0x37] & 4)\r |
412 | CDD_Export_Status();\r |
cc68a136 |
413 | }\r |
414 | break;\r |
415 | case 0x34: // fader\r |
416 | Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r |
417 | return;\r |
672ad671 |
418 | case 0x36:\r |
419 | return; // d/m bit is unsetable\r |
420 | case 0x37: {\r |
421 | u32 d_old = Pico_mcd->s68k_regs[0x37];\r |
422 | Pico_mcd->s68k_regs[0x37] = d&7;\r |
423 | if ((d&4) && !(d_old&4)) {\r |
cc68a136 |
424 | CDD_Export_Status();\r |
cc68a136 |
425 | }\r |
672ad671 |
426 | return;\r |
427 | }\r |
cc68a136 |
428 | case 0x4b:\r |
429 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
430 | CDD_Import_Command();\r |
431 | return;\r |
432 | }\r |
433 | \r |
08769494 |
434 | if ((a&0x1f0) == 0x20)\r |
435 | goto write_comm;\r |
436 | \r |
1cd356a3 |
437 | if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r |
cc68a136 |
438 | {\r |
ca61ee42 |
439 | elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r |
cc68a136 |
440 | return;\r |
441 | }\r |
442 | \r |
08769494 |
443 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
444 | return;\r |
bc3c13d3 |
445 | \r |
08769494 |
446 | write_comm:\r |
cc68a136 |
447 | Pico_mcd->s68k_regs[a] = (u8) d;\r |
08769494 |
448 | if (Pico_mcd->m.m68k_poll_cnt)\r |
449 | SekEndRunS68k(0);\r |
450 | Pico_mcd->m.m68k_poll_cnt = 0;\r |
cc68a136 |
451 | }\r |
452 | \r |
af37bca8 |
453 | // -----------------------------------------------------------------\r |
454 | // Main 68k\r |
455 | // -----------------------------------------------------------------\r |
cc68a136 |
456 | \r |
af37bca8 |
457 | #ifndef _ASM_CD_MEMORY_C\r |
458 | #include "cell_map.c"\r |
af37bca8 |
459 | \r |
460 | // WORD RAM, cell aranged area (220000 - 23ffff)\r |
0ace9b9a |
461 | static u32 PicoReadM68k8_cell0(u32 a)\r |
cc68a136 |
462 | {\r |
af37bca8 |
463 | a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r |
0ace9b9a |
464 | return Pico_mcd->word_ram1M[0][a ^ 1];\r |
465 | }\r |
466 | \r |
467 | static u32 PicoReadM68k8_cell1(u32 a)\r |
468 | {\r |
469 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
470 | return Pico_mcd->word_ram1M[1][a ^ 1];\r |
471 | }\r |
472 | \r |
473 | static u32 PicoReadM68k16_cell0(u32 a)\r |
474 | {\r |
475 | a = (a&2) | (cell_map(a >> 2) << 2);\r |
476 | return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r |
af37bca8 |
477 | }\r |
cc68a136 |
478 | \r |
0ace9b9a |
479 | static u32 PicoReadM68k16_cell1(u32 a)\r |
af37bca8 |
480 | {\r |
af37bca8 |
481 | a = (a&2) | (cell_map(a >> 2) << 2);\r |
0ace9b9a |
482 | return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r |
af37bca8 |
483 | }\r |
cc68a136 |
484 | \r |
0ace9b9a |
485 | static void PicoWriteM68k8_cell0(u32 a, u32 d)\r |
af37bca8 |
486 | {\r |
af37bca8 |
487 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
0ace9b9a |
488 | Pico_mcd->word_ram1M[0][a ^ 1] = d;\r |
af37bca8 |
489 | }\r |
8022f53d |
490 | \r |
0ace9b9a |
491 | static void PicoWriteM68k8_cell1(u32 a, u32 d)\r |
af37bca8 |
492 | {\r |
af37bca8 |
493 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
0ace9b9a |
494 | Pico_mcd->word_ram1M[1][a ^ 1] = d;\r |
af37bca8 |
495 | }\r |
496 | \r |
0ace9b9a |
497 | static void PicoWriteM68k16_cell0(u32 a, u32 d)\r |
498 | {\r |
499 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
500 | *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r |
501 | }\r |
502 | \r |
503 | static void PicoWriteM68k16_cell1(u32 a, u32 d)\r |
504 | {\r |
505 | a = (a&3) | (cell_map(a >> 2) << 2);\r |
506 | *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r |
507 | }\r |
508 | #endif\r |
509 | \r |
af37bca8 |
510 | // RAM cart (40000 - 7fffff, optional)\r |
511 | static u32 PicoReadM68k8_ramc(u32 a)\r |
512 | {\r |
513 | u32 d = 0;\r |
514 | if (a == 0x400001) {\r |
515 | if (SRam.data != NULL)\r |
516 | d = 3; // 64k cart\r |
517 | return d;\r |
8022f53d |
518 | }\r |
519 | \r |
af37bca8 |
520 | if ((a & 0xfe0000) == 0x600000) {\r |
521 | if (SRam.data != NULL)\r |
522 | d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r |
523 | return d;\r |
8022f53d |
524 | }\r |
525 | \r |
af37bca8 |
526 | if (a == 0x7fffff)\r |
527 | return Pico_mcd->m.bcram_reg;\r |
cc68a136 |
528 | \r |
af37bca8 |
529 | elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r |
cc68a136 |
530 | return d;\r |
531 | }\r |
532 | \r |
af37bca8 |
533 | static u32 PicoReadM68k16_ramc(u32 a)\r |
cc68a136 |
534 | {\r |
af37bca8 |
535 | elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r |
536 | return PicoReadM68k8_ramc(a + 1);\r |
537 | }\r |
cc68a136 |
538 | \r |
af37bca8 |
539 | static void PicoWriteM68k8_ramc(u32 a, u32 d)\r |
540 | {\r |
541 | if ((a & 0xfe0000) == 0x600000) {\r |
542 | if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r |
543 | SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r |
8022f53d |
544 | SRam.changed = 1;\r |
545 | }\r |
546 | return;\r |
547 | }\r |
548 | \r |
af37bca8 |
549 | if (a == 0x7fffff) {\r |
550 | Pico_mcd->m.bcram_reg = d;\r |
8022f53d |
551 | return;\r |
552 | }\r |
553 | \r |
c7fd7bb8 |
554 | elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x",\r |
555 | a, d & 0xff, SekPc);\r |
cc68a136 |
556 | }\r |
557 | \r |
af37bca8 |
558 | static void PicoWriteM68k16_ramc(u32 a, u32 d)\r |
cc68a136 |
559 | {\r |
c7fd7bb8 |
560 | elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x",\r |
561 | a, d, SekPcS68k);\r |
af37bca8 |
562 | PicoWriteM68k8_ramc(a + 1, d);\r |
cc68a136 |
563 | }\r |
564 | \r |
af37bca8 |
565 | // IO/control/cd registers (a10000 - ...)\r |
0ace9b9a |
566 | #ifndef _ASM_CD_MEMORY_C\r |
af37bca8 |
567 | static u32 PicoReadM68k8_io(u32 a)\r |
cc68a136 |
568 | {\r |
af37bca8 |
569 | u32 d;\r |
570 | if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r |
571 | d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r |
572 | if (!(a & 1))\r |
573 | d >>= 8;\r |
574 | d &= 0xff;\r |
c7fd7bb8 |
575 | elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x",\r |
576 | a & 0x3f, d, SekPc);\r |
af37bca8 |
577 | return d;\r |
578 | }\r |
579 | \r |
580 | // fallback to default MD handler\r |
581 | return PicoRead8_io(a);\r |
cc68a136 |
582 | }\r |
583 | \r |
af37bca8 |
584 | static u32 PicoReadM68k16_io(u32 a)\r |
cc68a136 |
585 | {\r |
af37bca8 |
586 | u32 d;\r |
587 | if ((a & 0xff00) == 0x2000) {\r |
588 | d = m68k_reg_read16(a);\r |
c7fd7bb8 |
589 | elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x",\r |
590 | a & 0x3f, d, SekPc);\r |
af37bca8 |
591 | return d;\r |
b542be46 |
592 | }\r |
cc68a136 |
593 | \r |
af37bca8 |
594 | return PicoRead16_io(a);\r |
cc68a136 |
595 | }\r |
596 | \r |
af37bca8 |
597 | static void PicoWriteM68k8_io(u32 a, u32 d)\r |
cc68a136 |
598 | {\r |
af37bca8 |
599 | if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r |
c7fd7bb8 |
600 | elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x",\r |
601 | a & 0x3f, d, SekPc);\r |
2433f409 |
602 | m68k_reg_write8(a, d);\r |
603 | return;\r |
604 | }\r |
672ad671 |
605 | \r |
af37bca8 |
606 | PicoWrite16_io(a, d);\r |
cc68a136 |
607 | }\r |
ab0607f7 |
608 | \r |
af37bca8 |
609 | static void PicoWriteM68k16_io(u32 a, u32 d)\r |
cc68a136 |
610 | {\r |
af37bca8 |
611 | if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r |
c7fd7bb8 |
612 | elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x",\r |
613 | a & 0x3f, d, SekPc);\r |
08769494 |
614 | \r |
af37bca8 |
615 | m68k_reg_write8(a, d >> 8);\r |
08769494 |
616 | if ((a & 0x3e) != 0x0e) // special case\r |
617 | m68k_reg_write8(a + 1, d & 0xff);\r |
b542be46 |
618 | return;\r |
619 | }\r |
620 | \r |
af37bca8 |
621 | PicoWrite16_io(a, d);\r |
cc68a136 |
622 | }\r |
0ace9b9a |
623 | #endif\r |
cc68a136 |
624 | \r |
721cd396 |
625 | // -----------------------------------------------------------------\r |
af37bca8 |
626 | // Sub 68k\r |
cc68a136 |
627 | // -----------------------------------------------------------------\r |
628 | \r |
af37bca8 |
629 | static u32 s68k_unmapped_read8(u32 a)\r |
cc68a136 |
630 | {\r |
af37bca8 |
631 | elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r |
632 | return 0;\r |
cc68a136 |
633 | }\r |
634 | \r |
af37bca8 |
635 | static u32 s68k_unmapped_read16(u32 a)\r |
cc68a136 |
636 | {\r |
af37bca8 |
637 | elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r |
638 | return 0;\r |
639 | }\r |
4f265db7 |
640 | \r |
af37bca8 |
641 | static void s68k_unmapped_write8(u32 a, u32 d)\r |
642 | {\r |
c7fd7bb8 |
643 | elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x",\r |
644 | a, d & 0xff, SekPc);\r |
af37bca8 |
645 | }\r |
cc68a136 |
646 | \r |
af37bca8 |
647 | static void s68k_unmapped_write16(u32 a, u32 d)\r |
648 | {\r |
c7fd7bb8 |
649 | elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x",\r |
650 | a, d & 0xffff, SekPc);\r |
af37bca8 |
651 | }\r |
cc68a136 |
652 | \r |
59991f11 |
653 | // PRG RAM protected range (000000 - 01fdff)?\r |
0ace9b9a |
654 | // XXX verify: ff00 or 1fe00 max?\r |
655 | static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r |
656 | {\r |
59991f11 |
657 | if (a >= (Pico_mcd->s68k_regs[2] << 9))\r |
0ace9b9a |
658 | Pico_mcd->prg_ram[a ^ 1] = d;\r |
659 | }\r |
660 | \r |
661 | static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r |
662 | {\r |
59991f11 |
663 | if (a >= (Pico_mcd->s68k_regs[2] << 9))\r |
0ace9b9a |
664 | *(u16 *)(Pico_mcd->prg_ram + a) = d;\r |
665 | }\r |
666 | \r |
667 | #ifndef _ASM_CD_MEMORY_C\r |
668 | \r |
af37bca8 |
669 | // decode (080000 - 0bffff, in 1M mode)\r |
0ace9b9a |
670 | static u32 PicoReadS68k8_dec0(u32 a)\r |
671 | {\r |
672 | u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r |
673 | if (a & 1)\r |
674 | d &= 0x0f;\r |
675 | else\r |
676 | d >>= 4;\r |
677 | return d;\r |
678 | }\r |
679 | \r |
680 | static u32 PicoReadS68k8_dec1(u32 a)\r |
af37bca8 |
681 | {\r |
0ace9b9a |
682 | u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r |
af37bca8 |
683 | if (a & 1)\r |
684 | d &= 0x0f;\r |
685 | else\r |
686 | d >>= 4;\r |
cc68a136 |
687 | return d;\r |
688 | }\r |
689 | \r |
0ace9b9a |
690 | static u32 PicoReadS68k16_dec0(u32 a)\r |
cc68a136 |
691 | {\r |
0ace9b9a |
692 | u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r |
af37bca8 |
693 | d |= d << 4;\r |
694 | d &= ~0xf0;\r |
cc68a136 |
695 | return d;\r |
696 | }\r |
ab0607f7 |
697 | \r |
0ace9b9a |
698 | static u32 PicoReadS68k16_dec1(u32 a)\r |
0a051f55 |
699 | {\r |
0ace9b9a |
700 | u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r |
701 | d |= d << 4;\r |
702 | d &= ~0xf0;\r |
703 | return d;\r |
0a051f55 |
704 | }\r |
705 | \r |
0ace9b9a |
706 | /* check: jaguar xj 220 (draws entire world using decode) */\r |
707 | #define mk_decode_w8(bank) \\r |
708 | static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r |
709 | { \\r |
710 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
711 | \\r |
712 | if (!(a & 1)) \\r |
713 | *pd = (*pd & 0x0f) | (d << 4); \\r |
714 | else \\r |
715 | *pd = (*pd & 0xf0) | (d & 0x0f); \\r |
716 | } \\r |
717 | \\r |
718 | static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r |
719 | { \\r |
720 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
721 | u8 mask = (a & 1) ? 0x0f : 0xf0; \\r |
722 | \\r |
723 | if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r |
724 | PicoWriteS68k8_dec_m0b##bank(a, d); \\r |
725 | } \\r |
726 | \\r |
727 | static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r |
728 | { \\r |
729 | if (d & 0x0f) /* overwrite */ \\r |
730 | PicoWriteS68k8_dec_m0b##bank(a, d); \\r |
731 | }\r |
0a051f55 |
732 | \r |
0ace9b9a |
733 | mk_decode_w8(0)\r |
734 | mk_decode_w8(1)\r |
735 | \r |
736 | #define mk_decode_w16(bank) \\r |
737 | static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r |
738 | { \\r |
739 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
740 | \\r |
741 | d &= 0x0f0f; \\r |
742 | *pd = d | (d >> 4); \\r |
743 | } \\r |
744 | \\r |
745 | static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r |
746 | { \\r |
747 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
748 | \\r |
749 | d &= 0x0f0f; /* underwrite */ \\r |
750 | if (!(*pd & 0xf0)) *pd |= d >> 4; \\r |
751 | if (!(*pd & 0x0f)) *pd |= d; \\r |
752 | } \\r |
753 | \\r |
754 | static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r |
755 | { \\r |
756 | u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r |
757 | \\r |
758 | d &= 0x0f0f; /* overwrite */ \\r |
759 | d |= d >> 4; \\r |
760 | \\r |
761 | if (!(d & 0xf0)) d |= *pd & 0xf0; \\r |
762 | if (!(d & 0x0f)) d |= *pd & 0x0f; \\r |
763 | *pd = d; \\r |
764 | }\r |
0a051f55 |
765 | \r |
0ace9b9a |
766 | mk_decode_w16(0)\r |
767 | mk_decode_w16(1)\r |
0a051f55 |
768 | \r |
0ace9b9a |
769 | #endif\r |
0a051f55 |
770 | \r |
af37bca8 |
771 | // backup RAM (fe0000 - feffff)\r |
772 | static u32 PicoReadS68k8_bram(u32 a)\r |
773 | {\r |
774 | return Pico_mcd->bram[(a>>1)&0x1fff];\r |
775 | }\r |
cc68a136 |
776 | \r |
af37bca8 |
777 | static u32 PicoReadS68k16_bram(u32 a)\r |
cc68a136 |
778 | {\r |
af37bca8 |
779 | u32 d;\r |
780 | elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r |
781 | a = (a >> 1) & 0x1fff;\r |
782 | d = Pico_mcd->bram[a++];\r |
783 | d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r |
784 | return d;\r |
785 | }\r |
cc68a136 |
786 | \r |
af37bca8 |
787 | static void PicoWriteS68k8_bram(u32 a, u32 d)\r |
788 | {\r |
789 | Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r |
790 | SRam.changed = 1;\r |
791 | }\r |
cc68a136 |
792 | \r |
af37bca8 |
793 | static void PicoWriteS68k16_bram(u32 a, u32 d)\r |
794 | {\r |
795 | elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r |
796 | a = (a >> 1) & 0x1fff;\r |
797 | Pico_mcd->bram[a++] = d;\r |
798 | Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r |
799 | SRam.changed = 1;\r |
800 | }\r |
b5e5172d |
801 | \r |
0ace9b9a |
802 | #ifndef _ASM_CD_MEMORY_C\r |
803 | \r |
af37bca8 |
804 | // PCM and registers (ff0000 - ffffff)\r |
805 | static u32 PicoReadS68k8_pr(u32 a)\r |
806 | {\r |
807 | u32 d = 0;\r |
cc68a136 |
808 | \r |
809 | // regs\r |
af37bca8 |
810 | if ((a & 0xfe00) == 0x8000) {\r |
cb4a513a |
811 | a &= 0x1ff;\r |
af37bca8 |
812 | if (a >= 0x0e && a < 0x30) {\r |
813 | d = Pico_mcd->s68k_regs[a];\r |
30e8aac4 |
814 | s68k_poll_detect(a & ~1, d);\r |
ba6e8bfd |
815 | goto regs_done;\r |
d0d47c5b |
816 | }\r |
af37bca8 |
817 | else if (a >= 0x58 && a < 0x68)\r |
818 | d = gfx_cd_read(a & ~1);\r |
819 | else d = s68k_reg_read16(a & ~1);\r |
820 | if (!(a & 1))\r |
821 | d >>= 8;\r |
ba6e8bfd |
822 | \r |
823 | regs_done:\r |
824 | d &= 0xff;\r |
cc5ffc3c |
825 | elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @%06x",\r |
ba6e8bfd |
826 | a, d, SekPcS68k);\r |
827 | return d;\r |
d0d47c5b |
828 | }\r |
829 | \r |
4f265db7 |
830 | // PCM\r |
0ace9b9a |
831 | // XXX: verify: probably odd addrs only?\r |
af37bca8 |
832 | if ((a & 0x8000) == 0x0000) {\r |
4f265db7 |
833 | a &= 0x7fff;\r |
834 | if (a >= 0x2000)\r |
af37bca8 |
835 | d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r |
836 | else if (a >= 0x20) {\r |
837 | a &= 0x1e;\r |
838 | d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r |
839 | if (a & 2)\r |
840 | d >>= 8;\r |
841 | }\r |
842 | return d & 0xff;\r |
ab0607f7 |
843 | }\r |
844 | \r |
af37bca8 |
845 | return s68k_unmapped_read8(a);\r |
cc68a136 |
846 | }\r |
847 | \r |
af37bca8 |
848 | static u32 PicoReadS68k16_pr(u32 a)\r |
cc68a136 |
849 | {\r |
af37bca8 |
850 | u32 d = 0;\r |
cc68a136 |
851 | \r |
852 | // regs\r |
af37bca8 |
853 | if ((a & 0xfe00) == 0x8000) {\r |
cb4a513a |
854 | a &= 0x1fe;\r |
af37bca8 |
855 | if (0x58 <= a && a < 0x68)\r |
856 | d = gfx_cd_read(a);\r |
857 | else d = s68k_reg_read16(a);\r |
ba6e8bfd |
858 | \r |
cc5ffc3c |
859 | elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @%06x",\r |
ba6e8bfd |
860 | a, d, SekPcS68k);\r |
af37bca8 |
861 | return d;\r |
cc68a136 |
862 | }\r |
863 | \r |
af37bca8 |
864 | // PCM\r |
865 | if ((a & 0x8000) == 0x0000) {\r |
866 | //elprintf(EL_ANOMALY, "FIXME: s68k_pcm r16: [%06x] @%06x", a, SekPcS68k);\r |
867 | a &= 0x7fff;\r |
868 | if (a >= 0x2000)\r |
869 | d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff];\r |
870 | else if (a >= 0x20) {\r |
871 | a &= 0x1e;\r |
872 | d = Pico_mcd->pcm.ch[a>>2].addr >> PCM_STEP_SHIFT;\r |
873 | if (a & 2) d >>= 8;\r |
d0d47c5b |
874 | }\r |
af37bca8 |
875 | elprintf(EL_CDREGS, "ret = %04x", d);\r |
876 | return d;\r |
d0d47c5b |
877 | }\r |
878 | \r |
af37bca8 |
879 | return s68k_unmapped_read16(a);\r |
880 | }\r |
881 | \r |
882 | static void PicoWriteS68k8_pr(u32 a, u32 d)\r |
883 | {\r |
884 | // regs\r |
885 | if ((a & 0xfe00) == 0x8000) {\r |
886 | a &= 0x1ff;\r |
cc5ffc3c |
887 | elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @%06x", a, d, SekPcS68k);\r |
af37bca8 |
888 | if (0x58 <= a && a < 0x68)\r |
889 | gfx_cd_write16(a&~1, (d<<8)|d);\r |
890 | else s68k_reg_write8(a,d);\r |
d0d47c5b |
891 | return;\r |
892 | }\r |
893 | \r |
4f265db7 |
894 | // PCM\r |
af37bca8 |
895 | if ((a & 0x8000) == 0x0000) {\r |
4f265db7 |
896 | a &= 0x7fff;\r |
897 | if (a >= 0x2000)\r |
898 | Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r |
899 | else if (a < 0x12)\r |
af37bca8 |
900 | pcm_write(a>>1, d);\r |
ab0607f7 |
901 | return;\r |
902 | }\r |
903 | \r |
af37bca8 |
904 | s68k_unmapped_write8(a, d);\r |
cc68a136 |
905 | }\r |
ab0607f7 |
906 | \r |
af37bca8 |
907 | static void PicoWriteS68k16_pr(u32 a, u32 d)\r |
cc68a136 |
908 | {\r |
cc68a136 |
909 | // regs\r |
af37bca8 |
910 | if ((a & 0xfe00) == 0x8000) {\r |
cb4a513a |
911 | a &= 0x1fe;\r |
cc5ffc3c |
912 | elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @%06x", a, d, SekPcS68k);\r |
af37bca8 |
913 | if (a >= 0x58 && a < 0x68)\r |
914 | gfx_cd_write16(a, d);\r |
915 | else {\r |
916 | if (a == 0xe) {\r |
917 | // special case, 2 byte writes would be handled differently\r |
918 | // TODO: verify\r |
919 | Pico_mcd->s68k_regs[0xf] = d;\r |
920 | return;\r |
921 | }\r |
922 | s68k_reg_write8(a, d >> 8);\r |
923 | s68k_reg_write8(a + 1, d & 0xff);\r |
d0d47c5b |
924 | }\r |
925 | return;\r |
926 | }\r |
927 | \r |
4f265db7 |
928 | // PCM\r |
af37bca8 |
929 | if ((a & 0x8000) == 0x0000) {\r |
4f265db7 |
930 | a &= 0x7fff;\r |
af37bca8 |
931 | if (a >= 0x2000)\r |
932 | Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r |
933 | else if (a < 0x12)\r |
934 | pcm_write(a>>1, d & 0xff);\r |
ab0607f7 |
935 | return;\r |
936 | }\r |
937 | \r |
af37bca8 |
938 | s68k_unmapped_write16(a, d);\r |
cc68a136 |
939 | }\r |
cc68a136 |
940 | \r |
0ace9b9a |
941 | #endif\r |
942 | \r |
943 | static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r |
944 | static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r |
945 | static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r |
946 | static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r |
947 | \r |
948 | static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r |
949 | static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r |
950 | \r |
951 | static const void *s68k_dec_write8[2][4] = {\r |
952 | { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r |
953 | { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r |
954 | };\r |
955 | \r |
956 | static const void *s68k_dec_write16[2][4] = {\r |
957 | { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r |
958 | { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r |
959 | };\r |
960 | \r |
cc68a136 |
961 | // -----------------------------------------------------------------\r |
962 | \r |
4fb43555 |
963 | static void remap_prg_window(u32 r1, u32 r3)\r |
3aa1e148 |
964 | {\r |
af37bca8 |
965 | // PRG RAM\r |
4fb43555 |
966 | if (r1 & 2) {\r |
967 | void *bank = Pico_mcd->prg_ram_b[(r3 >> 6) & 3];\r |
af37bca8 |
968 | cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r |
969 | }\r |
970 | else {\r |
971 | m68k_map_unmap(0x020000, 0x03ffff);\r |
972 | }\r |
0ace9b9a |
973 | }\r |
974 | \r |
4fb43555 |
975 | static void remap_word_ram(u32 r3)\r |
0ace9b9a |
976 | {\r |
977 | void *bank;\r |
af37bca8 |
978 | \r |
979 | // WORD RAM\r |
980 | if (!(r3 & 4)) {\r |
981 | // 2M mode. XXX: allowing access in all cases for simplicity\r |
982 | bank = Pico_mcd->word_ram2M;\r |
983 | cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r |
984 | cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r |
985 | // TODO: handle 0x0c0000\r |
986 | }\r |
987 | else {\r |
0ace9b9a |
988 | int b0 = r3 & 1;\r |
989 | int m = (r3 & 0x18) >> 3;\r |
990 | bank = Pico_mcd->word_ram1M[b0];\r |
af37bca8 |
991 | cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r |
0ace9b9a |
992 | bank = Pico_mcd->word_ram1M[b0 ^ 1];\r |
af37bca8 |
993 | cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r |
994 | // "cell arrange" on m68k\r |
0ace9b9a |
995 | cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r |
996 | cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r |
997 | cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r |
998 | cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r |
af37bca8 |
999 | // "decode format" on s68k\r |
0ace9b9a |
1000 | cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r |
1001 | cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r |
1002 | cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r |
1003 | cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r |
af37bca8 |
1004 | }\r |
1005 | \r |
3aa1e148 |
1006 | #ifdef EMU_F68K\r |
1007 | // update fetchmap..\r |
1008 | int i;\r |
1009 | if (!(r3 & 4))\r |
1010 | {\r |
1011 | for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r |
be26eb23 |
1012 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r |
3aa1e148 |
1013 | }\r |
1014 | else\r |
1015 | {\r |
1016 | for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r |
be26eb23 |
1017 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r |
3aa1e148 |
1018 | for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r |
be26eb23 |
1019 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r |
3aa1e148 |
1020 | }\r |
1021 | #endif\r |
1022 | }\r |
b837b69b |
1023 | \r |
ae214f1c |
1024 | void pcd_state_loaded_mem(void)\r |
0ace9b9a |
1025 | {\r |
4fb43555 |
1026 | u32 r3 = Pico_mcd->s68k_regs[3];\r |
0ace9b9a |
1027 | \r |
1028 | /* after load events */\r |
1029 | if (r3 & 4) // 1M mode?\r |
1030 | wram_2M_to_1M(Pico_mcd->word_ram2M);\r |
1031 | remap_word_ram(r3);\r |
4fb43555 |
1032 | remap_prg_window(Pico_mcd->m.busreq, r3);\r |
ba6e8bfd |
1033 | Pico_mcd->m.dmna_ret_2m &= 3;\r |
0ace9b9a |
1034 | \r |
1035 | // restore hint vector\r |
1036 | *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r |
1037 | }\r |
1038 | \r |
9037e45d |
1039 | #ifdef EMU_M68K\r |
1040 | static void m68k_mem_setup_cd(void);\r |
1041 | #endif\r |
1042 | \r |
eff55556 |
1043 | PICO_INTERNAL void PicoMemSetupCD(void)\r |
b837b69b |
1044 | {\r |
af37bca8 |
1045 | // setup default main68k map\r |
1046 | PicoMemSetup();\r |
1047 | \r |
af37bca8 |
1048 | // main68k map (BIOS mapped by PicoMemSetup()):\r |
1049 | // RAM cart\r |
1050 | if (PicoOpt & POPT_EN_MCD_RAMCART) {\r |
1051 | cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r |
1052 | cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r |
1053 | cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r |
1054 | cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r |
1055 | }\r |
1056 | \r |
1057 | // registers/IO:\r |
1058 | cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoReadM68k8_io, 1);\r |
1059 | cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoReadM68k16_io, 1);\r |
1060 | cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWriteM68k8_io, 1);\r |
1061 | cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWriteM68k16_io, 1);\r |
1062 | \r |
1063 | // sub68k map\r |
1064 | cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r |
1065 | cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r |
1066 | cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r |
1067 | cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r |
1068 | \r |
1069 | // PRG RAM\r |
1070 | cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
1071 | cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
1072 | cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
1073 | cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r |
59991f11 |
1074 | cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r |
1075 | cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r |
af37bca8 |
1076 | \r |
1077 | // BRAM\r |
1078 | cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r |
1079 | cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r |
1080 | cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r |
1081 | cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r |
1082 | \r |
1083 | // PCM, regs\r |
1084 | cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r |
1085 | cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r |
1086 | cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r |
1087 | cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r |
f53f286a |
1088 | \r |
0ace9b9a |
1089 | // RAMs\r |
1090 | remap_word_ram(1);\r |
1091 | \r |
b837b69b |
1092 | #ifdef EMU_C68K\r |
b837b69b |
1093 | // s68k\r |
5e89f0f5 |
1094 | PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r |
1095 | PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r |
1096 | PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r |
1097 | PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r |
1098 | PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r |
1099 | PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r |
1100 | PicoCpuCS68k.checkpc = NULL; /* unused */\r |
1101 | PicoCpuCS68k.fetch8 = NULL;\r |
1102 | PicoCpuCS68k.fetch16 = NULL;\r |
1103 | PicoCpuCS68k.fetch32 = NULL;\r |
b837b69b |
1104 | #endif\r |
3aa1e148 |
1105 | #ifdef EMU_F68K\r |
3aa1e148 |
1106 | // s68k\r |
af37bca8 |
1107 | PicoCpuFS68k.read_byte = s68k_read8;\r |
1108 | PicoCpuFS68k.read_word = s68k_read16;\r |
1109 | PicoCpuFS68k.read_long = s68k_read32;\r |
1110 | PicoCpuFS68k.write_byte = s68k_write8;\r |
1111 | PicoCpuFS68k.write_word = s68k_write16;\r |
1112 | PicoCpuFS68k.write_long = s68k_write32;\r |
3aa1e148 |
1113 | \r |
1114 | // setup FAME fetchmap\r |
1115 | {\r |
1116 | int i;\r |
1117 | // M68k\r |
1118 | // by default, point everything to fitst 64k of ROM (BIOS)\r |
1119 | for (i = 0; i < M68K_FETCHBANK1; i++)\r |
be26eb23 |
1120 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r |
3aa1e148 |
1121 | // now real ROM (BIOS)\r |
1122 | for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r |
be26eb23 |
1123 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r |
3aa1e148 |
1124 | // .. and RAM\r |
1125 | for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r |
be26eb23 |
1126 | PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r |
3aa1e148 |
1127 | // S68k\r |
1128 | // PRG RAM is default\r |
1129 | for (i = 0; i < M68K_FETCHBANK1; i++)\r |
be26eb23 |
1130 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r |
3aa1e148 |
1131 | // real PRG RAM\r |
1132 | for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r |
be26eb23 |
1133 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r |
3aa1e148 |
1134 | // WORD RAM 2M area\r |
1135 | for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r |
be26eb23 |
1136 | PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r |
0ace9b9a |
1137 | // remap_word_ram() will setup word ram for both\r |
3aa1e148 |
1138 | }\r |
1139 | #endif\r |
9037e45d |
1140 | #ifdef EMU_M68K\r |
1141 | m68k_mem_setup_cd();\r |
1142 | #endif\r |
b837b69b |
1143 | }\r |
1144 | \r |
1145 | \r |
cc68a136 |
1146 | #ifdef EMU_M68K\r |
af37bca8 |
1147 | u32 m68k_read8(u32 a);\r |
1148 | u32 m68k_read16(u32 a);\r |
1149 | u32 m68k_read32(u32 a);\r |
1150 | void m68k_write8(u32 a, u8 d);\r |
1151 | void m68k_write16(u32 a, u16 d);\r |
1152 | void m68k_write32(u32 a, u32 d);\r |
1153 | \r |
9037e45d |
1154 | static unsigned int PicoReadCD8w (unsigned int a) {\r |
af37bca8 |
1155 | return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r |
cc68a136 |
1156 | }\r |
9037e45d |
1157 | static unsigned int PicoReadCD16w(unsigned int a) {\r |
af37bca8 |
1158 | return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r |
cc68a136 |
1159 | }\r |
9037e45d |
1160 | static unsigned int PicoReadCD32w(unsigned int a) {\r |
af37bca8 |
1161 | return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r |
cc68a136 |
1162 | }\r |
9037e45d |
1163 | static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r |
af37bca8 |
1164 | if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r |
cc68a136 |
1165 | }\r |
9037e45d |
1166 | static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r |
af37bca8 |
1167 | if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r |
cc68a136 |
1168 | }\r |
9037e45d |
1169 | static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r |
af37bca8 |
1170 | if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r |
cc68a136 |
1171 | }\r |
1172 | \r |
9037e45d |
1173 | extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r |
1174 | extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r |
1175 | extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r |
1176 | extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r |
1177 | extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r |
1178 | extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r |
9037e45d |
1179 | \r |
1180 | static void m68k_mem_setup_cd(void)\r |
1181 | {\r |
1182 | pm68k_read_memory_8 = PicoReadCD8w;\r |
1183 | pm68k_read_memory_16 = PicoReadCD16w;\r |
1184 | pm68k_read_memory_32 = PicoReadCD32w;\r |
1185 | pm68k_write_memory_8 = PicoWriteCD8w;\r |
1186 | pm68k_write_memory_16 = PicoWriteCD16w;\r |
1187 | pm68k_write_memory_32 = PicoWriteCD32w;\r |
9037e45d |
1188 | }\r |
cc68a136 |
1189 | #endif // EMU_M68K\r |
1190 | \r |
ae214f1c |
1191 | // vim:shiftwidth=2:ts=2:expandtab\r |