cd: switch to CD drive emu code from genplus
[picodrive.git] / pico / cd / memory.c
CommitLineData
cff531af 1/*\r
2 * Memory I/O handlers for Sega/Mega CD.\r
3 * (C) notaz, 2007-2009\r
4 *\r
5 * This work is licensed under the terms of MAME license.\r
6 * See COPYING file in the top-level directory.\r
7 */\r
cc68a136 8\r
efcba75f 9#include "../pico_int.h"\r
af37bca8 10#include "../memory.h"\r
cc68a136 11\r
bcf65fd6 12uptr s68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
13uptr s68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
14uptr s68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
15uptr s68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
cc68a136 16\r
af37bca8 17MAKE_68K_READ8(s68k_read8, s68k_read8_map)\r
18MAKE_68K_READ16(s68k_read16, s68k_read16_map)\r
19MAKE_68K_READ32(s68k_read32, s68k_read16_map)\r
20MAKE_68K_WRITE8(s68k_write8, s68k_write8_map)\r
21MAKE_68K_WRITE16(s68k_write16, s68k_write16_map)\r
22MAKE_68K_WRITE32(s68k_write32, s68k_write16_map)\r
b5e5172d 23\r
cc68a136 24// -----------------------------------------------------------------\r
25\r
0ace9b9a 26// provided by ASM code:\r
27#ifdef _ASM_CD_MEMORY_C\r
0ace9b9a 28u32 PicoReadS68k8_pr(u32 a);\r
29u32 PicoReadS68k16_pr(u32 a);\r
30void PicoWriteS68k8_pr(u32 a, u32 d);\r
31void PicoWriteS68k16_pr(u32 a, u32 d);\r
32\r
33u32 PicoReadM68k8_cell0(u32 a);\r
34u32 PicoReadM68k8_cell1(u32 a);\r
35u32 PicoReadM68k16_cell0(u32 a);\r
36u32 PicoReadM68k16_cell1(u32 a);\r
37void PicoWriteM68k8_cell0(u32 a, u32 d);\r
38void PicoWriteM68k8_cell1(u32 a, u32 d);\r
39void PicoWriteM68k16_cell0(u32 a, u32 d);\r
40void PicoWriteM68k16_cell1(u32 a, u32 d);\r
41\r
42u32 PicoReadS68k8_dec0(u32 a);\r
43u32 PicoReadS68k8_dec1(u32 a);\r
44u32 PicoReadS68k16_dec0(u32 a);\r
45u32 PicoReadS68k16_dec1(u32 a);\r
46void PicoWriteS68k8_dec_m0b0(u32 a, u32 d);\r
47void PicoWriteS68k8_dec_m1b0(u32 a, u32 d);\r
48void PicoWriteS68k8_dec_m2b0(u32 a, u32 d);\r
49void PicoWriteS68k8_dec_m0b1(u32 a, u32 d);\r
50void PicoWriteS68k8_dec_m1b1(u32 a, u32 d);\r
51void PicoWriteS68k8_dec_m2b1(u32 a, u32 d);\r
52void PicoWriteS68k16_dec_m0b0(u32 a, u32 d);\r
53void PicoWriteS68k16_dec_m1b0(u32 a, u32 d);\r
54void PicoWriteS68k16_dec_m2b0(u32 a, u32 d);\r
55void PicoWriteS68k16_dec_m0b1(u32 a, u32 d);\r
56void PicoWriteS68k16_dec_m1b1(u32 a, u32 d);\r
57void PicoWriteS68k16_dec_m2b1(u32 a, u32 d);\r
58#endif\r
59\r
4fb43555 60static void remap_prg_window(u32 r1, u32 r3);\r
61static void remap_word_ram(u32 r3);\r
0ace9b9a 62\r
7a1f6e45 63// poller detection\r
7a1f6e45 64#define POLL_LIMIT 16\r
30e8aac4 65#define POLL_CYCLES 64\r
cc68a136 66\r
cc5ffc3c 67void m68k_comm_check(u32 a)\r
bc3c13d3 68{\r
08769494 69 pcd_sync_s68k(SekCyclesDone(), 0);\r
ecc8036e 70 if (SekNotPolling || a != Pico_mcd->m.m68k_poll_a) {\r
bc3c13d3 71 Pico_mcd->m.m68k_poll_a = a;\r
72 Pico_mcd->m.m68k_poll_cnt = 0;\r
ecc8036e 73 SekNotPolling = 0;\r
cc5ffc3c 74 return;\r
bc3c13d3 75 }\r
08769494 76 Pico_mcd->m.m68k_poll_cnt++;\r
bc3c13d3 77}\r
78\r
4ff2d527 79#ifndef _ASM_CD_MEMORY_C\r
cb4a513a 80static u32 m68k_reg_read16(u32 a)\r
cc68a136 81{\r
4fb43555 82 u32 d = 0;\r
cc68a136 83 a &= 0x3e;\r
cc68a136 84\r
85 switch (a) {\r
672ad671 86 case 0:\r
4fb43555 87 // here IFL2 is always 0, just like in Gens\r
88 d = ((Pico_mcd->s68k_regs[0x33] << 13) & 0x8000)\r
89 | Pico_mcd->m.busreq;\r
672ad671 90 goto end;\r
cc68a136 91 case 2:\r
cc5ffc3c 92 m68k_comm_check(a);\r
672ad671 93 d = (Pico_mcd->s68k_regs[a]<<8) | (Pico_mcd->s68k_regs[a+1]&0xc7);\r
af37bca8 94 elprintf(EL_CDREG3, "m68k_regs r3: %02x @%06x", (u8)d, SekPc);\r
cc5ffc3c 95 goto end;\r
c459aefd 96 case 4:\r
97 d = Pico_mcd->s68k_regs[4]<<8;\r
98 goto end;\r
99 case 6:\r
913ef4b7 100 d = *(u16 *)(Pico_mcd->bios + 0x72);\r
c459aefd 101 goto end;\r
cc68a136 102 case 8:\r
3f23709e 103 d = cdc_host_r();\r
cc68a136 104 goto end;\r
c459aefd 105 case 0xA:\r
ca61ee42 106 elprintf(EL_UIO, "m68k FIXME: reserved read");\r
c459aefd 107 goto end;\r
ae214f1c 108 case 0xC: // 384 cycle stopwatch timer\r
109 // ugh..\r
110 d = pcd_cycles_m68k_to_s68k(SekCyclesDone());\r
111 d = (d - Pico_mcd->m.stopwatch_base_c) / 384;\r
112 d &= 0x0fff;\r
af37bca8 113 elprintf(EL_CDREGS, "m68k stopwatch timer read (%04x)", d);\r
1cd356a3 114 goto end;\r
cc68a136 115 }\r
116\r
cc68a136 117 if (a < 0x30) {\r
118 // comm flag/cmd/status (0xE-0x2F)\r
cc5ffc3c 119 m68k_comm_check(a);\r
cc68a136 120 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
cc5ffc3c 121 goto end;\r
cc68a136 122 }\r
123\r
ca61ee42 124 elprintf(EL_UIO, "m68k_regs FIXME invalid read @ %02x", a);\r
cc68a136 125\r
126end:\r
cc68a136 127 return d;\r
128}\r
4ff2d527 129#endif\r
cc68a136 130\r
4ff2d527 131#ifndef _ASM_CD_MEMORY_C\r
132static\r
133#endif\r
134void m68k_reg_write8(u32 a, u32 d)\r
cc68a136 135{\r
af37bca8 136 u32 dold;\r
cc68a136 137 a &= 0x3f;\r
cc68a136 138\r
139 switch (a) {\r
140 case 0:\r
672ad671 141 d &= 1;\r
08769494 142 if (d && (Pico_mcd->s68k_regs[0x33] & PCDS_IEN2)) {\r
143 elprintf(EL_INTS, "m68k: s68k irq 2");\r
144 pcd_sync_s68k(SekCyclesDone(), 0);\r
145 SekInterruptS68k(2);\r
146 }\r
c459aefd 147 return;\r
cc68a136 148 case 1:\r
672ad671 149 d &= 3;\r
4fb43555 150 dold = Pico_mcd->m.busreq;\r
151 if (!(d & 1))\r
152 d |= 2; // verified: can't release bus on reset\r
153 if (dold == d)\r
bc3c13d3 154 return;\r
4fb43555 155\r
08769494 156 pcd_sync_s68k(SekCyclesDone(), 0);\r
bc3c13d3 157\r
4fb43555 158 if ((dold ^ d) & 1)\r
bc3c13d3 159 elprintf(EL_INTSW, "m68k: s68k reset %i", !(d&1));\r
4fb43555 160 if (!(d & 1))\r
161 Pico_mcd->m.state_flags |= PCD_ST_S68K_RST;\r
162 else if (d == 1 && (Pico_mcd->m.state_flags & PCD_ST_S68K_RST)) {\r
163 Pico_mcd->m.state_flags &= ~PCD_ST_S68K_RST;\r
164 elprintf(EL_CDREGS, "m68k: resetting s68k");\r
165 SekResetS68k();\r
cc68a136 166 }\r
4fb43555 167 if ((dold ^ d) & 2) {\r
bc3c13d3 168 elprintf(EL_INTSW, "m68k: s68k brq %i", d >> 1);\r
4fb43555 169 remap_prg_window(d, Pico_mcd->s68k_regs[3]);\r
bc3c13d3 170 }\r
c459aefd 171 Pico_mcd->m.busreq = d;\r
172 return;\r
672ad671 173 case 2:\r
af37bca8 174 elprintf(EL_CDREGS, "m68k: prg wp=%02x", d);\r
672ad671 175 Pico_mcd->s68k_regs[2] = d; // really use s68k side register\r
176 return;\r
af37bca8 177 case 3:\r
178 dold = Pico_mcd->s68k_regs[3];\r
179 elprintf(EL_CDREG3, "m68k_regs w3: %02x @%06x", (u8)d, SekPc);\r
af37bca8 180 if ((d ^ dold) & 0xc0) {\r
08769494 181 elprintf(EL_CDREGS, "m68k: prg bank: %i -> %i",\r
182 (Pico_mcd->s68k_regs[a]>>6), ((d>>6)&3));\r
4fb43555 183 remap_prg_window(Pico_mcd->m.busreq, d);\r
7a1f6e45 184 }\r
ba6e8bfd 185\r
186 // 2M mode state is tracked regardless of current mode\r
187 if (d & 2) {\r
188 Pico_mcd->m.dmna_ret_2m |= 2;\r
189 Pico_mcd->m.dmna_ret_2m &= ~1;\r
190 }\r
191 if (dold & 4) { // 1M mode\r
192 d ^= 2; // 0 sets DMNA, 1 does nothing\r
193 d = (d & 0xc2) | (dold & 0x1f);\r
194 }\r
195 else\r
196 d = (d & 0xc0) | (dold & 0x1c) | Pico_mcd->m.dmna_ret_2m;\r
197\r
08769494 198 goto write_comm;\r
c459aefd 199 case 6:\r
d1df8786 200 Pico_mcd->bios[0x72 + 1] = d; // simple hint vector changer\r
c459aefd 201 return;\r
202 case 7:\r
d1df8786 203 Pico_mcd->bios[0x72] = d;\r
af37bca8 204 elprintf(EL_CDREGS, "hint vector set to %04x%04x",\r
205 ((u16 *)Pico_mcd->bios)[0x70/2], ((u16 *)Pico_mcd->bios)[0x72/2]);\r
c459aefd 206 return;\r
08769494 207 case 0x0f:\r
08769494 208 a = 0x0e;\r
209 case 0x0e:\r
210 goto write_comm;\r
672ad671 211 }\r
212\r
08769494 213 if ((a&0xf0) == 0x10)\r
214 goto write_comm;\r
cc68a136 215\r
ca61ee42 216 elprintf(EL_UIO, "m68k FIXME: invalid write? [%02x] %02x", a, d);\r
08769494 217 return;\r
218\r
219write_comm:\r
220 if (d == Pico_mcd->s68k_regs[a])\r
221 return;\r
222\r
08769494 223 pcd_sync_s68k(SekCyclesDone(), 0);\r
30e8aac4 224 Pico_mcd->s68k_regs[a] = d;\r
334d9fb6 225 if (Pico_mcd->m.s68k_poll_a == (a & ~1))\r
30e8aac4 226 {\r
334d9fb6 227 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
228 elprintf(EL_CDPOLL, "s68k poll release, a=%02x", a);\r
229 SekSetStopS68k(0);\r
230 }\r
08769494 231 Pico_mcd->m.s68k_poll_a = 0;\r
08769494 232 }\r
cc68a136 233}\r
234\r
2433f409 235u32 s68k_poll_detect(u32 a, u32 d)\r
236{\r
237#ifdef USE_POLL_DETECT\r
08769494 238 u32 cycles, cnt = 0;\r
239 if (SekIsStoppedS68k())\r
240 return d;\r
241\r
242 cycles = SekCyclesDoneS68k();\r
ecc8036e 243 if (!SekNotPolling && a == Pico_mcd->m.s68k_poll_a) {\r
08769494 244 u32 clkdiff = cycles - Pico_mcd->m.s68k_poll_clk;\r
2433f409 245 if (clkdiff <= POLL_CYCLES) {\r
08769494 246 cnt = Pico_mcd->m.s68k_poll_cnt + 1;\r
247 //printf("-- diff: %u, cnt = %i\n", clkdiff, cnt);\r
248 if (Pico_mcd->m.s68k_poll_cnt > POLL_LIMIT) {\r
2433f409 249 SekSetStopS68k(1);\r
cc5ffc3c 250 elprintf(EL_CDPOLL, "s68k poll detected @%06x, a=%02x",\r
08769494 251 SekPcS68k, a);\r
2433f409 252 }\r
2433f409 253 }\r
254 }\r
08769494 255 Pico_mcd->m.s68k_poll_a = a;\r
256 Pico_mcd->m.s68k_poll_clk = cycles;\r
257 Pico_mcd->m.s68k_poll_cnt = cnt;\r
ecc8036e 258 SekNotPollingS68k = 0;\r
2433f409 259#endif\r
260 return d;\r
261}\r
cc68a136 262\r
913ef4b7 263#define READ_FONT_DATA(basemask) \\r
264{ \\r
265 unsigned int fnt = *(unsigned int *)(Pico_mcd->s68k_regs + 0x4c); \\r
266 unsigned int col0 = (fnt >> 8) & 0x0f, col1 = (fnt >> 12) & 0x0f; \\r
267 if (fnt & (basemask << 0)) d = col1 ; else d = col0; \\r
268 if (fnt & (basemask << 1)) d |= col1 << 4; else d |= col0 << 4; \\r
269 if (fnt & (basemask << 2)) d |= col1 << 8; else d |= col0 << 8; \\r
270 if (fnt & (basemask << 3)) d |= col1 << 12; else d |= col0 << 12; \\r
271}\r
272\r
cc68a136 273\r
4ff2d527 274#ifndef _ASM_CD_MEMORY_C\r
275static\r
276#endif\r
277u32 s68k_reg_read16(u32 a)\r
cc68a136 278{\r
279 u32 d=0;\r
cc68a136 280\r
cc68a136 281 switch (a) {\r
282 case 0:\r
7a1f6e45 283 return ((Pico_mcd->s68k_regs[0]&3)<<8) | 1; // ver = 0, not in reset state\r
672ad671 284 case 2:\r
2433f409 285 d = (Pico_mcd->s68k_regs[2]<<8) | (Pico_mcd->s68k_regs[3]&0x1f);\r
af37bca8 286 elprintf(EL_CDREG3, "s68k_regs r3: %02x @%06x", (u8)d, SekPcS68k);\r
2433f409 287 return s68k_poll_detect(a, d);\r
cc68a136 288 case 6:\r
3f23709e 289 return cdc_reg_r();\r
cc68a136 290 case 8:\r
3f23709e 291 return cdc_host_r();\r
cc68a136 292 case 0xC:\r
ae214f1c 293 d = SekCyclesDoneS68k() - Pico_mcd->m.stopwatch_base_c;\r
294 d /= 384;\r
295 d &= 0x0fff;\r
af37bca8 296 elprintf(EL_CDREGS, "s68k stopwatch timer read (%04x)", d);\r
7a1f6e45 297 return d;\r
d1df8786 298 case 0x30:\r
af37bca8 299 elprintf(EL_CDREGS, "s68k int3 timer read (%02x)", Pico_mcd->s68k_regs[31]);\r
7a1f6e45 300 return Pico_mcd->s68k_regs[31];\r
cc68a136 301 case 0x34: // fader\r
7a1f6e45 302 return 0; // no busy bit\r
913ef4b7 303 case 0x50: // font data (check: Lunar 2, Silpheed)\r
304 READ_FONT_DATA(0x00100000);\r
7a1f6e45 305 return d;\r
913ef4b7 306 case 0x52:\r
307 READ_FONT_DATA(0x00010000);\r
7a1f6e45 308 return d;\r
913ef4b7 309 case 0x54:\r
310 READ_FONT_DATA(0x10000000);\r
7a1f6e45 311 return d;\r
913ef4b7 312 case 0x56:\r
313 READ_FONT_DATA(0x01000000);\r
7a1f6e45 314 return d;\r
cc68a136 315 }\r
316\r
317 d = (Pico_mcd->s68k_regs[a]<<8) | Pico_mcd->s68k_regs[a+1];\r
318\r
2433f409 319 if (a >= 0x0e && a < 0x30)\r
320 return s68k_poll_detect(a, d);\r
7a1f6e45 321\r
cc68a136 322 return d;\r
323}\r
324\r
4ff2d527 325#ifndef _ASM_CD_MEMORY_C\r
326static\r
327#endif\r
328void s68k_reg_write8(u32 a, u32 d)\r
cc68a136 329{\r
48e8482f 330 // Warning: d might have upper bits set\r
cc68a136 331 switch (a) {\r
d0132772 332 case 1:\r
333 if (!(d & 1))\r
334 pcd_soft_reset();\r
335 return;\r
672ad671 336 case 2:\r
337 return; // only m68k can change WP\r
fa1e5e29 338 case 3: {\r
339 int dold = Pico_mcd->s68k_regs[3];\r
af37bca8 340 elprintf(EL_CDREG3, "s68k_regs w3: %02x @%06x", (u8)d, SekPcS68k);\r
672ad671 341 d &= 0x1d;\r
af37bca8 342 d |= dold & 0xc2;\r
ba6e8bfd 343\r
344 // 2M mode state\r
345 if (d & 1) {\r
346 Pico_mcd->m.dmna_ret_2m |= 1;\r
347 Pico_mcd->m.dmna_ret_2m &= ~2; // DMNA clears\r
348 }\r
349\r
af37bca8 350 if (d & 4)\r
39230401 351 {\r
fa1e5e29 352 if (!(dold & 4)) {\r
af37bca8 353 elprintf(EL_CDREG3, "wram mode 2M->1M");\r
fa1e5e29 354 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
4ff2d527 355 }\r
ba6e8bfd 356\r
357 if ((d ^ dold) & 0x1d)\r
358 remap_word_ram(d);\r
359\r
360 if ((d ^ dold) & 0x05)\r
361 d &= ~2; // clear DMNA - swap complete\r
39230401 362 }\r
363 else\r
364 {\r
fa1e5e29 365 if (dold & 4) {\r
af37bca8 366 elprintf(EL_CDREG3, "wram mode 1M->2M");\r
fa1e5e29 367 wram_1M_to_2M(Pico_mcd->word_ram2M);\r
0ace9b9a 368 remap_word_ram(d);\r
4ff2d527 369 }\r
ba6e8bfd 370 d = (d & ~3) | Pico_mcd->m.dmna_ret_2m;\r
d0d47c5b 371 }\r
08769494 372 goto write_comm;\r
fa1e5e29 373 }\r
cc68a136 374 case 4:\r
af37bca8 375 elprintf(EL_CDREGS, "s68k CDC dest: %x", d&7);\r
cc68a136 376 Pico_mcd->s68k_regs[4] = (Pico_mcd->s68k_regs[4]&0xC0) | (d&7); // CDC mode\r
377 return;\r
378 case 5:\r
c459aefd 379 //dprintf("s68k CDC reg addr: %x", d&0xf);\r
cc68a136 380 break;\r
381 case 7:\r
3f23709e 382 cdc_reg_w(d);\r
cc68a136 383 return;\r
384 case 0xa:\r
af37bca8 385 elprintf(EL_CDREGS, "s68k set CDC dma addr");\r
cc68a136 386 break;\r
d1df8786 387 case 0xc:\r
ae214f1c 388 case 0xd: // 384 cycle stopwatch timer\r
389 elprintf(EL_CDREGS|EL_CD, "s68k clear stopwatch (%x)", d);\r
390 // does this also reset internal 384 cycle counter?\r
391 Pico_mcd->m.stopwatch_base_c = SekCyclesDoneS68k();\r
4f265db7 392 return;\r
08769494 393 case 0x0e:\r
08769494 394 a = 0x0f;\r
395 case 0x0f:\r
396 goto write_comm;\r
ae214f1c 397 case 0x31: // 384 cycle int3 timer\r
398 d &= 0xff;\r
399 elprintf(EL_CDREGS|EL_CD, "s68k set int3 timer: %02x", d);\r
400 Pico_mcd->s68k_regs[a] = (u8) d;\r
401 if (d) // d or d+1??\r
402 pcd_event_schedule_s68k(PCD_EVENT_TIMER3, d * 384);\r
403 else\r
404 pcd_event_schedule(0, PCD_EVENT_TIMER3, 0);\r
d1df8786 405 break;\r
cc68a136 406 case 0x33: // IRQ mask\r
ae214f1c 407 elprintf(EL_CDREGS|EL_CD, "s68k irq mask: %02x", d);\r
408 d &= 0x7e;\r
409 if ((d ^ Pico_mcd->s68k_regs[0x33]) & d & PCDS_IEN4) {\r
274fcc35 410 // XXX: emulate pending irq instead?\r
411 if (Pico_mcd->s68k_regs[0x37] & 4) {\r
412 elprintf(EL_INTS, "cdd export irq 4 (unmask)");\r
413 SekInterruptS68k(4);\r
414 }\r
cc68a136 415 }\r
416 break;\r
417 case 0x34: // fader\r
418 Pico_mcd->s68k_regs[a] = (u8) d & 0x7f;\r
419 return;\r
672ad671 420 case 0x36:\r
421 return; // d/m bit is unsetable\r
422 case 0x37: {\r
423 u32 d_old = Pico_mcd->s68k_regs[0x37];\r
274fcc35 424 Pico_mcd->s68k_regs[0x37] = d & 7;\r
672ad671 425 if ((d&4) && !(d_old&4)) {\r
274fcc35 426 // ??\r
427 pcd_event_schedule_s68k(PCD_EVENT_CDC, 12500000/75);\r
428\r
429 if (Pico_mcd->s68k_regs[0x33] & PCDS_IEN4) {\r
430 elprintf(EL_INTS, "cdd export irq 4");\r
431 SekInterruptS68k(4);\r
432 }\r
cc68a136 433 }\r
672ad671 434 return;\r
435 }\r
cc68a136 436 case 0x4b:\r
437 Pico_mcd->s68k_regs[a] = (u8) d;\r
274fcc35 438 cdd_process();\r
cc68a136 439 return;\r
a93a80de 440 case 0x58:\r
441 return;\r
cc68a136 442 }\r
443\r
08769494 444 if ((a&0x1f0) == 0x20)\r
445 goto write_comm;\r
446\r
1cd356a3 447 if ((a&0x1f0) == 0x10 || (a >= 0x38 && a < 0x42))\r
cc68a136 448 {\r
ca61ee42 449 elprintf(EL_UIO, "s68k FIXME: invalid write @ %02x?", a);\r
cc68a136 450 return;\r
451 }\r
452\r
08769494 453 Pico_mcd->s68k_regs[a] = (u8) d;\r
454 return;\r
bc3c13d3 455\r
08769494 456write_comm:\r
cc68a136 457 Pico_mcd->s68k_regs[a] = (u8) d;\r
08769494 458 if (Pico_mcd->m.m68k_poll_cnt)\r
459 SekEndRunS68k(0);\r
460 Pico_mcd->m.m68k_poll_cnt = 0;\r
cc68a136 461}\r
462\r
a93a80de 463void s68k_reg_write16(u32 a, u32 d)\r
464{\r
465 u8 *r = Pico_mcd->s68k_regs;\r
466\r
467 if ((a & 0x1f0) == 0x20)\r
468 goto write_comm;\r
469\r
470 switch (a) {\r
471 case 0x0e:\r
472 // special case, 2 byte writes would be handled differently\r
473 // TODO: verify\r
474 r[0xf] = d;\r
475 return;\r
476 case 0x58: // stamp data size\r
477 r[0x59] = d & 7;\r
478 return;\r
479 case 0x5a: // stamp map base address\r
480 r[0x5a] = d >> 8;\r
481 r[0x5b] = d & 0xe0;\r
482 return;\r
483 case 0x5c: // V cell size\r
484 r[0x5d] = d & 0x1f;\r
485 return;\r
486 case 0x5e: // image buffer start address\r
487 r[0x5e] = d >> 8;\r
488 r[0x5f] = d & 0xf8;\r
489 return;\r
490 case 0x60: // image buffer offset\r
491 r[0x61] = d & 0x3f;\r
492 return;\r
493 case 0x62: // h dot size\r
494 r[0x62] = (d >> 8) & 1;\r
495 r[0x63] = d;\r
496 return;\r
497 case 0x64: // v dot size\r
498 r[0x65] = d;\r
499 return;\r
500 case 0x66: // trace vector base address\r
501 d &= 0xfffe;\r
502 r[0x66] = d >> 8;\r
503 r[0x67] = d;\r
504 gfx_start(d);\r
505 return;\r
506 default:\r
507 break;\r
508 }\r
509\r
510 s68k_reg_write8(a, d >> 8);\r
511 s68k_reg_write8(a + 1, d & 0xff);\r
512 return;\r
513\r
514write_comm:\r
515 r[a] = d >> 8;\r
516 r[a + 1] = d;\r
517 if (Pico_mcd->m.m68k_poll_cnt)\r
518 SekEndRunS68k(0);\r
519 Pico_mcd->m.m68k_poll_cnt = 0;\r
520}\r
521\r
af37bca8 522// -----------------------------------------------------------------\r
523// Main 68k\r
524// -----------------------------------------------------------------\r
cc68a136 525\r
af37bca8 526#ifndef _ASM_CD_MEMORY_C\r
527#include "cell_map.c"\r
af37bca8 528\r
529// WORD RAM, cell aranged area (220000 - 23ffff)\r
0ace9b9a 530static u32 PicoReadM68k8_cell0(u32 a)\r
cc68a136 531{\r
af37bca8 532 a = (a&3) | (cell_map(a >> 2) << 2); // cell arranged\r
0ace9b9a 533 return Pico_mcd->word_ram1M[0][a ^ 1];\r
534}\r
535\r
536static u32 PicoReadM68k8_cell1(u32 a)\r
537{\r
538 a = (a&3) | (cell_map(a >> 2) << 2);\r
539 return Pico_mcd->word_ram1M[1][a ^ 1];\r
540}\r
541\r
542static u32 PicoReadM68k16_cell0(u32 a)\r
543{\r
544 a = (a&2) | (cell_map(a >> 2) << 2);\r
545 return *(u16 *)(Pico_mcd->word_ram1M[0] + a);\r
af37bca8 546}\r
cc68a136 547\r
0ace9b9a 548static u32 PicoReadM68k16_cell1(u32 a)\r
af37bca8 549{\r
af37bca8 550 a = (a&2) | (cell_map(a >> 2) << 2);\r
0ace9b9a 551 return *(u16 *)(Pico_mcd->word_ram1M[1] + a);\r
af37bca8 552}\r
cc68a136 553\r
0ace9b9a 554static void PicoWriteM68k8_cell0(u32 a, u32 d)\r
af37bca8 555{\r
af37bca8 556 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 557 Pico_mcd->word_ram1M[0][a ^ 1] = d;\r
af37bca8 558}\r
8022f53d 559\r
0ace9b9a 560static void PicoWriteM68k8_cell1(u32 a, u32 d)\r
af37bca8 561{\r
af37bca8 562 a = (a&3) | (cell_map(a >> 2) << 2);\r
0ace9b9a 563 Pico_mcd->word_ram1M[1][a ^ 1] = d;\r
af37bca8 564}\r
565\r
0ace9b9a 566static void PicoWriteM68k16_cell0(u32 a, u32 d)\r
567{\r
568 a = (a&3) | (cell_map(a >> 2) << 2);\r
569 *(u16 *)(Pico_mcd->word_ram1M[0] + a) = d;\r
570}\r
571\r
572static void PicoWriteM68k16_cell1(u32 a, u32 d)\r
573{\r
574 a = (a&3) | (cell_map(a >> 2) << 2);\r
575 *(u16 *)(Pico_mcd->word_ram1M[1] + a) = d;\r
576}\r
577#endif\r
578\r
af37bca8 579// RAM cart (40000 - 7fffff, optional)\r
580static u32 PicoReadM68k8_ramc(u32 a)\r
581{\r
582 u32 d = 0;\r
583 if (a == 0x400001) {\r
584 if (SRam.data != NULL)\r
585 d = 3; // 64k cart\r
586 return d;\r
8022f53d 587 }\r
588\r
af37bca8 589 if ((a & 0xfe0000) == 0x600000) {\r
590 if (SRam.data != NULL)\r
591 d = SRam.data[((a >> 1) & 0xffff) + 0x2000];\r
592 return d;\r
8022f53d 593 }\r
594\r
af37bca8 595 if (a == 0x7fffff)\r
596 return Pico_mcd->m.bcram_reg;\r
cc68a136 597\r
af37bca8 598 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
cc68a136 599 return d;\r
600}\r
601\r
af37bca8 602static u32 PicoReadM68k16_ramc(u32 a)\r
cc68a136 603{\r
af37bca8 604 elprintf(EL_ANOMALY, "ramcart r16: [%06x] @%06x", a, SekPcS68k);\r
605 return PicoReadM68k8_ramc(a + 1);\r
606}\r
cc68a136 607\r
af37bca8 608static void PicoWriteM68k8_ramc(u32 a, u32 d)\r
609{\r
610 if ((a & 0xfe0000) == 0x600000) {\r
611 if (SRam.data != NULL && (Pico_mcd->m.bcram_reg & 1)) {\r
612 SRam.data[((a>>1) & 0xffff) + 0x2000] = d;\r
8022f53d 613 SRam.changed = 1;\r
614 }\r
615 return;\r
616 }\r
617\r
af37bca8 618 if (a == 0x7fffff) {\r
619 Pico_mcd->m.bcram_reg = d;\r
8022f53d 620 return;\r
621 }\r
622\r
c7fd7bb8 623 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x",\r
624 a, d & 0xff, SekPc);\r
cc68a136 625}\r
626\r
af37bca8 627static void PicoWriteM68k16_ramc(u32 a, u32 d)\r
cc68a136 628{\r
c7fd7bb8 629 elprintf(EL_ANOMALY, "ramcart w16: [%06x] %04x @%06x",\r
630 a, d, SekPcS68k);\r
af37bca8 631 PicoWriteM68k8_ramc(a + 1, d);\r
cc68a136 632}\r
633\r
af37bca8 634// IO/control/cd registers (a10000 - ...)\r
0ace9b9a 635#ifndef _ASM_CD_MEMORY_C\r
fa8fb754 636u32 PicoRead8_mcd_io(u32 a)\r
cc68a136 637{\r
af37bca8 638 u32 d;\r
639 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
640 d = m68k_reg_read16(a); // TODO: m68k_reg_read8\r
641 if (!(a & 1))\r
642 d >>= 8;\r
643 d &= 0xff;\r
c7fd7bb8 644 elprintf(EL_CDREGS, "m68k_regs r8: [%02x] %02x @%06x",\r
645 a & 0x3f, d, SekPc);\r
af37bca8 646 return d;\r
647 }\r
648\r
649 // fallback to default MD handler\r
650 return PicoRead8_io(a);\r
cc68a136 651}\r
652\r
fa8fb754 653u32 PicoRead16_mcd_io(u32 a)\r
cc68a136 654{\r
af37bca8 655 u32 d;\r
656 if ((a & 0xff00) == 0x2000) {\r
657 d = m68k_reg_read16(a);\r
c7fd7bb8 658 elprintf(EL_CDREGS, "m68k_regs r16: [%02x] %04x @%06x",\r
659 a & 0x3f, d, SekPc);\r
af37bca8 660 return d;\r
b542be46 661 }\r
cc68a136 662\r
af37bca8 663 return PicoRead16_io(a);\r
cc68a136 664}\r
665\r
fa8fb754 666void PicoWrite8_mcd_io(u32 a, u32 d)\r
cc68a136 667{\r
af37bca8 668 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
c7fd7bb8 669 elprintf(EL_CDREGS, "m68k_regs w8: [%02x] %02x @%06x",\r
670 a & 0x3f, d, SekPc);\r
2433f409 671 m68k_reg_write8(a, d);\r
672 return;\r
673 }\r
672ad671 674\r
334d9fb6 675 PicoWrite8_io(a, d);\r
cc68a136 676}\r
ab0607f7 677\r
fa8fb754 678void PicoWrite16_mcd_io(u32 a, u32 d)\r
cc68a136 679{\r
af37bca8 680 if ((a & 0xff00) == 0x2000) { // a12000 - a120ff\r
c7fd7bb8 681 elprintf(EL_CDREGS, "m68k_regs w16: [%02x] %04x @%06x",\r
682 a & 0x3f, d, SekPc);\r
08769494 683\r
334d9fb6 684 m68k_reg_write8(a, d >> 8);\r
08769494 685 if ((a & 0x3e) != 0x0e) // special case\r
686 m68k_reg_write8(a + 1, d & 0xff);\r
b542be46 687 return;\r
688 }\r
689\r
af37bca8 690 PicoWrite16_io(a, d);\r
cc68a136 691}\r
0ace9b9a 692#endif\r
cc68a136 693\r
721cd396 694// -----------------------------------------------------------------\r
af37bca8 695// Sub 68k\r
cc68a136 696// -----------------------------------------------------------------\r
697\r
af37bca8 698static u32 s68k_unmapped_read8(u32 a)\r
cc68a136 699{\r
af37bca8 700 elprintf(EL_UIO, "s68k unmapped r8 [%06x] @%06x", a, SekPc);\r
701 return 0;\r
cc68a136 702}\r
703\r
af37bca8 704static u32 s68k_unmapped_read16(u32 a)\r
cc68a136 705{\r
af37bca8 706 elprintf(EL_UIO, "s68k unmapped r16 [%06x] @%06x", a, SekPc);\r
707 return 0;\r
708}\r
4f265db7 709\r
af37bca8 710static void s68k_unmapped_write8(u32 a, u32 d)\r
711{\r
c7fd7bb8 712 elprintf(EL_UIO, "s68k unmapped w8 [%06x] %02x @%06x",\r
713 a, d & 0xff, SekPc);\r
af37bca8 714}\r
cc68a136 715\r
af37bca8 716static void s68k_unmapped_write16(u32 a, u32 d)\r
717{\r
c7fd7bb8 718 elprintf(EL_UIO, "s68k unmapped w16 [%06x] %04x @%06x",\r
719 a, d & 0xffff, SekPc);\r
af37bca8 720}\r
cc68a136 721\r
59991f11 722// PRG RAM protected range (000000 - 01fdff)?\r
0ace9b9a 723// XXX verify: ff00 or 1fe00 max?\r
724static void PicoWriteS68k8_prgwp(u32 a, u32 d)\r
725{\r
59991f11 726 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 727 Pico_mcd->prg_ram[a ^ 1] = d;\r
728}\r
729\r
730static void PicoWriteS68k16_prgwp(u32 a, u32 d)\r
731{\r
59991f11 732 if (a >= (Pico_mcd->s68k_regs[2] << 9))\r
0ace9b9a 733 *(u16 *)(Pico_mcd->prg_ram + a) = d;\r
734}\r
735\r
736#ifndef _ASM_CD_MEMORY_C\r
737\r
af37bca8 738// decode (080000 - 0bffff, in 1M mode)\r
0ace9b9a 739static u32 PicoReadS68k8_dec0(u32 a)\r
740{\r
741 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
742 if (a & 1)\r
743 d &= 0x0f;\r
744 else\r
745 d >>= 4;\r
746 return d;\r
747}\r
748\r
749static u32 PicoReadS68k8_dec1(u32 a)\r
af37bca8 750{\r
0ace9b9a 751 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 752 if (a & 1)\r
753 d &= 0x0f;\r
754 else\r
755 d >>= 4;\r
cc68a136 756 return d;\r
757}\r
758\r
0ace9b9a 759static u32 PicoReadS68k16_dec0(u32 a)\r
cc68a136 760{\r
0ace9b9a 761 u32 d = Pico_mcd->word_ram1M[0][((a >> 1) ^ 1) & 0x1ffff];\r
af37bca8 762 d |= d << 4;\r
763 d &= ~0xf0;\r
cc68a136 764 return d;\r
765}\r
ab0607f7 766\r
0ace9b9a 767static u32 PicoReadS68k16_dec1(u32 a)\r
0a051f55 768{\r
0ace9b9a 769 u32 d = Pico_mcd->word_ram1M[1][((a >> 1) ^ 1) & 0x1ffff];\r
770 d |= d << 4;\r
771 d &= ~0xf0;\r
772 return d;\r
0a051f55 773}\r
774\r
0ace9b9a 775/* check: jaguar xj 220 (draws entire world using decode) */\r
776#define mk_decode_w8(bank) \\r
777static void PicoWriteS68k8_dec_m0b##bank(u32 a, u32 d) \\r
778{ \\r
779 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
780 \\r
781 if (!(a & 1)) \\r
782 *pd = (*pd & 0x0f) | (d << 4); \\r
783 else \\r
784 *pd = (*pd & 0xf0) | (d & 0x0f); \\r
785} \\r
786 \\r
787static void PicoWriteS68k8_dec_m1b##bank(u32 a, u32 d) \\r
788{ \\r
789 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
790 u8 mask = (a & 1) ? 0x0f : 0xf0; \\r
791 \\r
792 if (!(*pd & mask) && (d & 0x0f)) /* underwrite */ \\r
793 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
794} \\r
795 \\r
796static void PicoWriteS68k8_dec_m2b##bank(u32 a, u32 d) /* ...and m3? */ \\r
797{ \\r
798 if (d & 0x0f) /* overwrite */ \\r
799 PicoWriteS68k8_dec_m0b##bank(a, d); \\r
800}\r
0a051f55 801\r
0ace9b9a 802mk_decode_w8(0)\r
803mk_decode_w8(1)\r
804\r
805#define mk_decode_w16(bank) \\r
806static void PicoWriteS68k16_dec_m0b##bank(u32 a, u32 d) \\r
807{ \\r
808 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
809 \\r
810 d &= 0x0f0f; \\r
811 *pd = d | (d >> 4); \\r
812} \\r
813 \\r
814static void PicoWriteS68k16_dec_m1b##bank(u32 a, u32 d) \\r
815{ \\r
816 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
817 \\r
818 d &= 0x0f0f; /* underwrite */ \\r
819 if (!(*pd & 0xf0)) *pd |= d >> 4; \\r
820 if (!(*pd & 0x0f)) *pd |= d; \\r
821} \\r
822 \\r
823static void PicoWriteS68k16_dec_m2b##bank(u32 a, u32 d) \\r
824{ \\r
825 u8 *pd = &Pico_mcd->word_ram1M[bank][((a >> 1) ^ 1) & 0x1ffff]; \\r
826 \\r
827 d &= 0x0f0f; /* overwrite */ \\r
828 d |= d >> 4; \\r
829 \\r
830 if (!(d & 0xf0)) d |= *pd & 0xf0; \\r
831 if (!(d & 0x0f)) d |= *pd & 0x0f; \\r
832 *pd = d; \\r
833}\r
0a051f55 834\r
0ace9b9a 835mk_decode_w16(0)\r
836mk_decode_w16(1)\r
0a051f55 837\r
0ace9b9a 838#endif\r
0a051f55 839\r
af37bca8 840// backup RAM (fe0000 - feffff)\r
841static u32 PicoReadS68k8_bram(u32 a)\r
842{\r
843 return Pico_mcd->bram[(a>>1)&0x1fff];\r
844}\r
cc68a136 845\r
af37bca8 846static u32 PicoReadS68k16_bram(u32 a)\r
cc68a136 847{\r
af37bca8 848 u32 d;\r
849 elprintf(EL_ANOMALY, "FIXME: s68k_bram r16: [%06x] @%06x", a, SekPcS68k);\r
850 a = (a >> 1) & 0x1fff;\r
851 d = Pico_mcd->bram[a++];\r
852 d|= Pico_mcd->bram[a++] << 8; // probably wrong, TODO: verify\r
853 return d;\r
854}\r
cc68a136 855\r
af37bca8 856static void PicoWriteS68k8_bram(u32 a, u32 d)\r
857{\r
858 Pico_mcd->bram[(a >> 1) & 0x1fff] = d;\r
859 SRam.changed = 1;\r
860}\r
cc68a136 861\r
af37bca8 862static void PicoWriteS68k16_bram(u32 a, u32 d)\r
863{\r
864 elprintf(EL_ANOMALY, "s68k_bram w16: [%06x] %04x @%06x", a, d, SekPcS68k);\r
865 a = (a >> 1) & 0x1fff;\r
866 Pico_mcd->bram[a++] = d;\r
867 Pico_mcd->bram[a++] = d >> 8; // TODO: verify..\r
868 SRam.changed = 1;\r
869}\r
b5e5172d 870\r
0ace9b9a 871#ifndef _ASM_CD_MEMORY_C\r
872\r
af37bca8 873// PCM and registers (ff0000 - ffffff)\r
874static u32 PicoReadS68k8_pr(u32 a)\r
875{\r
876 u32 d = 0;\r
cc68a136 877\r
878 // regs\r
af37bca8 879 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 880 a &= 0x1ff;\r
af37bca8 881 if (a >= 0x0e && a < 0x30) {\r
882 d = Pico_mcd->s68k_regs[a];\r
30e8aac4 883 s68k_poll_detect(a & ~1, d);\r
ba6e8bfd 884 goto regs_done;\r
d0d47c5b 885 }\r
a93a80de 886 d = s68k_reg_read16(a & ~1);\r
af37bca8 887 if (!(a & 1))\r
888 d >>= 8;\r
ba6e8bfd 889\r
890regs_done:\r
891 d &= 0xff;\r
cc5ffc3c 892 elprintf(EL_CDREGS, "s68k_regs r8: [%02x] %02x @%06x",\r
ba6e8bfd 893 a, d, SekPcS68k);\r
894 return d;\r
d0d47c5b 895 }\r
896\r
4f265db7 897 // PCM\r
0ace9b9a 898 // XXX: verify: probably odd addrs only?\r
af37bca8 899 if ((a & 0x8000) == 0x0000) {\r
4f265db7 900 a &= 0x7fff;\r
901 if (a >= 0x2000)\r
af37bca8 902 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
33be04ca 903 else if (a >= 0x20)\r
904 d = pcd_pcm_read(a >> 1);\r
905\r
906 return d;\r
ab0607f7 907 }\r
908\r
af37bca8 909 return s68k_unmapped_read8(a);\r
cc68a136 910}\r
911\r
af37bca8 912static u32 PicoReadS68k16_pr(u32 a)\r
cc68a136 913{\r
af37bca8 914 u32 d = 0;\r
cc68a136 915\r
916 // regs\r
af37bca8 917 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 918 a &= 0x1fe;\r
a93a80de 919 d = s68k_reg_read16(a);\r
ba6e8bfd 920\r
cc5ffc3c 921 elprintf(EL_CDREGS, "s68k_regs r16: [%02x] %04x @%06x",\r
ba6e8bfd 922 a, d, SekPcS68k);\r
af37bca8 923 return d;\r
cc68a136 924 }\r
925\r
af37bca8 926 // PCM\r
927 if ((a & 0x8000) == 0x0000) {\r
af37bca8 928 a &= 0x7fff;\r
929 if (a >= 0x2000)\r
33be04ca 930 d = Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a >> 1) & 0xfff];\r
931 else if (a >= 0x20)\r
932 d = pcd_pcm_read(a >> 1);\r
933\r
af37bca8 934 return d;\r
d0d47c5b 935 }\r
936\r
af37bca8 937 return s68k_unmapped_read16(a);\r
938}\r
939\r
940static void PicoWriteS68k8_pr(u32 a, u32 d)\r
941{\r
942 // regs\r
943 if ((a & 0xfe00) == 0x8000) {\r
944 a &= 0x1ff;\r
cc5ffc3c 945 elprintf(EL_CDREGS, "s68k_regs w8: [%02x] %02x @%06x", a, d, SekPcS68k);\r
a93a80de 946 if (0x59 <= a && a < 0x68) // word regs\r
947 s68k_reg_write16(a & ~1, (d << 8) | d);\r
948 else\r
949 s68k_reg_write8(a, d);\r
d0d47c5b 950 return;\r
951 }\r
952\r
4f265db7 953 // PCM\r
af37bca8 954 if ((a & 0x8000) == 0x0000) {\r
4f265db7 955 a &= 0x7fff;\r
956 if (a >= 0x2000)\r
957 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
958 else if (a < 0x12)\r
33be04ca 959 pcd_pcm_write(a>>1, d);\r
ab0607f7 960 return;\r
961 }\r
962\r
af37bca8 963 s68k_unmapped_write8(a, d);\r
cc68a136 964}\r
ab0607f7 965\r
af37bca8 966static void PicoWriteS68k16_pr(u32 a, u32 d)\r
cc68a136 967{\r
cc68a136 968 // regs\r
af37bca8 969 if ((a & 0xfe00) == 0x8000) {\r
cb4a513a 970 a &= 0x1fe;\r
cc5ffc3c 971 elprintf(EL_CDREGS, "s68k_regs w16: [%02x] %04x @%06x", a, d, SekPcS68k);\r
a93a80de 972 s68k_reg_write16(a, d);\r
d0d47c5b 973 return;\r
974 }\r
975\r
4f265db7 976 // PCM\r
af37bca8 977 if ((a & 0x8000) == 0x0000) {\r
4f265db7 978 a &= 0x7fff;\r
af37bca8 979 if (a >= 0x2000)\r
980 Pico_mcd->pcm_ram_b[Pico_mcd->pcm.bank][(a>>1)&0xfff] = d;\r
981 else if (a < 0x12)\r
33be04ca 982 pcd_pcm_write(a>>1, d & 0xff);\r
ab0607f7 983 return;\r
984 }\r
985\r
af37bca8 986 s68k_unmapped_write16(a, d);\r
cc68a136 987}\r
cc68a136 988\r
0ace9b9a 989#endif\r
990\r
991static const void *m68k_cell_read8[] = { PicoReadM68k8_cell0, PicoReadM68k8_cell1 };\r
992static const void *m68k_cell_read16[] = { PicoReadM68k16_cell0, PicoReadM68k16_cell1 };\r
993static const void *m68k_cell_write8[] = { PicoWriteM68k8_cell0, PicoWriteM68k8_cell1 };\r
994static const void *m68k_cell_write16[] = { PicoWriteM68k16_cell0, PicoWriteM68k16_cell1 };\r
995\r
996static const void *s68k_dec_read8[] = { PicoReadS68k8_dec0, PicoReadS68k8_dec1 };\r
997static const void *s68k_dec_read16[] = { PicoReadS68k16_dec0, PicoReadS68k16_dec1 };\r
998\r
999static const void *s68k_dec_write8[2][4] = {\r
1000 { PicoWriteS68k8_dec_m0b0, PicoWriteS68k8_dec_m1b0, PicoWriteS68k8_dec_m2b0, PicoWriteS68k8_dec_m2b0 },\r
1001 { PicoWriteS68k8_dec_m0b1, PicoWriteS68k8_dec_m1b1, PicoWriteS68k8_dec_m2b1, PicoWriteS68k8_dec_m2b1 },\r
1002};\r
1003\r
1004static const void *s68k_dec_write16[2][4] = {\r
1005 { PicoWriteS68k16_dec_m0b0, PicoWriteS68k16_dec_m1b0, PicoWriteS68k16_dec_m2b0, PicoWriteS68k16_dec_m2b0 },\r
1006 { PicoWriteS68k16_dec_m0b1, PicoWriteS68k16_dec_m1b1, PicoWriteS68k16_dec_m2b1, PicoWriteS68k16_dec_m2b1 },\r
1007};\r
1008\r
cc68a136 1009// -----------------------------------------------------------------\r
1010\r
4fb43555 1011static void remap_prg_window(u32 r1, u32 r3)\r
3aa1e148 1012{\r
af37bca8 1013 // PRG RAM\r
4fb43555 1014 if (r1 & 2) {\r
1015 void *bank = Pico_mcd->prg_ram_b[(r3 >> 6) & 3];\r
af37bca8 1016 cpu68k_map_all_ram(0x020000, 0x03ffff, bank, 0);\r
1017 }\r
1018 else {\r
1019 m68k_map_unmap(0x020000, 0x03ffff);\r
1020 }\r
0ace9b9a 1021}\r
1022\r
4fb43555 1023static void remap_word_ram(u32 r3)\r
0ace9b9a 1024{\r
1025 void *bank;\r
af37bca8 1026\r
1027 // WORD RAM\r
1028 if (!(r3 & 4)) {\r
1029 // 2M mode. XXX: allowing access in all cases for simplicity\r
1030 bank = Pico_mcd->word_ram2M;\r
1031 cpu68k_map_all_ram(0x200000, 0x23ffff, bank, 0);\r
1032 cpu68k_map_all_ram(0x080000, 0x0bffff, bank, 1);\r
1033 // TODO: handle 0x0c0000\r
1034 }\r
1035 else {\r
0ace9b9a 1036 int b0 = r3 & 1;\r
1037 int m = (r3 & 0x18) >> 3;\r
1038 bank = Pico_mcd->word_ram1M[b0];\r
af37bca8 1039 cpu68k_map_all_ram(0x200000, 0x21ffff, bank, 0);\r
0ace9b9a 1040 bank = Pico_mcd->word_ram1M[b0 ^ 1];\r
af37bca8 1041 cpu68k_map_all_ram(0x0c0000, 0x0effff, bank, 1);\r
1042 // "cell arrange" on m68k\r
0ace9b9a 1043 cpu68k_map_set(m68k_read8_map, 0x220000, 0x23ffff, m68k_cell_read8[b0], 1);\r
1044 cpu68k_map_set(m68k_read16_map, 0x220000, 0x23ffff, m68k_cell_read16[b0], 1);\r
1045 cpu68k_map_set(m68k_write8_map, 0x220000, 0x23ffff, m68k_cell_write8[b0], 1);\r
1046 cpu68k_map_set(m68k_write16_map, 0x220000, 0x23ffff, m68k_cell_write16[b0], 1);\r
af37bca8 1047 // "decode format" on s68k\r
0ace9b9a 1048 cpu68k_map_set(s68k_read8_map, 0x080000, 0x0bffff, s68k_dec_read8[b0 ^ 1], 1);\r
1049 cpu68k_map_set(s68k_read16_map, 0x080000, 0x0bffff, s68k_dec_read16[b0 ^ 1], 1);\r
1050 cpu68k_map_set(s68k_write8_map, 0x080000, 0x0bffff, s68k_dec_write8[b0 ^ 1][m], 1);\r
1051 cpu68k_map_set(s68k_write16_map, 0x080000, 0x0bffff, s68k_dec_write16[b0 ^ 1][m], 1);\r
af37bca8 1052 }\r
1053\r
3aa1e148 1054#ifdef EMU_F68K\r
1055 // update fetchmap..\r
1056 int i;\r
1057 if (!(r3 & 4))\r
1058 {\r
1059 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x240000; i++)\r
be26eb23 1060 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x200000;\r
3aa1e148 1061 }\r
1062 else\r
1063 {\r
1064 for (i = M68K_FETCHBANK1*2/16; (i<<(24-FAMEC_FETCHBITS)) < 0x220000; i++)\r
be26eb23 1065 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[r3 & 1] - 0x200000;\r
3aa1e148 1066 for (i = M68K_FETCHBANK1*0x0c/0x100; (i<<(24-FAMEC_FETCHBITS)) < 0x0e0000; i++)\r
be26eb23 1067 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram1M[(r3&1)^1] - 0x0c0000;\r
3aa1e148 1068 }\r
1069#endif\r
1070}\r
b837b69b 1071\r
ae214f1c 1072void pcd_state_loaded_mem(void)\r
0ace9b9a 1073{\r
4fb43555 1074 u32 r3 = Pico_mcd->s68k_regs[3];\r
0ace9b9a 1075\r
1076 /* after load events */\r
1077 if (r3 & 4) // 1M mode?\r
1078 wram_2M_to_1M(Pico_mcd->word_ram2M);\r
1079 remap_word_ram(r3);\r
4fb43555 1080 remap_prg_window(Pico_mcd->m.busreq, r3);\r
ba6e8bfd 1081 Pico_mcd->m.dmna_ret_2m &= 3;\r
0ace9b9a 1082\r
1083 // restore hint vector\r
1084 *(unsigned short *)(Pico_mcd->bios + 0x72) = Pico_mcd->m.hint_vector;\r
1085}\r
1086\r
9037e45d 1087#ifdef EMU_M68K\r
1088static void m68k_mem_setup_cd(void);\r
1089#endif\r
1090\r
eff55556 1091PICO_INTERNAL void PicoMemSetupCD(void)\r
b837b69b 1092{\r
af37bca8 1093 // setup default main68k map\r
1094 PicoMemSetup();\r
1095\r
af37bca8 1096 // main68k map (BIOS mapped by PicoMemSetup()):\r
1097 // RAM cart\r
1098 if (PicoOpt & POPT_EN_MCD_RAMCART) {\r
1099 cpu68k_map_set(m68k_read8_map, 0x400000, 0x7fffff, PicoReadM68k8_ramc, 1);\r
1100 cpu68k_map_set(m68k_read16_map, 0x400000, 0x7fffff, PicoReadM68k16_ramc, 1);\r
1101 cpu68k_map_set(m68k_write8_map, 0x400000, 0x7fffff, PicoWriteM68k8_ramc, 1);\r
1102 cpu68k_map_set(m68k_write16_map, 0x400000, 0x7fffff, PicoWriteM68k16_ramc, 1);\r
1103 }\r
1104\r
1105 // registers/IO:\r
fa8fb754 1106 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_mcd_io, 1);\r
1107 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_mcd_io, 1);\r
1108 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_mcd_io, 1);\r
1109 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_mcd_io, 1);\r
af37bca8 1110\r
1111 // sub68k map\r
1112 cpu68k_map_set(s68k_read8_map, 0x000000, 0xffffff, s68k_unmapped_read8, 1);\r
1113 cpu68k_map_set(s68k_read16_map, 0x000000, 0xffffff, s68k_unmapped_read16, 1);\r
1114 cpu68k_map_set(s68k_write8_map, 0x000000, 0xffffff, s68k_unmapped_write8, 1);\r
1115 cpu68k_map_set(s68k_write16_map, 0x000000, 0xffffff, s68k_unmapped_write16, 1);\r
1116\r
1117 // PRG RAM\r
1118 cpu68k_map_set(s68k_read8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1119 cpu68k_map_set(s68k_read16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1120 cpu68k_map_set(s68k_write8_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
1121 cpu68k_map_set(s68k_write16_map, 0x000000, 0x07ffff, Pico_mcd->prg_ram, 0);\r
59991f11 1122 cpu68k_map_set(s68k_write8_map, 0x000000, 0x01ffff, PicoWriteS68k8_prgwp, 1);\r
1123 cpu68k_map_set(s68k_write16_map, 0x000000, 0x01ffff, PicoWriteS68k16_prgwp, 1);\r
af37bca8 1124\r
1125 // BRAM\r
1126 cpu68k_map_set(s68k_read8_map, 0xfe0000, 0xfeffff, PicoReadS68k8_bram, 1);\r
1127 cpu68k_map_set(s68k_read16_map, 0xfe0000, 0xfeffff, PicoReadS68k16_bram, 1);\r
1128 cpu68k_map_set(s68k_write8_map, 0xfe0000, 0xfeffff, PicoWriteS68k8_bram, 1);\r
1129 cpu68k_map_set(s68k_write16_map, 0xfe0000, 0xfeffff, PicoWriteS68k16_bram, 1);\r
1130\r
1131 // PCM, regs\r
1132 cpu68k_map_set(s68k_read8_map, 0xff0000, 0xffffff, PicoReadS68k8_pr, 1);\r
1133 cpu68k_map_set(s68k_read16_map, 0xff0000, 0xffffff, PicoReadS68k16_pr, 1);\r
1134 cpu68k_map_set(s68k_write8_map, 0xff0000, 0xffffff, PicoWriteS68k8_pr, 1);\r
1135 cpu68k_map_set(s68k_write16_map, 0xff0000, 0xffffff, PicoWriteS68k16_pr, 1);\r
f53f286a 1136\r
0ace9b9a 1137 // RAMs\r
1138 remap_word_ram(1);\r
1139\r
b837b69b 1140#ifdef EMU_C68K\r
b837b69b 1141 // s68k\r
5e89f0f5 1142 PicoCpuCS68k.read8 = (void *)s68k_read8_map;\r
1143 PicoCpuCS68k.read16 = (void *)s68k_read16_map;\r
1144 PicoCpuCS68k.read32 = (void *)s68k_read16_map;\r
1145 PicoCpuCS68k.write8 = (void *)s68k_write8_map;\r
1146 PicoCpuCS68k.write16 = (void *)s68k_write16_map;\r
1147 PicoCpuCS68k.write32 = (void *)s68k_write16_map;\r
1148 PicoCpuCS68k.checkpc = NULL; /* unused */\r
1149 PicoCpuCS68k.fetch8 = NULL;\r
1150 PicoCpuCS68k.fetch16 = NULL;\r
1151 PicoCpuCS68k.fetch32 = NULL;\r
b837b69b 1152#endif\r
3aa1e148 1153#ifdef EMU_F68K\r
3aa1e148 1154 // s68k\r
af37bca8 1155 PicoCpuFS68k.read_byte = s68k_read8;\r
1156 PicoCpuFS68k.read_word = s68k_read16;\r
1157 PicoCpuFS68k.read_long = s68k_read32;\r
1158 PicoCpuFS68k.write_byte = s68k_write8;\r
1159 PicoCpuFS68k.write_word = s68k_write16;\r
1160 PicoCpuFS68k.write_long = s68k_write32;\r
3aa1e148 1161\r
1162 // setup FAME fetchmap\r
1163 {\r
1164 int i;\r
1165 // M68k\r
1166 // by default, point everything to fitst 64k of ROM (BIOS)\r
1167 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1168 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1169 // now real ROM (BIOS)\r
1170 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 1171 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
3aa1e148 1172 // .. and RAM\r
1173 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
be26eb23 1174 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1175 // S68k\r
1176 // PRG RAM is default\r
1177 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 1178 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 1179 // real PRG RAM\r
1180 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0x80000; i++)\r
be26eb23 1181 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->prg_ram;\r
3aa1e148 1182 // WORD RAM 2M area\r
1183 for (i = M68K_FETCHBANK1*0x08/0x100; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < 0xc0000; i++)\r
be26eb23 1184 PicoCpuFS68k.Fetch[i] = (unsigned long)Pico_mcd->word_ram2M - 0x80000;\r
0ace9b9a 1185 // remap_word_ram() will setup word ram for both\r
3aa1e148 1186 }\r
1187#endif\r
9037e45d 1188#ifdef EMU_M68K\r
1189 m68k_mem_setup_cd();\r
1190#endif\r
b837b69b 1191}\r
1192\r
1193\r
cc68a136 1194#ifdef EMU_M68K\r
af37bca8 1195u32 m68k_read8(u32 a);\r
1196u32 m68k_read16(u32 a);\r
1197u32 m68k_read32(u32 a);\r
1198void m68k_write8(u32 a, u8 d);\r
1199void m68k_write16(u32 a, u16 d);\r
1200void m68k_write32(u32 a, u32 d);\r
1201\r
9037e45d 1202static unsigned int PicoReadCD8w (unsigned int a) {\r
af37bca8 1203 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read8(a) : m68k_read8(a);\r
cc68a136 1204}\r
9037e45d 1205static unsigned int PicoReadCD16w(unsigned int a) {\r
af37bca8 1206 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read16(a) : m68k_read16(a);\r
cc68a136 1207}\r
9037e45d 1208static unsigned int PicoReadCD32w(unsigned int a) {\r
af37bca8 1209 return m68ki_cpu_p == &PicoCpuMS68k ? s68k_read32(a) : m68k_read32(a);\r
cc68a136 1210}\r
9037e45d 1211static void PicoWriteCD8w (unsigned int a, unsigned char d) {\r
af37bca8 1212 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write8(a, d); else m68k_write8(a, d);\r
cc68a136 1213}\r
9037e45d 1214static void PicoWriteCD16w(unsigned int a, unsigned short d) {\r
af37bca8 1215 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write16(a, d); else m68k_write16(a, d);\r
cc68a136 1216}\r
9037e45d 1217static void PicoWriteCD32w(unsigned int a, unsigned int d) {\r
af37bca8 1218 if (m68ki_cpu_p == &PicoCpuMS68k) s68k_write32(a, d); else m68k_write32(a, d);\r
cc68a136 1219}\r
1220\r
9037e45d 1221extern unsigned int (*pm68k_read_memory_8) (unsigned int address);\r
1222extern unsigned int (*pm68k_read_memory_16)(unsigned int address);\r
1223extern unsigned int (*pm68k_read_memory_32)(unsigned int address);\r
1224extern void (*pm68k_write_memory_8) (unsigned int address, unsigned char value);\r
1225extern void (*pm68k_write_memory_16)(unsigned int address, unsigned short value);\r
1226extern void (*pm68k_write_memory_32)(unsigned int address, unsigned int value);\r
9037e45d 1227\r
1228static void m68k_mem_setup_cd(void)\r
1229{\r
1230 pm68k_read_memory_8 = PicoReadCD8w;\r
1231 pm68k_read_memory_16 = PicoReadCD16w;\r
1232 pm68k_read_memory_32 = PicoReadCD32w;\r
1233 pm68k_write_memory_8 = PicoWriteCD8w;\r
1234 pm68k_write_memory_16 = PicoWriteCD16w;\r
1235 pm68k_write_memory_32 = PicoWriteCD32w;\r
9037e45d 1236}\r
cc68a136 1237#endif // EMU_M68K\r
1238\r
ae214f1c 1239// vim:shiftwidth=2:ts=2:expandtab\r