protection and more mapper support for new mem code
[picodrive.git] / pico / memory.c
CommitLineData
cc68a136 1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
af37bca8 4// (c) Copyright 2006-2009 notaz, All rights reserved.\r
cc68a136 5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
efcba75f 10#include "pico_int.h"\r
af37bca8 11#include "memory.h"\r
cc68a136 12\r
cc68a136 13#include "sound/ym2612.h"\r
14#include "sound/sn76496.h"\r
15\r
c8d1e9b6 16extern unsigned int lastSSRamWrite; // used by serial eeprom code\r
cc68a136 17\r
af37bca8 18unsigned long m68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
19unsigned long m68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
20unsigned long m68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
21unsigned long m68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
22\r
23static void xmap_set(unsigned long *map, int shift, int start_addr, int end_addr,\r
24 void *func_or_mh, int is_func)\r
25{\r
26 unsigned long addr = (unsigned long)func_or_mh;\r
27 int mask = (1 << shift) - 1;\r
28 int i;\r
29\r
30 if ((start_addr & mask) != 0 || (end_addr & mask) != mask) {\r
31 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: tried to map bad range: %06x-%06x",\r
32 start_addr, end_addr);\r
33 return;\r
34 }\r
35\r
36 if (addr & 1) {\r
37 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: ptr is not aligned: %08lx", addr);\r
38 return;\r
39 }\r
40\r
41 if (!is_func)\r
42 addr -= start_addr;\r
43\r
44 for (i = start_addr >> shift; i <= end_addr >> shift; i++) {\r
45 map[i] = addr >> 1;\r
46 if (is_func)\r
47 map[i] |= 1 << (sizeof(addr) * 8 - 1);\r
48 }\r
49}\r
50\r
51void z80_map_set(unsigned long *map, int start_addr, int end_addr,\r
52 void *func_or_mh, int is_func)\r
53{\r
54 xmap_set(map, Z80_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
55}\r
56\r
57void cpu68k_map_set(unsigned long *map, int start_addr, int end_addr,\r
58 void *func_or_mh, int is_func)\r
59{\r
60 xmap_set(map, M68K_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
61}\r
62\r
63// more specialized/optimized function (does same as above)\r
64void cpu68k_map_all_ram(int start_addr, int end_addr, void *ptr, int is_sub)\r
65{\r
66 unsigned long *r8map, *r16map, *w8map, *w16map;\r
67 unsigned long addr = (unsigned long)ptr;\r
68 int shift = M68K_MEM_SHIFT;\r
69 int i;\r
70\r
71 if (!is_sub) {\r
72 r8map = m68k_read8_map;\r
73 r16map = m68k_read16_map;\r
74 w8map = m68k_write8_map;\r
75 w16map = m68k_write16_map;\r
76 } else {\r
77 r8map = s68k_read8_map;\r
78 r16map = s68k_read16_map;\r
79 w8map = s68k_write8_map;\r
80 w16map = s68k_write16_map;\r
81 }\r
82\r
83 addr -= start_addr;\r
84 addr >>= 1;\r
85 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
86 r8map[i] = r16map[i] = w8map[i] = w16map[i] = addr;\r
87}\r
88\r
89static u32 m68k_unmapped_read8(u32 a)\r
90{\r
91 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
92 return 0; // assume pulldown, as if MegaCD2 was attached\r
93}\r
94\r
95static u32 m68k_unmapped_read16(u32 a)\r
96{\r
97 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);\r
98 return 0;\r
99}\r
100\r
101static void m68k_unmapped_write8(u32 a, u32 d)\r
102{\r
103 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
104}\r
105\r
106static void m68k_unmapped_write16(u32 a, u32 d)\r
107{\r
108 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
109}\r
110\r
111void m68k_map_unmap(int start_addr, int end_addr)\r
112{\r
113 unsigned long addr;\r
114 int shift = M68K_MEM_SHIFT;\r
115 int i;\r
116\r
117 addr = (unsigned long)m68k_unmapped_read8;\r
118 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
119 m68k_read8_map[i] = (addr >> 1) | (1 << 31);\r
120\r
121 addr = (unsigned long)m68k_unmapped_read16;\r
122 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
123 m68k_read16_map[i] = (addr >> 1) | (1 << 31);\r
124\r
125 addr = (unsigned long)m68k_unmapped_write8;\r
126 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
127 m68k_write8_map[i] = (addr >> 1) | (1 << 31);\r
128\r
129 addr = (unsigned long)m68k_unmapped_write16;\r
130 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
131 m68k_write16_map[i] = (addr >> 1) | (1 << 31);\r
132}\r
133\r
134MAKE_68K_READ8(m68k_read8, m68k_read8_map)\r
135MAKE_68K_READ16(m68k_read16, m68k_read16_map)\r
136MAKE_68K_READ32(m68k_read32, m68k_read16_map)\r
137MAKE_68K_WRITE8(m68k_write8, m68k_write8_map)\r
138MAKE_68K_WRITE16(m68k_write16, m68k_write16_map)\r
139MAKE_68K_WRITE32(m68k_write32, m68k_write16_map)\r
140\r
141// -----------------------------------------------------------------\r
142\r
143static u32 ym2612_read_local_68k(void);\r
144static int ym2612_write_local(u32 a, u32 d, int is_from_z80);\r
145static void z80_mem_setup(void);\r
cc68a136 146\r
147\r
03e4f2a3 148#ifdef EMU_CORE_DEBUG\r
cc68a136 149u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
150int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
151extern unsigned int ppop;\r
152#endif\r
153\r
4f65685b 154#ifdef IO_STATS\r
155void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 156#elif defined(_MSC_VER)\r
157#define log_io\r
4f65685b 158#else\r
159#define log_io(...)\r
160#endif\r
161\r
70357ce5 162#if defined(EMU_C68K)\r
cc68a136 163static __inline int PicoMemBase(u32 pc)\r
164{\r
165 int membase=0;\r
166\r
167 if (pc<Pico.romsize+4)\r
168 {\r
169 membase=(int)Pico.rom; // Program Counter in Rom\r
170 }\r
171 else if ((pc&0xe00000)==0xe00000)\r
172 {\r
173 membase=(int)Pico.ram-(pc&0xff0000); // Program Counter in Ram\r
174 }\r
175 else\r
176 {\r
177 // Error - Program Counter is invalid\r
178 membase=(int)Pico.rom;\r
179 }\r
180\r
181 return membase;\r
182}\r
183#endif\r
184\r
185\r
406c96c5 186PICO_INTERNAL u32 PicoCheckPc(u32 pc)\r
cc68a136 187{\r
188 u32 ret=0;\r
189#if defined(EMU_C68K)\r
3aa1e148 190 pc-=PicoCpuCM68k.membase; // Get real pc\r
0af33fe0 191// pc&=0xfffffe;\r
192 pc&=~1;\r
193 if ((pc<<8) == 0)\r
69996cb7 194 {\r
f8af9634 195 elprintf(EL_STATUS|EL_ANOMALY, "%i:%03i: game crash detected @ %06x\n",\r
196 Pico.m.frame_count, Pico.m.scanline, SekPc);\r
197 return (int)Pico.rom + Pico.romsize; // common crash condition, may happen with bad ROMs\r
69996cb7 198 }\r
cc68a136 199\r
3aa1e148 200 PicoCpuCM68k.membase=PicoMemBase(pc&0x00ffffff);\r
201 PicoCpuCM68k.membase-=pc&0xff000000;\r
cc68a136 202\r
3aa1e148 203 ret = PicoCpuCM68k.membase+pc;\r
cc68a136 204#endif\r
205 return ret;\r
206}\r
207\r
208\r
2aa27095 209PICO_INTERNAL void PicoInitPc(u32 pc)\r
cc68a136 210{\r
211 PicoCheckPc(pc);\r
cc68a136 212}\r
213\r
cc68a136 214// -----------------------------------------------------------------\r
af37bca8 215// memmap helpers\r
cc68a136 216\r
af37bca8 217static int PadRead(int i)\r
e5503e2f 218{\r
219 int pad,value,data_reg;\r
5f9a0d16 220 pad=~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
e5503e2f 221 data_reg=Pico.ioports[i+1];\r
222\r
223 // orr the bits, which are set as output\r
224 value = data_reg&(Pico.ioports[i+4]|0x80);\r
225\r
602133e1 226 if (PicoOpt & POPT_6BTN_PAD)\r
227 {\r
e5503e2f 228 int phase = Pico.m.padTHPhase[i];\r
229\r
230 if(phase == 2 && !(data_reg&0x40)) { // TH\r
231 value|=(pad&0xc0)>>2; // ?0SA 0000\r
232 return value;\r
233 } else if(phase == 3) {\r
234 if(data_reg&0x40)\r
235 value|=(pad&0x30)|((pad>>8)&0xf); // ?1CB MXYZ\r
236 else\r
237 value|=((pad&0xc0)>>2)|0x0f; // ?0SA 1111\r
238 return value;\r
239 }\r
240 }\r
241\r
242 if(data_reg&0x40) // TH\r
243 value|=(pad&0x3f); // ?1CB RLDU\r
244 else value|=((pad&0xc0)>>2)|(pad&3); // ?0SA 00DU\r
245\r
246 return value; // will mirror later\r
247}\r
248\r
af37bca8 249static u32 io_ports_read(u32 a)\r
cc68a136 250{\r
af37bca8 251 u32 d;\r
252 a = (a>>1) & 0xf;\r
253 switch (a) {\r
254 case 0: d = Pico.m.hardware; break; // Hardware value (Version register)\r
255 case 1: d = PadRead(0); break;\r
256 case 2: d = PadRead(1); break;\r
257 default: d = Pico.ioports[a]; break; // IO ports can be used as RAM\r
7969166e 258 }\r
af37bca8 259 return d;\r
cc68a136 260}\r
cc68a136 261\r
af37bca8 262static void io_ports_write(u32 a, u32 d)\r
9dc09829 263{\r
af37bca8 264 a = (a>>1) & 0xf;\r
265\r
266 // 6 button gamepad: if TH went from 0 to 1, gamepad changes state\r
267 if (1 <= a && a <= 2 && (PicoOpt & POPT_6BTN_PAD))\r
268 {\r
269 Pico.m.padDelay[a - 1] = 0;\r
270 if (!(Pico.ioports[a] & 0x40) && (d & 0x40))\r
271 Pico.m.padTHPhase[a - 1]++;\r
9dc09829 272 }\r
af37bca8 273\r
274 // cartain IO ports can be used as RAM\r
275 Pico.ioports[a] = d;\r
9dc09829 276}\r
277\r
af37bca8 278static void ctl_write_z80busreq(u32 d)\r
7969166e 279{\r
af37bca8 280 d&=1; d^=1;\r
281 elprintf(EL_BUSREQ, "set_zrun: %i->%i [%i] @%06x", Pico.m.z80Run, d, SekCyclesDone(), SekPc);\r
282 if (d ^ Pico.m.z80Run)\r
283 {\r
284 if (d)\r
285 {\r
286 z80_cycle_cnt = cycles_68k_to_z80(SekCyclesDone());\r
287 }\r
288 else\r
289 {\r
290 z80stopCycle = SekCyclesDone();\r
291 if ((PicoOpt&POPT_EN_Z80) && !Pico.m.z80_reset)\r
292 PicoSyncZ80(z80stopCycle);\r
293 }\r
294 Pico.m.z80Run = d;\r
7969166e 295 }\r
af37bca8 296}\r
297\r
298static void ctl_write_z80reset(u32 d)\r
299{\r
300 d&=1; d^=1;\r
301 elprintf(EL_BUSREQ, "set_zreset: %i->%i [%i] @%06x", Pico.m.z80_reset, d, SekCyclesDone(), SekPc);\r
302 if (d ^ Pico.m.z80_reset)\r
303 {\r
304 if (d)\r
305 {\r
306 if ((PicoOpt&POPT_EN_Z80) && Pico.m.z80Run)\r
307 PicoSyncZ80(SekCyclesDone());\r
308 YM2612ResetChip();\r
309 timers_reset();\r
7969166e 310 }\r
af37bca8 311 else\r
312 {\r
313 z80_cycle_cnt = cycles_68k_to_z80(SekCyclesDone());\r
314 z80_reset();\r
7969166e 315 }\r
af37bca8 316 Pico.m.z80_reset = d;\r
7969166e 317 }\r
318}\r
cc68a136 319\r
af37bca8 320// -----------------------------------------------------------------\r
fa1e5e29 321\r
af37bca8 322// cart (save) RAM area (usually 0x200000 - ...)\r
323static u32 PicoRead8_sram(u32 a)\r
324{\r
af37bca8 325 u32 d;\r
45f2f245 326 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 327 {\r
45f2f245 328 if (SRam.flags & SRF_EEPROM) {\r
af37bca8 329 d = EEPROM_read();\r
45f2f245 330 if (!(a & 1))\r
331 d >>= 8;\r
332 } else\r
af37bca8 333 d = *(u8 *)(SRam.data - SRam.start + a);\r
45f2f245 334 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
af37bca8 335 return d;\r
336 }\r
cc68a136 337\r
45f2f245 338 // XXX: this is banking unfriendly\r
af37bca8 339 if (a < Pico.romsize)\r
340 return Pico.rom[a ^ 1];\r
341 \r
342 return m68k_unmapped_read8(a);\r
343}\r
cc68a136 344\r
af37bca8 345static u32 PicoRead16_sram(u32 a)\r
cc68a136 346{\r
af37bca8 347 u32 d;\r
45f2f245 348 if (SRam.end >= a && a >= SRam.start && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 349 {\r
45f2f245 350 if (SRam.flags & SRF_EEPROM)\r
af37bca8 351 d = EEPROM_read();\r
45f2f245 352 else {\r
af37bca8 353 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
354 d = pm[0] << 8;\r
355 d |= pm[1];\r
356 }\r
357 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
358 return d;\r
359 }\r
cc68a136 360\r
af37bca8 361 if (a < Pico.romsize)\r
362 return *(u16 *)(Pico.rom + a);\r
cc68a136 363\r
af37bca8 364 return m68k_unmapped_read16(a);\r
365}\r
cc68a136 366\r
af37bca8 367static void PicoWrite8_sram(u32 a, u32 d)\r
368{\r
45f2f245 369 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
370 m68k_unmapped_write8(a, d);\r
371 return;\r
372 }\r
373\r
374 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d & 0xff, SekPc);\r
375 if (SRam.flags & SRF_EEPROM)\r
af37bca8 376 {\r
45f2f245 377 EEPROM_write8(a, d);\r
cc68a136 378 }\r
45f2f245 379 else {\r
380 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
af37bca8 381 if (*pm != (u8)d) {\r
382 SRam.changed = 1;\r
383 *pm = (u8)d;\r
384 }\r
385 }\r
386}\r
cc68a136 387\r
af37bca8 388static void PicoWrite16_sram(u32 a, u32 d)\r
389{\r
45f2f245 390 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
391 m68k_unmapped_write16(a, d);\r
392 return;\r
393 }\r
394\r
395 elprintf(EL_SRAMIO, "sram w16 [%06x] %04x @ %06x", a, d & 0xffff, SekPc);\r
396 if (SRam.flags & SRF_EEPROM)\r
397 {\r
398 EEPROM_write16(d);\r
399 }\r
400 else {\r
401 // XXX: hardware could easily use MSB too..\r
402 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
403 if (*pm != (u8)d) {\r
404 SRam.changed = 1;\r
405 *pm = (u8)d;\r
406 }\r
407 }\r
af37bca8 408}\r
cc68a136 409\r
af37bca8 410// z80 area (0xa00000 - 0xa0ffff)\r
411// TODO: verify mirrors VDP and bank reg (bank area mirroring verified)\r
412static u32 PicoRead8_z80(u32 a)\r
413{\r
414 u32 d = 0xff;\r
415 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
416 elprintf(EL_ANOMALY, "68k z80 read with no bus! [%06x] @ %06x", a, SekPc);\r
417 // open bus. Pulled down if MegaCD2 is attached.\r
418 return 0;\r
419 }\r
c060a9ab 420\r
af37bca8 421 if ((a & 0x4000) == 0x0000)\r
422 d = Pico.zram[a & 0x1fff];\r
423 else if ((a & 0x6000) == 0x4000) // 0x4000-0x5fff\r
424 d = ym2612_read_local_68k(); \r
425 else\r
426 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
427 return d;\r
428}\r
b542be46 429\r
af37bca8 430static u32 PicoRead16_z80(u32 a)\r
431{\r
432 u32 d = PicoRead8_z80(a);\r
433 return d | (d << 8);\r
434}\r
435\r
436static void PicoWrite8_z80(u32 a, u32 d)\r
437{\r
438 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
439 // verified on real hw\r
440 elprintf(EL_ANOMALY, "68k z80 write with no bus or reset! [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
441 return;\r
442 }\r
443\r
444 if ((a & 0x4000) == 0x0000) { // z80 RAM\r
445 SekCyclesBurn(2); // hack\r
446 Pico.zram[a & 0x1fff] = (u8)d;\r
447 return;\r
448 }\r
449 if ((a & 0x6000) == 0x4000) { // FM Sound\r
450 if (PicoOpt & POPT_EN_FM)\r
451 emustatus |= ym2612_write_local(a&3, d&0xff, 0)&1;\r
452 return;\r
453 }\r
454 // TODO: probably other VDP access too? Maybe more mirrors?\r
455 if ((a & 0x7ff9) == 0x7f11) { // PSG Sound\r
456 if (PicoOpt & POPT_EN_PSG)\r
457 SN76496Write(d);\r
458 return;\r
459 }\r
460#if !defined(_ASM_MEMORY_C) || defined(_ASM_MEMORY_C_AMIPS)\r
461 if ((a & 0x7f00) == 0x6000) // Z80 BANK register\r
462 {\r
463 Pico.m.z80_bank68k >>= 1;\r
464 Pico.m.z80_bank68k |= d << 8;\r
465 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
466 elprintf(EL_Z80BNK, "z80 bank=%06x", Pico.m.z80_bank68k << 15);\r
467 return;\r
cc68a136 468 }\r
469#endif\r
af37bca8 470 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
cc68a136 471}\r
472\r
af37bca8 473static void PicoWrite16_z80(u32 a, u32 d)\r
cc68a136 474{\r
af37bca8 475 // for RAM, only most significant byte is sent\r
476 // TODO: verify remaining accesses\r
477 PicoWrite8_z80(a, d >> 8);\r
478}\r
cc68a136 479\r
af37bca8 480// IO/control area (0xa10000 - 0xa1ffff)\r
481u32 PicoRead8_io(u32 a)\r
482{\r
483 u32 d;\r
cc68a136 484\r
af37bca8 485 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
486 d = io_ports_read(a);\r
cc68a136 487 goto end;\r
488 }\r
cc68a136 489\r
af37bca8 490 // faking open bus (MegaCD pulldowns don't work here curiously)\r
491 d = Pico.m.rotate++;\r
492 d ^= d << 6;\r
cc68a136 493\r
af37bca8 494 // bit8 seems to be readable in this range\r
495 if ((a & 0xfc01) == 0x1000)\r
496 d &= ~0x01;\r
cc68a136 497\r
af37bca8 498 if ((a & 0xff01) == 0x1100) { // z80 busreq (verified)\r
499 d |= (Pico.m.z80Run | Pico.m.z80_reset) & 1;\r
500 elprintf(EL_BUSREQ, "get_zrun: %02x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
501 goto end;\r
cc68a136 502 }\r
af37bca8 503\r
504 d = m68k_unmapped_read8(a);\r
505end:\r
cc68a136 506 return d;\r
507}\r
508\r
af37bca8 509u32 PicoRead16_io(u32 a)\r
cc68a136 510{\r
af37bca8 511 u32 d;\r
cc68a136 512\r
af37bca8 513 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
514 d = io_ports_read(a);\r
cc68a136 515 goto end;\r
516 }\r
517\r
af37bca8 518 // faking open bus\r
519 d = (Pico.m.rotate += 0x41);\r
520 d ^= (d << 5) ^ (d << 8);\r
cc68a136 521\r
af37bca8 522 // bit8 seems to be readable in this range\r
523 if ((a & 0xfc00) == 0x1000)\r
524 d &= ~0x0100;\r
cc68a136 525\r
af37bca8 526 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
527 d |= ((Pico.m.z80Run | Pico.m.z80_reset) & 1) << 8;\r
528 elprintf(EL_BUSREQ, "get_zrun: %04x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
529 goto end;\r
cc68a136 530 }\r
af37bca8 531\r
532 d = m68k_unmapped_read16(a);\r
533end:\r
cc68a136 534 return d;\r
535}\r
cc68a136 536\r
af37bca8 537void PicoWrite8_io(u32 a, u32 d)\r
538{\r
539 if ((a & 0xffe1) == 0x0001) { // I/O ports (verified: only LSB!)\r
540 io_ports_write(a, d);\r
541 return;\r
542 }\r
543 if ((a & 0xff01) == 0x1100) { // z80 busreq\r
544 ctl_write_z80busreq(d);\r
545 return;\r
546 }\r
547 if ((a & 0xff01) == 0x1200) { // z80 reset\r
548 ctl_write_z80reset(d);\r
549 return;\r
550 }\r
551 if (a == 0xa130f1) { // sram access register\r
552 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 553 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
554 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 555 return;\r
556 }\r
557 m68k_unmapped_write8(a, d);\r
558}\r
cc68a136 559\r
af37bca8 560void PicoWrite16_io(u32 a, u32 d)\r
cc68a136 561{\r
af37bca8 562 if ((a & 0xffe0) == 0x0000) { // I/O ports (verified: only LSB!)\r
563 io_ports_write(a, d);\r
564 return;\r
565 }\r
566 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
567 ctl_write_z80busreq(d >> 8);\r
568 return;\r
569 }\r
570 if ((a & 0xff00) == 0x1200) { // z80 reset\r
571 ctl_write_z80reset(d >> 8);\r
572 return;\r
573 }\r
574 if (a == 0xa130f0) { // sram access register\r
575 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 576 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
577 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 578 return;\r
579 }\r
580 m68k_unmapped_write16(a, d);\r
581}\r
cc68a136 582\r
af37bca8 583// VDP area (0xc00000 - 0xdfffff)\r
584// TODO: verify if lower byte goes to PSG on word writes\r
585static u32 PicoRead8_vdp(u32 a)\r
586{\r
587 if ((a & 0x00e0) == 0x0000)\r
588 return PicoVideoRead8(a);\r
cc68a136 589\r
af37bca8 590 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
591 return 0;\r
cc68a136 592}\r
593\r
af37bca8 594static u32 PicoRead16_vdp(u32 a)\r
cc68a136 595{\r
af37bca8 596 if ((a & 0x00e0) == 0x0000)\r
597 return PicoVideoRead(a);\r
cc68a136 598\r
af37bca8 599 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
600 return 0;\r
cc68a136 601}\r
602\r
af37bca8 603static void PicoWrite8_vdp(u32 a, u32 d)\r
cc68a136 604{\r
af37bca8 605 if ((a & 0x00f9) == 0x0011) { // PSG Sound\r
606 if (PicoOpt & POPT_EN_PSG)\r
607 SN76496Write(d);\r
cc68a136 608 return;\r
609 }\r
af37bca8 610 if ((a & 0x00e0) == 0x0000) {\r
611 d &= 0xff;\r
612 PicoVideoWrite(a, d | (d << 8));\r
b542be46 613 return;\r
614 }\r
615\r
af37bca8 616 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 617}\r
618\r
af37bca8 619static void PicoWrite16_vdp(u32 a, u32 d)\r
620{\r
621 if ((a & 0x00f9) == 0x0010) { // PSG Sound\r
622 if (PicoOpt & POPT_EN_PSG)\r
623 SN76496Write(d);\r
624 return;\r
625 }\r
626 if ((a & 0x00e0) == 0x0000) {\r
627 PicoVideoWrite(a, d);\r
628 return;\r
629 }\r
630\r
631 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
632}\r
cc68a136 633\r
634// -----------------------------------------------------------------\r
f53f286a 635\r
9037e45d 636#ifdef EMU_M68K\r
637static void m68k_mem_setup(void);\r
638#endif\r
639\r
f8ef8ff7 640PICO_INTERNAL void PicoMemSetup(void)\r
641{\r
af37bca8 642 int mask, rs, a;\r
643\r
644 // setup the memory map\r
645 cpu68k_map_set(m68k_read8_map, 0x000000, 0xffffff, m68k_unmapped_read8, 1);\r
646 cpu68k_map_set(m68k_read16_map, 0x000000, 0xffffff, m68k_unmapped_read16, 1);\r
647 cpu68k_map_set(m68k_write8_map, 0x000000, 0xffffff, m68k_unmapped_write8, 1);\r
648 cpu68k_map_set(m68k_write16_map, 0x000000, 0xffffff, m68k_unmapped_write16, 1);\r
649\r
650 // ROM\r
651 // align to bank size. We know ROM loader allocated enough for this\r
652 mask = (1 << M68K_MEM_SHIFT) - 1;\r
653 rs = (Pico.romsize + mask) & ~mask;\r
654 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico.rom, 0);\r
655 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico.rom, 0);\r
656\r
657 // Common case of on-cart (save) RAM, usually at 0x200000-...\r
45f2f245 658 if ((SRam.flags & SRF_ENABLED) && SRam.data != NULL) {\r
659 rs = SRam.end - SRam.start;\r
af37bca8 660 rs = (rs + mask) & ~mask;\r
661 if (SRam.start + rs >= 0x1000000)\r
662 rs = 0x1000000 - SRam.start;\r
663 cpu68k_map_set(m68k_read8_map, SRam.start, SRam.start + rs - 1, PicoRead8_sram, 1);\r
664 cpu68k_map_set(m68k_read16_map, SRam.start, SRam.start + rs - 1, PicoRead16_sram, 1);\r
665 cpu68k_map_set(m68k_write8_map, SRam.start, SRam.start + rs - 1, PicoWrite8_sram, 1);\r
666 cpu68k_map_set(m68k_write16_map, SRam.start, SRam.start + rs - 1, PicoWrite16_sram, 1);\r
667 }\r
668\r
669 // Z80 region\r
670 cpu68k_map_set(m68k_read8_map, 0xa00000, 0xa0ffff, PicoRead8_z80, 1);\r
671 cpu68k_map_set(m68k_read16_map, 0xa00000, 0xa0ffff, PicoRead16_z80, 1);\r
672 cpu68k_map_set(m68k_write8_map, 0xa00000, 0xa0ffff, PicoWrite8_z80, 1);\r
673 cpu68k_map_set(m68k_write16_map, 0xa00000, 0xa0ffff, PicoWrite16_z80, 1);\r
674\r
675 // IO/control region\r
676 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_io, 1);\r
677 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_io, 1);\r
678 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_io, 1);\r
679 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_io, 1);\r
680\r
681 // VDP region\r
682 for (a = 0xc00000; a < 0xe00000; a += 0x010000) {\r
683 if ((a & 0xe700e0) != 0xc00000)\r
684 continue;\r
685 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoRead8_vdp, 1);\r
686 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoRead16_vdp, 1);\r
687 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoWrite8_vdp, 1);\r
688 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoWrite16_vdp, 1);\r
689 }\r
690\r
691 // RAM and it's mirrors\r
692 for (a = 0xe00000; a < 0x1000000; a += 0x010000) {\r
693 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, Pico.ram, 0);\r
694 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, Pico.ram, 0);\r
695 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, Pico.ram, 0);\r
696 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, Pico.ram, 0);\r
697 }\r
698\r
cc68a136 699 // Setup memory callbacks:\r
70357ce5 700#ifdef EMU_C68K\r
af37bca8 701 PicoCpuCM68k.checkpc = PicoCheckPc;\r
702 PicoCpuCM68k.fetch8 = PicoCpuCM68k.read8 = m68k_read8;\r
703 PicoCpuCM68k.fetch16 = PicoCpuCM68k.read16 = m68k_read16;\r
704 PicoCpuCM68k.fetch32 = PicoCpuCM68k.read32 = m68k_read32;\r
705 PicoCpuCM68k.write8 = m68k_write8;\r
706 PicoCpuCM68k.write16 = m68k_write16;\r
707 PicoCpuCM68k.write32 = m68k_write32;\r
cc68a136 708#endif\r
70357ce5 709#ifdef EMU_F68K\r
af37bca8 710 PicoCpuFM68k.read_byte = m68k_read8;\r
711 PicoCpuFM68k.read_word = m68k_read16;\r
712 PicoCpuFM68k.read_long = m68k_read32;\r
713 PicoCpuFM68k.write_byte = m68k_write8;\r
714 PicoCpuFM68k.write_word = m68k_write16;\r
715 PicoCpuFM68k.write_long = m68k_write32;\r
3aa1e148 716\r
717 // setup FAME fetchmap\r
718 {\r
719 int i;\r
9037e45d 720 // by default, point everything to first 64k of ROM\r
3aa1e148 721 for (i = 0; i < M68K_FETCHBANK1; i++)\r
722 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
723 // now real ROM\r
724 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
725 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom;\r
726 // .. and RAM\r
727 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
728 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
729 }\r
70357ce5 730#endif\r
9037e45d 731#ifdef EMU_M68K\r
732 m68k_mem_setup();\r
733#endif\r
c8d1e9b6 734\r
735 z80_mem_setup();\r
cc68a136 736}\r
737\r
cc68a136 738#ifdef EMU_M68K\r
9037e45d 739unsigned int (*pm68k_read_memory_8) (unsigned int address) = NULL;\r
740unsigned int (*pm68k_read_memory_16)(unsigned int address) = NULL;\r
741unsigned int (*pm68k_read_memory_32)(unsigned int address) = NULL;\r
742void (*pm68k_write_memory_8) (unsigned int address, unsigned char value) = NULL;\r
743void (*pm68k_write_memory_16)(unsigned int address, unsigned short value) = NULL;\r
744void (*pm68k_write_memory_32)(unsigned int address, unsigned int value) = NULL;\r
cc68a136 745\r
9037e45d 746/* it appears that Musashi doesn't always mask the unused bits */\r
747unsigned int m68k_read_memory_8 (unsigned int address) { return pm68k_read_memory_8 (address) & 0xff; }\r
748unsigned int m68k_read_memory_16(unsigned int address) { return pm68k_read_memory_16(address) & 0xffff; }\r
749unsigned int m68k_read_memory_32(unsigned int address) { return pm68k_read_memory_32(address); }\r
750void m68k_write_memory_8 (unsigned int address, unsigned int value) { pm68k_write_memory_8 (address, (u8)value); }\r
751void m68k_write_memory_16(unsigned int address, unsigned int value) { pm68k_write_memory_16(address,(u16)value); }\r
752void m68k_write_memory_32(unsigned int address, unsigned int value) { pm68k_write_memory_32(address, value); }\r
9037e45d 753\r
754static void m68k_mem_setup(void)\r
755{\r
af37bca8 756 pm68k_read_memory_8 = m68k_read8;\r
757 pm68k_read_memory_16 = m68k_read16;\r
758 pm68k_read_memory_32 = m68k_read32;\r
759 pm68k_write_memory_8 = m68k_write8;\r
760 pm68k_write_memory_16 = m68k_write16;\r
761 pm68k_write_memory_32 = m68k_write32;\r
cc68a136 762}\r
cc68a136 763#endif // EMU_M68K\r
764\r
765\r
4b9c5888 766// -----------------------------------------------------------------\r
767\r
4b9c5888 768static int get_scanline(int is_from_z80)\r
769{\r
770 if (is_from_z80) {\r
771 int cycles = z80_cyclesDone();\r
772 while (cycles - z80_scanline_cycles >= 228)\r
773 z80_scanline++, z80_scanline_cycles += 228;\r
774 return z80_scanline;\r
775 }\r
776\r
2aa27095 777 return Pico.m.scanline;\r
4b9c5888 778}\r
779\r
48dc74f2 780/* probably should not be in this file, but it's near related code here */\r
43e6eaad 781void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new)\r
782{\r
783 int xcycles = z80_cycles << 8;\r
784\r
785 /* check for overflows */\r
786 if ((mode_old & 4) && xcycles > timer_a_next_oflow)\r
787 ym2612.OPN.ST.status |= 1;\r
788\r
789 if ((mode_old & 8) && xcycles > timer_b_next_oflow)\r
790 ym2612.OPN.ST.status |= 2;\r
791\r
792 /* update timer a */\r
793 if (mode_old & 1)\r
e53704e6 794 while (xcycles > timer_a_next_oflow)\r
43e6eaad 795 timer_a_next_oflow += timer_a_step;\r
796\r
797 if ((mode_old ^ mode_new) & 1) // turning on/off\r
798 {\r
48dc74f2 799 if (mode_old & 1)\r
e53704e6 800 timer_a_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 801 else\r
48dc74f2 802 timer_a_next_oflow = xcycles + timer_a_step;\r
43e6eaad 803 }\r
804 if (mode_new & 1)\r
805 elprintf(EL_YMTIMER, "timer a upd to %i @ %i", timer_a_next_oflow>>8, z80_cycles);\r
806\r
807 /* update timer b */\r
808 if (mode_old & 2)\r
e53704e6 809 while (xcycles > timer_b_next_oflow)\r
43e6eaad 810 timer_b_next_oflow += timer_b_step;\r
811\r
812 if ((mode_old ^ mode_new) & 2)\r
813 {\r
48dc74f2 814 if (mode_old & 2)\r
e53704e6 815 timer_b_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 816 else\r
48dc74f2 817 timer_b_next_oflow = xcycles + timer_b_step;\r
43e6eaad 818 }\r
819 if (mode_new & 2)\r
820 elprintf(EL_YMTIMER, "timer b upd to %i @ %i", timer_b_next_oflow>>8, z80_cycles);\r
821}\r
822\r
4b9c5888 823// ym2612 DAC and timer I/O handlers for z80\r
af37bca8 824static int ym2612_write_local(u32 a, u32 d, int is_from_z80)\r
4b9c5888 825{\r
826 int addr;\r
827\r
828 a &= 3;\r
829 if (a == 1 && ym2612.OPN.ST.address == 0x2a) /* DAC data */\r
830 {\r
831 int scanline = get_scanline(is_from_z80);\r
832 //elprintf(EL_STATUS, "%03i -> %03i dac w %08x z80 %i", PsndDacLine, scanline, d, is_from_z80);\r
833 ym2612.dacout = ((int)d - 0x80) << 6;\r
834 if (PsndOut && ym2612.dacen && scanline >= PsndDacLine)\r
835 PsndDoDAC(scanline);\r
836 return 0;\r
837 }\r
838\r
839 switch (a)\r
840 {\r
841 case 0: /* address port 0 */\r
842 ym2612.OPN.ST.address = d;\r
843 ym2612.addr_A1 = 0;\r
844#ifdef __GP2X__\r
845 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
846#endif\r
847 return 0;\r
848\r
849 case 1: /* data port 0 */\r
850 if (ym2612.addr_A1 != 0)\r
851 return 0;\r
852\r
853 addr = ym2612.OPN.ST.address;\r
854 ym2612.REGS[addr] = d;\r
855\r
856 switch (addr)\r
857 {\r
858 case 0x24: // timer A High 8\r
859 case 0x25: { // timer A Low 2\r
860 int TAnew = (addr == 0x24) ? ((ym2612.OPN.ST.TA & 0x03)|(((int)d)<<2))\r
861 : ((ym2612.OPN.ST.TA & 0x3fc)|(d&3));\r
862 if (ym2612.OPN.ST.TA != TAnew)\r
863 {\r
864 //elprintf(EL_STATUS, "timer a set %i", TAnew);\r
865 ym2612.OPN.ST.TA = TAnew;\r
e53704e6 866 //ym2612.OPN.ST.TAC = (1024-TAnew)*18;\r
4b9c5888 867 //ym2612.OPN.ST.TAT = 0;\r
48dc74f2 868 timer_a_step = TIMER_A_TICK_ZCYCLES * (1024 - TAnew);\r
43e6eaad 869 if (ym2612.OPN.ST.mode & 1) {\r
48dc74f2 870 // this is not right, should really be done on overflow only\r
4b9c5888 871 int cycles = is_from_z80 ? z80_cyclesDone() : cycles_68k_to_z80(SekCyclesDone());\r
872 timer_a_next_oflow = (cycles << 8) + timer_a_step;\r
4b9c5888 873 }\r
43e6eaad 874 elprintf(EL_YMTIMER, "timer a set to %i, %i", 1024 - TAnew, timer_a_next_oflow>>8);\r
4b9c5888 875 }\r
876 return 0;\r
877 }\r
878 case 0x26: // timer B\r
879 if (ym2612.OPN.ST.TB != d) {\r
880 //elprintf(EL_STATUS, "timer b set %i", d);\r
881 ym2612.OPN.ST.TB = d;\r
e53704e6 882 //ym2612.OPN.ST.TBC = (256-d) * 288;\r
4b9c5888 883 //ym2612.OPN.ST.TBT = 0;\r
48dc74f2 884 timer_b_step = TIMER_B_TICK_ZCYCLES * (256 - d); // 262800\r
43e6eaad 885 if (ym2612.OPN.ST.mode & 2) {\r
886 int cycles = is_from_z80 ? z80_cyclesDone() : cycles_68k_to_z80(SekCyclesDone());\r
887 timer_b_next_oflow = (cycles << 8) + timer_b_step;\r
888 }\r
889 elprintf(EL_YMTIMER, "timer b set to %i, %i", 256 - d, timer_b_next_oflow>>8);\r
4b9c5888 890 }\r
891 return 0;\r
892 case 0x27: { /* mode, timer control */\r
893 int old_mode = ym2612.OPN.ST.mode;\r
43e6eaad 894 int cycles = is_from_z80 ? z80_cyclesDone() : cycles_68k_to_z80(SekCyclesDone());\r
895 ym2612.OPN.ST.mode = d;\r
4b9c5888 896\r
43e6eaad 897 elprintf(EL_YMTIMER, "st mode %02x", d);\r
898 ym2612_sync_timers(cycles, old_mode, d);\r
4b9c5888 899\r
43e6eaad 900 /* reset Timer a flag */\r
901 if (d & 0x10)\r
902 ym2612.OPN.ST.status &= ~1;\r
4b9c5888 903\r
904 /* reset Timer b flag */\r
905 if (d & 0x20)\r
906 ym2612.OPN.ST.status &= ~2;\r
907\r
43e6eaad 908 if ((d ^ old_mode) & 0xc0) {\r
4b9c5888 909#ifdef __GP2X__\r
52250671 910 if (PicoOpt & POPT_EXT_FM) return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
4b9c5888 911#endif\r
43e6eaad 912 return 1;\r
913 }\r
4b9c5888 914 return 0;\r
915 }\r
916 case 0x2b: { /* DAC Sel (YM2612) */\r
917 int scanline = get_scanline(is_from_z80);\r
918 ym2612.dacen = d & 0x80;\r
919 if (d & 0x80) PsndDacLine = scanline;\r
920#ifdef __GP2X__\r
921 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, scanline);\r
922#endif\r
923 return 0;\r
924 }\r
925 }\r
926 break;\r
927\r
928 case 2: /* address port 1 */\r
929 ym2612.OPN.ST.address = d;\r
930 ym2612.addr_A1 = 1;\r
931#ifdef __GP2X__\r
932 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
933#endif\r
934 return 0;\r
935\r
936 case 3: /* data port 1 */\r
937 if (ym2612.addr_A1 != 1)\r
938 return 0;\r
939\r
940 addr = ym2612.OPN.ST.address | 0x100;\r
941 ym2612.REGS[addr] = d;\r
942 break;\r
943 }\r
944\r
945#ifdef __GP2X__\r
946 if (PicoOpt & POPT_EXT_FM)\r
947 return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
948#endif\r
949 return YM2612Write_(a, d);\r
950}\r
951\r
453d2a6e 952\r
43e6eaad 953#define ym2612_read_local() \\r
954 if (xcycles >= timer_a_next_oflow) \\r
955 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 1; \\r
956 if (xcycles >= timer_b_next_oflow) \\r
957 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 2\r
958\r
c8d1e9b6 959static u32 MEMH_FUNC ym2612_read_local_z80(void)\r
4b9c5888 960{\r
961 int xcycles = z80_cyclesDone() << 8;\r
4b9c5888 962\r
43e6eaad 963 ym2612_read_local();\r
964\r
965 elprintf(EL_YMTIMER, "timer z80 read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
966 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
967 return ym2612.OPN.ST.status;\r
968}\r
969\r
af37bca8 970static u32 ym2612_read_local_68k(void)\r
43e6eaad 971{\r
972 int xcycles = cycles_68k_to_z80(SekCyclesDone()) << 8;\r
973\r
974 ym2612_read_local();\r
975\r
976 elprintf(EL_YMTIMER, "timer 68k read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
977 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
4b9c5888 978 return ym2612.OPN.ST.status;\r
979}\r
980\r
d2721b08 981void ym2612_pack_state(void)\r
982{\r
e53704e6 983 // timers are saved as tick counts, in 16.16 int format\r
984 int tac, tat = 0, tbc, tbt = 0;\r
985 tac = 1024 - ym2612.OPN.ST.TA;\r
986 tbc = 256 - ym2612.OPN.ST.TB;\r
987 if (timer_a_next_oflow != TIMER_NO_OFLOW)\r
988 tat = (int)((double)(timer_a_step - timer_a_next_oflow) / (double)timer_a_step * tac * 65536);\r
989 if (timer_b_next_oflow != TIMER_NO_OFLOW)\r
990 tbt = (int)((double)(timer_b_step - timer_b_next_oflow) / (double)timer_b_step * tbc * 65536);\r
991 elprintf(EL_YMTIMER, "save: timer a %i/%i", tat >> 16, tac);\r
992 elprintf(EL_YMTIMER, "save: timer b %i/%i", tbt >> 16, tbc);\r
993\r
d2721b08 994#ifdef __GP2X__\r
995 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 996 YM2612PicoStateSave2_940(tat, tbt);\r
d2721b08 997 else\r
998#endif\r
e53704e6 999 YM2612PicoStateSave2(tat, tbt);\r
d2721b08 1000}\r
1001\r
453d2a6e 1002void ym2612_unpack_state(void)\r
1003{\r
e53704e6 1004 int i, ret, tac, tat, tbc, tbt;\r
453d2a6e 1005 YM2612PicoStateLoad();\r
1006\r
1007 // feed all the registers and update internal state\r
db49317b 1008 for (i = 0x20; i < 0xA0; i++) {\r
453d2a6e 1009 ym2612_write_local(0, i, 0);\r
1010 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1011 }\r
db49317b 1012 for (i = 0x30; i < 0xA0; i++) {\r
1013 ym2612_write_local(2, i, 0);\r
1014 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1015 }\r
1016 for (i = 0xAF; i >= 0xA0; i--) { // must apply backwards\r
1017 ym2612_write_local(2, i, 0);\r
1018 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1019 ym2612_write_local(0, i, 0);\r
1020 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1021 }\r
1022 for (i = 0xB0; i < 0xB8; i++) {\r
1023 ym2612_write_local(0, i, 0);\r
1024 ym2612_write_local(1, ym2612.REGS[i], 0);\r
453d2a6e 1025 ym2612_write_local(2, i, 0);\r
1026 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1027 }\r
d2721b08 1028\r
1029#ifdef __GP2X__\r
1030 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1031 ret = YM2612PicoStateLoad2_940(&tat, &tbt);\r
d2721b08 1032 else\r
1033#endif\r
1034 ret = YM2612PicoStateLoad2(&tat, &tbt);\r
db49317b 1035 if (ret != 0) {\r
1036 elprintf(EL_STATUS, "old ym2612 state");\r
1037 return; // no saved timers\r
1038 }\r
e53704e6 1039\r
1040 tac = (1024 - ym2612.OPN.ST.TA) << 16;\r
1041 tbc = (256 - ym2612.OPN.ST.TB) << 16;\r
1042 if (ym2612.OPN.ST.mode & 1)\r
48dc74f2 1043 timer_a_next_oflow = (int)((double)(tac - tat) / (double)tac * timer_a_step);\r
e53704e6 1044 else\r
1045 timer_a_next_oflow = TIMER_NO_OFLOW;\r
1046 if (ym2612.OPN.ST.mode & 2)\r
48dc74f2 1047 timer_b_next_oflow = (int)((double)(tbc - tbt) / (double)tbc * timer_b_step);\r
e53704e6 1048 else\r
1049 timer_b_next_oflow = TIMER_NO_OFLOW;\r
1050 elprintf(EL_YMTIMER, "load: %i/%i, timer_a_next_oflow %i", tat>>16, tac>>16, timer_a_next_oflow >> 8);\r
1051 elprintf(EL_YMTIMER, "load: %i/%i, timer_b_next_oflow %i", tbt>>16, tbc>>16, timer_b_next_oflow >> 8);\r
453d2a6e 1052}\r
1053\r
cc68a136 1054// -----------------------------------------------------------------\r
1055// z80 memhandlers\r
1056\r
c8d1e9b6 1057static unsigned char MEMH_FUNC z80_md_vdp_read(unsigned short a)\r
cc68a136 1058{\r
c8d1e9b6 1059 // TODO?\r
1060 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, 0xff);\r
1061 return 0xff;\r
1062}\r
cc68a136 1063\r
c8d1e9b6 1064static unsigned char MEMH_FUNC z80_md_bank_read(unsigned short a)\r
1065{\r
1066 extern unsigned int PicoReadM68k8(unsigned int a);\r
1067 unsigned int addr68k;\r
1068 unsigned char ret;\r
cc68a136 1069\r
c8d1e9b6 1070 addr68k = Pico.m.z80_bank68k<<15;\r
1071 addr68k += a & 0x7fff;\r
1072\r
af37bca8 1073 ret = m68k_read8(addr68k);\r
cc68a136 1074\r
c8d1e9b6 1075 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
cc68a136 1076 return ret;\r
1077}\r
1078\r
c8d1e9b6 1079static void MEMH_FUNC z80_md_ym2612_write(unsigned int a, unsigned char data)\r
cc68a136 1080{\r
c8d1e9b6 1081 if (PicoOpt & POPT_EN_FM)\r
1082 emustatus |= ym2612_write_local(a, data, 1) & 1;\r
1083}\r
cc68a136 1084\r
c8d1e9b6 1085static void MEMH_FUNC z80_md_vdp_br_write(unsigned int a, unsigned char data)\r
1086{\r
1087 // TODO: allow full VDP access\r
1088 if ((a&0xfff9) == 0x7f11) // 7f11 7f13 7f15 7f17\r
cc68a136 1089 {\r
c8d1e9b6 1090 if (PicoOpt & POPT_EN_PSG)\r
1091 SN76496Write(data);\r
cc68a136 1092 return;\r
1093 }\r
1094\r
c8d1e9b6 1095 if ((a>>8) == 0x60)\r
cc68a136 1096 {\r
c8d1e9b6 1097 Pico.m.z80_bank68k >>= 1;\r
1098 Pico.m.z80_bank68k |= data << 8;\r
1099 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
cc68a136 1100 return;\r
1101 }\r
1102\r
c8d1e9b6 1103 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
1104}\r
cc68a136 1105\r
c8d1e9b6 1106static void MEMH_FUNC z80_md_bank_write(unsigned int a, unsigned char data)\r
1107{\r
1108 extern void PicoWriteM68k8(unsigned int a, unsigned char d);\r
1109 unsigned int addr68k;\r
69996cb7 1110\r
c8d1e9b6 1111 addr68k = Pico.m.z80_bank68k << 15;\r
1112 addr68k += a & 0x7fff;\r
1113\r
1114 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
af37bca8 1115 m68k_write8(addr68k, data);\r
cc68a136 1116}\r
1117\r
c8d1e9b6 1118// -----------------------------------------------------------------\r
1119\r
1120static unsigned char z80_md_in(unsigned short p)\r
a4221917 1121{\r
c8d1e9b6 1122 elprintf(EL_ANOMALY, "Z80 port %04x read", p);\r
1123 return 0xff;\r
a4221917 1124}\r
1125\r
c8d1e9b6 1126static void z80_md_out(unsigned short p, unsigned char d)\r
cc68a136 1127{\r
c8d1e9b6 1128 elprintf(EL_ANOMALY, "Z80 port %04x write %02x", p, d);\r
cc68a136 1129}\r
c8d1e9b6 1130\r
af37bca8 1131static void z80_mem_setup(void)\r
c8d1e9b6 1132{\r
1133 z80_map_set(z80_read_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1134 z80_map_set(z80_read_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1135 z80_map_set(z80_read_map, 0x4000, 0x5fff, ym2612_read_local_z80, 1);\r
1136 z80_map_set(z80_read_map, 0x6000, 0x7fff, z80_md_vdp_read, 1);\r
1137 z80_map_set(z80_read_map, 0x8000, 0xffff, z80_md_bank_read, 1);\r
1138\r
1139 z80_map_set(z80_write_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1140 z80_map_set(z80_write_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1141 z80_map_set(z80_write_map, 0x4000, 0x5fff, z80_md_ym2612_write, 1);\r
1142 z80_map_set(z80_write_map, 0x6000, 0x7fff, z80_md_vdp_br_write, 1);\r
1143 z80_map_set(z80_write_map, 0x8000, 0xffff, z80_md_bank_write, 1);\r
1144\r
1145#ifdef _USE_DRZ80\r
1146 drZ80.z80_in = z80_md_in;\r
1147 drZ80.z80_out = z80_md_out;\r
1148#endif\r
1149#ifdef _USE_CZ80\r
1150 Cz80_Set_Fetch(&CZ80, 0x0000, 0x1fff, (UINT32)Pico.zram); // main RAM\r
1151 Cz80_Set_Fetch(&CZ80, 0x2000, 0x3fff, (UINT32)Pico.zram); // mirror\r
1152 Cz80_Set_INPort(&CZ80, z80_md_in);\r
1153 Cz80_Set_OUTPort(&CZ80, z80_md_out);\r
a4221917 1154#endif\r
c8d1e9b6 1155}\r
cc68a136 1156\r