32x: change irq hadling, make it more drc friendly
[picodrive.git] / pico / memory.c
CommitLineData
cc68a136 1// This is part of Pico Library\r
2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
af37bca8 4// (c) Copyright 2006-2009 notaz, All rights reserved.\r
cc68a136 5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
9\r
efcba75f 10#include "pico_int.h"\r
af37bca8 11#include "memory.h"\r
cc68a136 12\r
cc68a136 13#include "sound/ym2612.h"\r
14#include "sound/sn76496.h"\r
15\r
c8d1e9b6 16extern unsigned int lastSSRamWrite; // used by serial eeprom code\r
cc68a136 17\r
af37bca8 18unsigned long m68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
19unsigned long m68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
20unsigned long m68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
21unsigned long m68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
22\r
23static void xmap_set(unsigned long *map, int shift, int start_addr, int end_addr,\r
0ace9b9a 24 const void *func_or_mh, int is_func)\r
af37bca8 25{\r
26 unsigned long addr = (unsigned long)func_or_mh;\r
27 int mask = (1 << shift) - 1;\r
28 int i;\r
29\r
30 if ((start_addr & mask) != 0 || (end_addr & mask) != mask) {\r
31 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: tried to map bad range: %06x-%06x",\r
32 start_addr, end_addr);\r
33 return;\r
34 }\r
35\r
36 if (addr & 1) {\r
37 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: ptr is not aligned: %08lx", addr);\r
38 return;\r
39 }\r
40\r
41 if (!is_func)\r
42 addr -= start_addr;\r
43\r
44 for (i = start_addr >> shift; i <= end_addr >> shift; i++) {\r
45 map[i] = addr >> 1;\r
46 if (is_func)\r
47 map[i] |= 1 << (sizeof(addr) * 8 - 1);\r
48 }\r
49}\r
50\r
51void z80_map_set(unsigned long *map, int start_addr, int end_addr,\r
0ace9b9a 52 const void *func_or_mh, int is_func)\r
af37bca8 53{\r
54 xmap_set(map, Z80_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
55}\r
56\r
57void cpu68k_map_set(unsigned long *map, int start_addr, int end_addr,\r
0ace9b9a 58 const void *func_or_mh, int is_func)\r
af37bca8 59{\r
60 xmap_set(map, M68K_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
61}\r
62\r
63// more specialized/optimized function (does same as above)\r
64void cpu68k_map_all_ram(int start_addr, int end_addr, void *ptr, int is_sub)\r
65{\r
66 unsigned long *r8map, *r16map, *w8map, *w16map;\r
67 unsigned long addr = (unsigned long)ptr;\r
68 int shift = M68K_MEM_SHIFT;\r
69 int i;\r
70\r
71 if (!is_sub) {\r
72 r8map = m68k_read8_map;\r
73 r16map = m68k_read16_map;\r
74 w8map = m68k_write8_map;\r
75 w16map = m68k_write16_map;\r
76 } else {\r
77 r8map = s68k_read8_map;\r
78 r16map = s68k_read16_map;\r
79 w8map = s68k_write8_map;\r
80 w16map = s68k_write16_map;\r
81 }\r
82\r
83 addr -= start_addr;\r
84 addr >>= 1;\r
85 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
86 r8map[i] = r16map[i] = w8map[i] = w16map[i] = addr;\r
87}\r
88\r
89static u32 m68k_unmapped_read8(u32 a)\r
90{\r
91 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
92 return 0; // assume pulldown, as if MegaCD2 was attached\r
93}\r
94\r
95static u32 m68k_unmapped_read16(u32 a)\r
96{\r
97 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);\r
98 return 0;\r
99}\r
100\r
101static void m68k_unmapped_write8(u32 a, u32 d)\r
102{\r
103 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
104}\r
105\r
106static void m68k_unmapped_write16(u32 a, u32 d)\r
107{\r
108 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
109}\r
110\r
111void m68k_map_unmap(int start_addr, int end_addr)\r
112{\r
113 unsigned long addr;\r
114 int shift = M68K_MEM_SHIFT;\r
115 int i;\r
116\r
117 addr = (unsigned long)m68k_unmapped_read8;\r
118 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
119 m68k_read8_map[i] = (addr >> 1) | (1 << 31);\r
120\r
121 addr = (unsigned long)m68k_unmapped_read16;\r
122 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
123 m68k_read16_map[i] = (addr >> 1) | (1 << 31);\r
124\r
125 addr = (unsigned long)m68k_unmapped_write8;\r
126 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
127 m68k_write8_map[i] = (addr >> 1) | (1 << 31);\r
128\r
129 addr = (unsigned long)m68k_unmapped_write16;\r
130 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
131 m68k_write16_map[i] = (addr >> 1) | (1 << 31);\r
132}\r
133\r
134MAKE_68K_READ8(m68k_read8, m68k_read8_map)\r
135MAKE_68K_READ16(m68k_read16, m68k_read16_map)\r
136MAKE_68K_READ32(m68k_read32, m68k_read16_map)\r
137MAKE_68K_WRITE8(m68k_write8, m68k_write8_map)\r
138MAKE_68K_WRITE16(m68k_write16, m68k_write16_map)\r
139MAKE_68K_WRITE32(m68k_write32, m68k_write16_map)\r
140\r
141// -----------------------------------------------------------------\r
142\r
143static u32 ym2612_read_local_68k(void);\r
144static int ym2612_write_local(u32 a, u32 d, int is_from_z80);\r
145static void z80_mem_setup(void);\r
cc68a136 146\r
0ace9b9a 147#ifdef _ASM_MEMORY_C\r
148u32 PicoRead8_sram(u32 a);\r
149u32 PicoRead16_sram(u32 a);\r
150#endif\r
cc68a136 151\r
03e4f2a3 152#ifdef EMU_CORE_DEBUG\r
cc68a136 153u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
154int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
155extern unsigned int ppop;\r
156#endif\r
157\r
4f65685b 158#ifdef IO_STATS\r
159void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 160#elif defined(_MSC_VER)\r
161#define log_io\r
4f65685b 162#else\r
163#define log_io(...)\r
164#endif\r
165\r
70357ce5 166#if defined(EMU_C68K)\r
5e89f0f5 167void cyclone_crashed(u32 pc, struct Cyclone *context)\r
cc68a136 168{\r
5e89f0f5 169 elprintf(EL_STATUS|EL_ANOMALY, "%c68k crash detected @ %06x\n",\r
170 context == &PicoCpuCM68k ? 'm' : 's', pc);\r
171 context->membase = (u32)Pico.rom;\r
172 context->pc = (u32)Pico.rom + Pico.romsize;\r
cc68a136 173}\r
174#endif\r
175\r
cc68a136 176// -----------------------------------------------------------------\r
af37bca8 177// memmap helpers\r
cc68a136 178\r
0ace9b9a 179#ifndef _ASM_MEMORY_C\r
180static\r
181#endif\r
182int PadRead(int i)\r
e5503e2f 183{\r
184 int pad,value,data_reg;\r
5f9a0d16 185 pad=~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
e5503e2f 186 data_reg=Pico.ioports[i+1];\r
187\r
188 // orr the bits, which are set as output\r
189 value = data_reg&(Pico.ioports[i+4]|0x80);\r
190\r
602133e1 191 if (PicoOpt & POPT_6BTN_PAD)\r
192 {\r
e5503e2f 193 int phase = Pico.m.padTHPhase[i];\r
194\r
195 if(phase == 2 && !(data_reg&0x40)) { // TH\r
196 value|=(pad&0xc0)>>2; // ?0SA 0000\r
197 return value;\r
198 } else if(phase == 3) {\r
199 if(data_reg&0x40)\r
200 value|=(pad&0x30)|((pad>>8)&0xf); // ?1CB MXYZ\r
201 else\r
202 value|=((pad&0xc0)>>2)|0x0f; // ?0SA 1111\r
203 return value;\r
204 }\r
205 }\r
206\r
207 if(data_reg&0x40) // TH\r
208 value|=(pad&0x3f); // ?1CB RLDU\r
209 else value|=((pad&0xc0)>>2)|(pad&3); // ?0SA 00DU\r
210\r
211 return value; // will mirror later\r
212}\r
213\r
0ace9b9a 214#ifndef _ASM_MEMORY_C\r
215\r
af37bca8 216static u32 io_ports_read(u32 a)\r
cc68a136 217{\r
af37bca8 218 u32 d;\r
219 a = (a>>1) & 0xf;\r
220 switch (a) {\r
221 case 0: d = Pico.m.hardware; break; // Hardware value (Version register)\r
222 case 1: d = PadRead(0); break;\r
223 case 2: d = PadRead(1); break;\r
224 default: d = Pico.ioports[a]; break; // IO ports can be used as RAM\r
7969166e 225 }\r
af37bca8 226 return d;\r
cc68a136 227}\r
cc68a136 228\r
5e89f0f5 229static void NOINLINE io_ports_write(u32 a, u32 d)\r
9dc09829 230{\r
af37bca8 231 a = (a>>1) & 0xf;\r
232\r
233 // 6 button gamepad: if TH went from 0 to 1, gamepad changes state\r
234 if (1 <= a && a <= 2 && (PicoOpt & POPT_6BTN_PAD))\r
235 {\r
236 Pico.m.padDelay[a - 1] = 0;\r
237 if (!(Pico.ioports[a] & 0x40) && (d & 0x40))\r
238 Pico.m.padTHPhase[a - 1]++;\r
9dc09829 239 }\r
af37bca8 240\r
5e89f0f5 241 // certain IO ports can be used as RAM\r
af37bca8 242 Pico.ioports[a] = d;\r
9dc09829 243}\r
244\r
0ace9b9a 245#endif // _ASM_MEMORY_C\r
246\r
247void NOINLINE ctl_write_z80busreq(u32 d)\r
7969166e 248{\r
af37bca8 249 d&=1; d^=1;\r
250 elprintf(EL_BUSREQ, "set_zrun: %i->%i [%i] @%06x", Pico.m.z80Run, d, SekCyclesDone(), SekPc);\r
251 if (d ^ Pico.m.z80Run)\r
252 {\r
253 if (d)\r
254 {\r
255 z80_cycle_cnt = cycles_68k_to_z80(SekCyclesDone());\r
256 }\r
257 else\r
258 {\r
259 z80stopCycle = SekCyclesDone();\r
260 if ((PicoOpt&POPT_EN_Z80) && !Pico.m.z80_reset)\r
261 PicoSyncZ80(z80stopCycle);\r
262 }\r
263 Pico.m.z80Run = d;\r
7969166e 264 }\r
af37bca8 265}\r
266\r
0ace9b9a 267void NOINLINE ctl_write_z80reset(u32 d)\r
af37bca8 268{\r
269 d&=1; d^=1;\r
270 elprintf(EL_BUSREQ, "set_zreset: %i->%i [%i] @%06x", Pico.m.z80_reset, d, SekCyclesDone(), SekPc);\r
271 if (d ^ Pico.m.z80_reset)\r
272 {\r
273 if (d)\r
274 {\r
275 if ((PicoOpt&POPT_EN_Z80) && Pico.m.z80Run)\r
276 PicoSyncZ80(SekCyclesDone());\r
277 YM2612ResetChip();\r
278 timers_reset();\r
7969166e 279 }\r
af37bca8 280 else\r
281 {\r
282 z80_cycle_cnt = cycles_68k_to_z80(SekCyclesDone());\r
283 z80_reset();\r
7969166e 284 }\r
af37bca8 285 Pico.m.z80_reset = d;\r
7969166e 286 }\r
287}\r
cc68a136 288\r
af37bca8 289// -----------------------------------------------------------------\r
fa1e5e29 290\r
0ace9b9a 291#ifndef _ASM_MEMORY_C\r
292\r
af37bca8 293// cart (save) RAM area (usually 0x200000 - ...)\r
294static u32 PicoRead8_sram(u32 a)\r
295{\r
af37bca8 296 u32 d;\r
45f2f245 297 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 298 {\r
45f2f245 299 if (SRam.flags & SRF_EEPROM) {\r
af37bca8 300 d = EEPROM_read();\r
45f2f245 301 if (!(a & 1))\r
302 d >>= 8;\r
303 } else\r
af37bca8 304 d = *(u8 *)(SRam.data - SRam.start + a);\r
45f2f245 305 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
af37bca8 306 return d;\r
307 }\r
cc68a136 308\r
45f2f245 309 // XXX: this is banking unfriendly\r
af37bca8 310 if (a < Pico.romsize)\r
311 return Pico.rom[a ^ 1];\r
312 \r
313 return m68k_unmapped_read8(a);\r
314}\r
cc68a136 315\r
af37bca8 316static u32 PicoRead16_sram(u32 a)\r
cc68a136 317{\r
af37bca8 318 u32 d;\r
45f2f245 319 if (SRam.end >= a && a >= SRam.start && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 320 {\r
45f2f245 321 if (SRam.flags & SRF_EEPROM)\r
af37bca8 322 d = EEPROM_read();\r
45f2f245 323 else {\r
af37bca8 324 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
325 d = pm[0] << 8;\r
326 d |= pm[1];\r
327 }\r
328 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
329 return d;\r
330 }\r
cc68a136 331\r
af37bca8 332 if (a < Pico.romsize)\r
333 return *(u16 *)(Pico.rom + a);\r
cc68a136 334\r
af37bca8 335 return m68k_unmapped_read16(a);\r
336}\r
cc68a136 337\r
0ace9b9a 338#endif // _ASM_MEMORY_C\r
339\r
af37bca8 340static void PicoWrite8_sram(u32 a, u32 d)\r
341{\r
45f2f245 342 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
343 m68k_unmapped_write8(a, d);\r
344 return;\r
345 }\r
346\r
347 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d & 0xff, SekPc);\r
348 if (SRam.flags & SRF_EEPROM)\r
af37bca8 349 {\r
45f2f245 350 EEPROM_write8(a, d);\r
cc68a136 351 }\r
45f2f245 352 else {\r
353 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
af37bca8 354 if (*pm != (u8)d) {\r
355 SRam.changed = 1;\r
356 *pm = (u8)d;\r
357 }\r
358 }\r
359}\r
cc68a136 360\r
af37bca8 361static void PicoWrite16_sram(u32 a, u32 d)\r
362{\r
45f2f245 363 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
364 m68k_unmapped_write16(a, d);\r
365 return;\r
366 }\r
367\r
368 elprintf(EL_SRAMIO, "sram w16 [%06x] %04x @ %06x", a, d & 0xffff, SekPc);\r
369 if (SRam.flags & SRF_EEPROM)\r
370 {\r
371 EEPROM_write16(d);\r
372 }\r
373 else {\r
374 // XXX: hardware could easily use MSB too..\r
375 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
376 if (*pm != (u8)d) {\r
377 SRam.changed = 1;\r
378 *pm = (u8)d;\r
379 }\r
380 }\r
af37bca8 381}\r
cc68a136 382\r
af37bca8 383// z80 area (0xa00000 - 0xa0ffff)\r
384// TODO: verify mirrors VDP and bank reg (bank area mirroring verified)\r
385static u32 PicoRead8_z80(u32 a)\r
386{\r
387 u32 d = 0xff;\r
388 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
389 elprintf(EL_ANOMALY, "68k z80 read with no bus! [%06x] @ %06x", a, SekPc);\r
390 // open bus. Pulled down if MegaCD2 is attached.\r
391 return 0;\r
392 }\r
c060a9ab 393\r
af37bca8 394 if ((a & 0x4000) == 0x0000)\r
395 d = Pico.zram[a & 0x1fff];\r
396 else if ((a & 0x6000) == 0x4000) // 0x4000-0x5fff\r
397 d = ym2612_read_local_68k(); \r
398 else\r
399 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
400 return d;\r
401}\r
b542be46 402\r
af37bca8 403static u32 PicoRead16_z80(u32 a)\r
404{\r
405 u32 d = PicoRead8_z80(a);\r
406 return d | (d << 8);\r
407}\r
408\r
409static void PicoWrite8_z80(u32 a, u32 d)\r
410{\r
411 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
412 // verified on real hw\r
413 elprintf(EL_ANOMALY, "68k z80 write with no bus or reset! [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
414 return;\r
415 }\r
416\r
417 if ((a & 0x4000) == 0x0000) { // z80 RAM\r
418 SekCyclesBurn(2); // hack\r
419 Pico.zram[a & 0x1fff] = (u8)d;\r
420 return;\r
421 }\r
422 if ((a & 0x6000) == 0x4000) { // FM Sound\r
423 if (PicoOpt & POPT_EN_FM)\r
424 emustatus |= ym2612_write_local(a&3, d&0xff, 0)&1;\r
425 return;\r
426 }\r
427 // TODO: probably other VDP access too? Maybe more mirrors?\r
428 if ((a & 0x7ff9) == 0x7f11) { // PSG Sound\r
429 if (PicoOpt & POPT_EN_PSG)\r
430 SN76496Write(d);\r
431 return;\r
432 }\r
af37bca8 433 if ((a & 0x7f00) == 0x6000) // Z80 BANK register\r
434 {\r
435 Pico.m.z80_bank68k >>= 1;\r
436 Pico.m.z80_bank68k |= d << 8;\r
437 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
438 elprintf(EL_Z80BNK, "z80 bank=%06x", Pico.m.z80_bank68k << 15);\r
439 return;\r
cc68a136 440 }\r
af37bca8 441 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
cc68a136 442}\r
443\r
af37bca8 444static void PicoWrite16_z80(u32 a, u32 d)\r
cc68a136 445{\r
af37bca8 446 // for RAM, only most significant byte is sent\r
447 // TODO: verify remaining accesses\r
448 PicoWrite8_z80(a, d >> 8);\r
449}\r
cc68a136 450\r
0ace9b9a 451#ifndef _ASM_MEMORY_C\r
452\r
af37bca8 453// IO/control area (0xa10000 - 0xa1ffff)\r
454u32 PicoRead8_io(u32 a)\r
455{\r
456 u32 d;\r
cc68a136 457\r
af37bca8 458 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
459 d = io_ports_read(a);\r
cc68a136 460 goto end;\r
461 }\r
cc68a136 462\r
af37bca8 463 // faking open bus (MegaCD pulldowns don't work here curiously)\r
464 d = Pico.m.rotate++;\r
465 d ^= d << 6;\r
cc68a136 466\r
5e89f0f5 467 if ((a & 0xfc00) == 0x1000) {\r
468 // bit8 seems to be readable in this range\r
469 if (!(a & 1))\r
470 d &= ~0x01;\r
cc68a136 471\r
5e89f0f5 472 if ((a & 0xff01) == 0x1100) { // z80 busreq (verified)\r
473 d |= (Pico.m.z80Run | Pico.m.z80_reset) & 1;\r
474 elprintf(EL_BUSREQ, "get_zrun: %02x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
475 }\r
af37bca8 476 goto end;\r
cc68a136 477 }\r
af37bca8 478\r
db1d3564 479 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 480 d = PicoRead8_32x(a);\r
481 goto end;\r
482 }\r
483\r
af37bca8 484 d = m68k_unmapped_read8(a);\r
485end:\r
cc68a136 486 return d;\r
487}\r
488\r
af37bca8 489u32 PicoRead16_io(u32 a)\r
cc68a136 490{\r
af37bca8 491 u32 d;\r
cc68a136 492\r
af37bca8 493 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
494 d = io_ports_read(a);\r
bdd6a009 495 d |= d << 8;\r
cc68a136 496 goto end;\r
497 }\r
498\r
af37bca8 499 // faking open bus\r
500 d = (Pico.m.rotate += 0x41);\r
501 d ^= (d << 5) ^ (d << 8);\r
cc68a136 502\r
af37bca8 503 // bit8 seems to be readable in this range\r
5e89f0f5 504 if ((a & 0xfc00) == 0x1000) {\r
af37bca8 505 d &= ~0x0100;\r
cc68a136 506\r
5e89f0f5 507 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
508 d |= ((Pico.m.z80Run | Pico.m.z80_reset) & 1) << 8;\r
509 elprintf(EL_BUSREQ, "get_zrun: %04x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
510 }\r
af37bca8 511 goto end;\r
cc68a136 512 }\r
af37bca8 513\r
db1d3564 514 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 515 d = PicoRead16_32x(a);\r
516 goto end;\r
517 }\r
518\r
af37bca8 519 d = m68k_unmapped_read16(a);\r
520end:\r
cc68a136 521 return d;\r
522}\r
cc68a136 523\r
af37bca8 524void PicoWrite8_io(u32 a, u32 d)\r
525{\r
526 if ((a & 0xffe1) == 0x0001) { // I/O ports (verified: only LSB!)\r
527 io_ports_write(a, d);\r
528 return;\r
529 }\r
530 if ((a & 0xff01) == 0x1100) { // z80 busreq\r
531 ctl_write_z80busreq(d);\r
532 return;\r
533 }\r
534 if ((a & 0xff01) == 0x1200) { // z80 reset\r
535 ctl_write_z80reset(d);\r
536 return;\r
537 }\r
538 if (a == 0xa130f1) { // sram access register\r
539 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 540 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
541 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 542 return;\r
543 }\r
db1d3564 544 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 545 PicoWrite8_32x(a, d);\r
546 return;\r
547 }\r
548\r
af37bca8 549 m68k_unmapped_write8(a, d);\r
550}\r
cc68a136 551\r
af37bca8 552void PicoWrite16_io(u32 a, u32 d)\r
cc68a136 553{\r
af37bca8 554 if ((a & 0xffe0) == 0x0000) { // I/O ports (verified: only LSB!)\r
555 io_ports_write(a, d);\r
556 return;\r
557 }\r
558 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
559 ctl_write_z80busreq(d >> 8);\r
560 return;\r
561 }\r
562 if ((a & 0xff00) == 0x1200) { // z80 reset\r
563 ctl_write_z80reset(d >> 8);\r
564 return;\r
565 }\r
566 if (a == 0xa130f0) { // sram access register\r
567 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 568 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
569 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 570 return;\r
571 }\r
db1d3564 572 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 573 PicoWrite16_32x(a, d);\r
574 return;\r
575 }\r
af37bca8 576 m68k_unmapped_write16(a, d);\r
577}\r
cc68a136 578\r
0ace9b9a 579#endif // _ASM_MEMORY_C\r
580\r
af37bca8 581// VDP area (0xc00000 - 0xdfffff)\r
582// TODO: verify if lower byte goes to PSG on word writes\r
583static u32 PicoRead8_vdp(u32 a)\r
584{\r
585 if ((a & 0x00e0) == 0x0000)\r
586 return PicoVideoRead8(a);\r
cc68a136 587\r
af37bca8 588 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
589 return 0;\r
cc68a136 590}\r
591\r
af37bca8 592static u32 PicoRead16_vdp(u32 a)\r
cc68a136 593{\r
af37bca8 594 if ((a & 0x00e0) == 0x0000)\r
595 return PicoVideoRead(a);\r
cc68a136 596\r
af37bca8 597 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
598 return 0;\r
cc68a136 599}\r
600\r
af37bca8 601static void PicoWrite8_vdp(u32 a, u32 d)\r
cc68a136 602{\r
af37bca8 603 if ((a & 0x00f9) == 0x0011) { // PSG Sound\r
604 if (PicoOpt & POPT_EN_PSG)\r
605 SN76496Write(d);\r
cc68a136 606 return;\r
607 }\r
af37bca8 608 if ((a & 0x00e0) == 0x0000) {\r
609 d &= 0xff;\r
610 PicoVideoWrite(a, d | (d << 8));\r
b542be46 611 return;\r
612 }\r
613\r
af37bca8 614 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 615}\r
616\r
af37bca8 617static void PicoWrite16_vdp(u32 a, u32 d)\r
618{\r
619 if ((a & 0x00f9) == 0x0010) { // PSG Sound\r
620 if (PicoOpt & POPT_EN_PSG)\r
621 SN76496Write(d);\r
622 return;\r
623 }\r
624 if ((a & 0x00e0) == 0x0000) {\r
625 PicoVideoWrite(a, d);\r
626 return;\r
627 }\r
628\r
629 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
630}\r
cc68a136 631\r
632// -----------------------------------------------------------------\r
f53f286a 633\r
9037e45d 634#ifdef EMU_M68K\r
635static void m68k_mem_setup(void);\r
636#endif\r
637\r
f8ef8ff7 638PICO_INTERNAL void PicoMemSetup(void)\r
639{\r
af37bca8 640 int mask, rs, a;\r
641\r
642 // setup the memory map\r
643 cpu68k_map_set(m68k_read8_map, 0x000000, 0xffffff, m68k_unmapped_read8, 1);\r
644 cpu68k_map_set(m68k_read16_map, 0x000000, 0xffffff, m68k_unmapped_read16, 1);\r
645 cpu68k_map_set(m68k_write8_map, 0x000000, 0xffffff, m68k_unmapped_write8, 1);\r
646 cpu68k_map_set(m68k_write16_map, 0x000000, 0xffffff, m68k_unmapped_write16, 1);\r
647\r
648 // ROM\r
649 // align to bank size. We know ROM loader allocated enough for this\r
650 mask = (1 << M68K_MEM_SHIFT) - 1;\r
651 rs = (Pico.romsize + mask) & ~mask;\r
652 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico.rom, 0);\r
653 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico.rom, 0);\r
654\r
655 // Common case of on-cart (save) RAM, usually at 0x200000-...\r
45f2f245 656 if ((SRam.flags & SRF_ENABLED) && SRam.data != NULL) {\r
657 rs = SRam.end - SRam.start;\r
af37bca8 658 rs = (rs + mask) & ~mask;\r
659 if (SRam.start + rs >= 0x1000000)\r
660 rs = 0x1000000 - SRam.start;\r
661 cpu68k_map_set(m68k_read8_map, SRam.start, SRam.start + rs - 1, PicoRead8_sram, 1);\r
662 cpu68k_map_set(m68k_read16_map, SRam.start, SRam.start + rs - 1, PicoRead16_sram, 1);\r
663 cpu68k_map_set(m68k_write8_map, SRam.start, SRam.start + rs - 1, PicoWrite8_sram, 1);\r
664 cpu68k_map_set(m68k_write16_map, SRam.start, SRam.start + rs - 1, PicoWrite16_sram, 1);\r
665 }\r
666\r
667 // Z80 region\r
668 cpu68k_map_set(m68k_read8_map, 0xa00000, 0xa0ffff, PicoRead8_z80, 1);\r
669 cpu68k_map_set(m68k_read16_map, 0xa00000, 0xa0ffff, PicoRead16_z80, 1);\r
670 cpu68k_map_set(m68k_write8_map, 0xa00000, 0xa0ffff, PicoWrite8_z80, 1);\r
671 cpu68k_map_set(m68k_write16_map, 0xa00000, 0xa0ffff, PicoWrite16_z80, 1);\r
672\r
673 // IO/control region\r
674 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_io, 1);\r
675 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_io, 1);\r
676 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_io, 1);\r
677 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_io, 1);\r
678\r
679 // VDP region\r
680 for (a = 0xc00000; a < 0xe00000; a += 0x010000) {\r
681 if ((a & 0xe700e0) != 0xc00000)\r
682 continue;\r
683 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoRead8_vdp, 1);\r
684 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoRead16_vdp, 1);\r
685 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoWrite8_vdp, 1);\r
686 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoWrite16_vdp, 1);\r
687 }\r
688\r
689 // RAM and it's mirrors\r
690 for (a = 0xe00000; a < 0x1000000; a += 0x010000) {\r
691 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, Pico.ram, 0);\r
692 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, Pico.ram, 0);\r
693 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, Pico.ram, 0);\r
694 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, Pico.ram, 0);\r
695 }\r
696\r
cc68a136 697 // Setup memory callbacks:\r
70357ce5 698#ifdef EMU_C68K\r
5e89f0f5 699 PicoCpuCM68k.read8 = (void *)m68k_read8_map;\r
700 PicoCpuCM68k.read16 = (void *)m68k_read16_map;\r
701 PicoCpuCM68k.read32 = (void *)m68k_read16_map;\r
702 PicoCpuCM68k.write8 = (void *)m68k_write8_map;\r
703 PicoCpuCM68k.write16 = (void *)m68k_write16_map;\r
704 PicoCpuCM68k.write32 = (void *)m68k_write16_map;\r
705 PicoCpuCM68k.checkpc = NULL; /* unused */\r
706 PicoCpuCM68k.fetch8 = NULL;\r
707 PicoCpuCM68k.fetch16 = NULL;\r
708 PicoCpuCM68k.fetch32 = NULL;\r
cc68a136 709#endif\r
70357ce5 710#ifdef EMU_F68K\r
af37bca8 711 PicoCpuFM68k.read_byte = m68k_read8;\r
712 PicoCpuFM68k.read_word = m68k_read16;\r
713 PicoCpuFM68k.read_long = m68k_read32;\r
714 PicoCpuFM68k.write_byte = m68k_write8;\r
715 PicoCpuFM68k.write_word = m68k_write16;\r
716 PicoCpuFM68k.write_long = m68k_write32;\r
3aa1e148 717\r
718 // setup FAME fetchmap\r
719 {\r
720 int i;\r
9037e45d 721 // by default, point everything to first 64k of ROM\r
3aa1e148 722 for (i = 0; i < M68K_FETCHBANK1; i++)\r
723 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
724 // now real ROM\r
725 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
726 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.rom;\r
727 // .. and RAM\r
728 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
729 PicoCpuFM68k.Fetch[i] = (unsigned int)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
730 }\r
70357ce5 731#endif\r
9037e45d 732#ifdef EMU_M68K\r
733 m68k_mem_setup();\r
734#endif\r
c8d1e9b6 735\r
736 z80_mem_setup();\r
cc68a136 737}\r
738\r
cc68a136 739#ifdef EMU_M68K\r
9037e45d 740unsigned int (*pm68k_read_memory_8) (unsigned int address) = NULL;\r
741unsigned int (*pm68k_read_memory_16)(unsigned int address) = NULL;\r
742unsigned int (*pm68k_read_memory_32)(unsigned int address) = NULL;\r
743void (*pm68k_write_memory_8) (unsigned int address, unsigned char value) = NULL;\r
744void (*pm68k_write_memory_16)(unsigned int address, unsigned short value) = NULL;\r
745void (*pm68k_write_memory_32)(unsigned int address, unsigned int value) = NULL;\r
cc68a136 746\r
9037e45d 747/* it appears that Musashi doesn't always mask the unused bits */\r
748unsigned int m68k_read_memory_8 (unsigned int address) { return pm68k_read_memory_8 (address) & 0xff; }\r
749unsigned int m68k_read_memory_16(unsigned int address) { return pm68k_read_memory_16(address) & 0xffff; }\r
750unsigned int m68k_read_memory_32(unsigned int address) { return pm68k_read_memory_32(address); }\r
751void m68k_write_memory_8 (unsigned int address, unsigned int value) { pm68k_write_memory_8 (address, (u8)value); }\r
752void m68k_write_memory_16(unsigned int address, unsigned int value) { pm68k_write_memory_16(address,(u16)value); }\r
753void m68k_write_memory_32(unsigned int address, unsigned int value) { pm68k_write_memory_32(address, value); }\r
9037e45d 754\r
755static void m68k_mem_setup(void)\r
756{\r
af37bca8 757 pm68k_read_memory_8 = m68k_read8;\r
758 pm68k_read_memory_16 = m68k_read16;\r
759 pm68k_read_memory_32 = m68k_read32;\r
760 pm68k_write_memory_8 = m68k_write8;\r
761 pm68k_write_memory_16 = m68k_write16;\r
762 pm68k_write_memory_32 = m68k_write32;\r
cc68a136 763}\r
cc68a136 764#endif // EMU_M68K\r
765\r
766\r
4b9c5888 767// -----------------------------------------------------------------\r
768\r
4b9c5888 769static int get_scanline(int is_from_z80)\r
770{\r
771 if (is_from_z80) {\r
772 int cycles = z80_cyclesDone();\r
773 while (cycles - z80_scanline_cycles >= 228)\r
774 z80_scanline++, z80_scanline_cycles += 228;\r
775 return z80_scanline;\r
776 }\r
777\r
2aa27095 778 return Pico.m.scanline;\r
4b9c5888 779}\r
780\r
48dc74f2 781/* probably should not be in this file, but it's near related code here */\r
43e6eaad 782void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new)\r
783{\r
784 int xcycles = z80_cycles << 8;\r
785\r
786 /* check for overflows */\r
787 if ((mode_old & 4) && xcycles > timer_a_next_oflow)\r
788 ym2612.OPN.ST.status |= 1;\r
789\r
790 if ((mode_old & 8) && xcycles > timer_b_next_oflow)\r
791 ym2612.OPN.ST.status |= 2;\r
792\r
793 /* update timer a */\r
794 if (mode_old & 1)\r
e53704e6 795 while (xcycles > timer_a_next_oflow)\r
43e6eaad 796 timer_a_next_oflow += timer_a_step;\r
797\r
798 if ((mode_old ^ mode_new) & 1) // turning on/off\r
799 {\r
48dc74f2 800 if (mode_old & 1)\r
e53704e6 801 timer_a_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 802 else\r
48dc74f2 803 timer_a_next_oflow = xcycles + timer_a_step;\r
43e6eaad 804 }\r
805 if (mode_new & 1)\r
806 elprintf(EL_YMTIMER, "timer a upd to %i @ %i", timer_a_next_oflow>>8, z80_cycles);\r
807\r
808 /* update timer b */\r
809 if (mode_old & 2)\r
e53704e6 810 while (xcycles > timer_b_next_oflow)\r
43e6eaad 811 timer_b_next_oflow += timer_b_step;\r
812\r
813 if ((mode_old ^ mode_new) & 2)\r
814 {\r
48dc74f2 815 if (mode_old & 2)\r
e53704e6 816 timer_b_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 817 else\r
48dc74f2 818 timer_b_next_oflow = xcycles + timer_b_step;\r
43e6eaad 819 }\r
820 if (mode_new & 2)\r
821 elprintf(EL_YMTIMER, "timer b upd to %i @ %i", timer_b_next_oflow>>8, z80_cycles);\r
822}\r
823\r
4b9c5888 824// ym2612 DAC and timer I/O handlers for z80\r
af37bca8 825static int ym2612_write_local(u32 a, u32 d, int is_from_z80)\r
4b9c5888 826{\r
827 int addr;\r
828\r
829 a &= 3;\r
830 if (a == 1 && ym2612.OPN.ST.address == 0x2a) /* DAC data */\r
831 {\r
832 int scanline = get_scanline(is_from_z80);\r
833 //elprintf(EL_STATUS, "%03i -> %03i dac w %08x z80 %i", PsndDacLine, scanline, d, is_from_z80);\r
834 ym2612.dacout = ((int)d - 0x80) << 6;\r
835 if (PsndOut && ym2612.dacen && scanline >= PsndDacLine)\r
836 PsndDoDAC(scanline);\r
837 return 0;\r
838 }\r
839\r
840 switch (a)\r
841 {\r
842 case 0: /* address port 0 */\r
843 ym2612.OPN.ST.address = d;\r
844 ym2612.addr_A1 = 0;\r
845#ifdef __GP2X__\r
846 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
847#endif\r
848 return 0;\r
849\r
850 case 1: /* data port 0 */\r
851 if (ym2612.addr_A1 != 0)\r
852 return 0;\r
853\r
854 addr = ym2612.OPN.ST.address;\r
855 ym2612.REGS[addr] = d;\r
856\r
857 switch (addr)\r
858 {\r
859 case 0x24: // timer A High 8\r
860 case 0x25: { // timer A Low 2\r
861 int TAnew = (addr == 0x24) ? ((ym2612.OPN.ST.TA & 0x03)|(((int)d)<<2))\r
862 : ((ym2612.OPN.ST.TA & 0x3fc)|(d&3));\r
863 if (ym2612.OPN.ST.TA != TAnew)\r
864 {\r
865 //elprintf(EL_STATUS, "timer a set %i", TAnew);\r
866 ym2612.OPN.ST.TA = TAnew;\r
e53704e6 867 //ym2612.OPN.ST.TAC = (1024-TAnew)*18;\r
4b9c5888 868 //ym2612.OPN.ST.TAT = 0;\r
48dc74f2 869 timer_a_step = TIMER_A_TICK_ZCYCLES * (1024 - TAnew);\r
43e6eaad 870 if (ym2612.OPN.ST.mode & 1) {\r
48dc74f2 871 // this is not right, should really be done on overflow only\r
4b9c5888 872 int cycles = is_from_z80 ? z80_cyclesDone() : cycles_68k_to_z80(SekCyclesDone());\r
873 timer_a_next_oflow = (cycles << 8) + timer_a_step;\r
4b9c5888 874 }\r
43e6eaad 875 elprintf(EL_YMTIMER, "timer a set to %i, %i", 1024 - TAnew, timer_a_next_oflow>>8);\r
4b9c5888 876 }\r
877 return 0;\r
878 }\r
879 case 0x26: // timer B\r
880 if (ym2612.OPN.ST.TB != d) {\r
881 //elprintf(EL_STATUS, "timer b set %i", d);\r
882 ym2612.OPN.ST.TB = d;\r
e53704e6 883 //ym2612.OPN.ST.TBC = (256-d) * 288;\r
4b9c5888 884 //ym2612.OPN.ST.TBT = 0;\r
48dc74f2 885 timer_b_step = TIMER_B_TICK_ZCYCLES * (256 - d); // 262800\r
43e6eaad 886 if (ym2612.OPN.ST.mode & 2) {\r
887 int cycles = is_from_z80 ? z80_cyclesDone() : cycles_68k_to_z80(SekCyclesDone());\r
888 timer_b_next_oflow = (cycles << 8) + timer_b_step;\r
889 }\r
890 elprintf(EL_YMTIMER, "timer b set to %i, %i", 256 - d, timer_b_next_oflow>>8);\r
4b9c5888 891 }\r
892 return 0;\r
893 case 0x27: { /* mode, timer control */\r
894 int old_mode = ym2612.OPN.ST.mode;\r
43e6eaad 895 int cycles = is_from_z80 ? z80_cyclesDone() : cycles_68k_to_z80(SekCyclesDone());\r
896 ym2612.OPN.ST.mode = d;\r
4b9c5888 897\r
43e6eaad 898 elprintf(EL_YMTIMER, "st mode %02x", d);\r
899 ym2612_sync_timers(cycles, old_mode, d);\r
4b9c5888 900\r
43e6eaad 901 /* reset Timer a flag */\r
902 if (d & 0x10)\r
903 ym2612.OPN.ST.status &= ~1;\r
4b9c5888 904\r
905 /* reset Timer b flag */\r
906 if (d & 0x20)\r
907 ym2612.OPN.ST.status &= ~2;\r
908\r
43e6eaad 909 if ((d ^ old_mode) & 0xc0) {\r
4b9c5888 910#ifdef __GP2X__\r
52250671 911 if (PicoOpt & POPT_EXT_FM) return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
4b9c5888 912#endif\r
43e6eaad 913 return 1;\r
914 }\r
4b9c5888 915 return 0;\r
916 }\r
917 case 0x2b: { /* DAC Sel (YM2612) */\r
918 int scanline = get_scanline(is_from_z80);\r
919 ym2612.dacen = d & 0x80;\r
920 if (d & 0x80) PsndDacLine = scanline;\r
921#ifdef __GP2X__\r
922 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, scanline);\r
923#endif\r
924 return 0;\r
925 }\r
926 }\r
927 break;\r
928\r
929 case 2: /* address port 1 */\r
930 ym2612.OPN.ST.address = d;\r
931 ym2612.addr_A1 = 1;\r
932#ifdef __GP2X__\r
933 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
934#endif\r
935 return 0;\r
936\r
937 case 3: /* data port 1 */\r
938 if (ym2612.addr_A1 != 1)\r
939 return 0;\r
940\r
941 addr = ym2612.OPN.ST.address | 0x100;\r
942 ym2612.REGS[addr] = d;\r
943 break;\r
944 }\r
945\r
946#ifdef __GP2X__\r
947 if (PicoOpt & POPT_EXT_FM)\r
948 return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
949#endif\r
950 return YM2612Write_(a, d);\r
951}\r
952\r
453d2a6e 953\r
43e6eaad 954#define ym2612_read_local() \\r
955 if (xcycles >= timer_a_next_oflow) \\r
956 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 1; \\r
957 if (xcycles >= timer_b_next_oflow) \\r
958 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 2\r
959\r
c8d1e9b6 960static u32 MEMH_FUNC ym2612_read_local_z80(void)\r
4b9c5888 961{\r
962 int xcycles = z80_cyclesDone() << 8;\r
4b9c5888 963\r
43e6eaad 964 ym2612_read_local();\r
965\r
966 elprintf(EL_YMTIMER, "timer z80 read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
967 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
968 return ym2612.OPN.ST.status;\r
969}\r
970\r
af37bca8 971static u32 ym2612_read_local_68k(void)\r
43e6eaad 972{\r
973 int xcycles = cycles_68k_to_z80(SekCyclesDone()) << 8;\r
974\r
975 ym2612_read_local();\r
976\r
977 elprintf(EL_YMTIMER, "timer 68k read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
978 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
4b9c5888 979 return ym2612.OPN.ST.status;\r
980}\r
981\r
d2721b08 982void ym2612_pack_state(void)\r
983{\r
e53704e6 984 // timers are saved as tick counts, in 16.16 int format\r
985 int tac, tat = 0, tbc, tbt = 0;\r
986 tac = 1024 - ym2612.OPN.ST.TA;\r
987 tbc = 256 - ym2612.OPN.ST.TB;\r
988 if (timer_a_next_oflow != TIMER_NO_OFLOW)\r
989 tat = (int)((double)(timer_a_step - timer_a_next_oflow) / (double)timer_a_step * tac * 65536);\r
990 if (timer_b_next_oflow != TIMER_NO_OFLOW)\r
991 tbt = (int)((double)(timer_b_step - timer_b_next_oflow) / (double)timer_b_step * tbc * 65536);\r
992 elprintf(EL_YMTIMER, "save: timer a %i/%i", tat >> 16, tac);\r
993 elprintf(EL_YMTIMER, "save: timer b %i/%i", tbt >> 16, tbc);\r
994\r
d2721b08 995#ifdef __GP2X__\r
996 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 997 YM2612PicoStateSave2_940(tat, tbt);\r
d2721b08 998 else\r
999#endif\r
e53704e6 1000 YM2612PicoStateSave2(tat, tbt);\r
d2721b08 1001}\r
1002\r
453d2a6e 1003void ym2612_unpack_state(void)\r
1004{\r
e53704e6 1005 int i, ret, tac, tat, tbc, tbt;\r
453d2a6e 1006 YM2612PicoStateLoad();\r
1007\r
1008 // feed all the registers and update internal state\r
db49317b 1009 for (i = 0x20; i < 0xA0; i++) {\r
453d2a6e 1010 ym2612_write_local(0, i, 0);\r
1011 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1012 }\r
db49317b 1013 for (i = 0x30; i < 0xA0; i++) {\r
1014 ym2612_write_local(2, i, 0);\r
1015 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1016 }\r
1017 for (i = 0xAF; i >= 0xA0; i--) { // must apply backwards\r
1018 ym2612_write_local(2, i, 0);\r
1019 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1020 ym2612_write_local(0, i, 0);\r
1021 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1022 }\r
1023 for (i = 0xB0; i < 0xB8; i++) {\r
1024 ym2612_write_local(0, i, 0);\r
1025 ym2612_write_local(1, ym2612.REGS[i], 0);\r
453d2a6e 1026 ym2612_write_local(2, i, 0);\r
1027 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1028 }\r
d2721b08 1029\r
1030#ifdef __GP2X__\r
1031 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1032 ret = YM2612PicoStateLoad2_940(&tat, &tbt);\r
d2721b08 1033 else\r
1034#endif\r
1035 ret = YM2612PicoStateLoad2(&tat, &tbt);\r
db49317b 1036 if (ret != 0) {\r
1037 elprintf(EL_STATUS, "old ym2612 state");\r
1038 return; // no saved timers\r
1039 }\r
e53704e6 1040\r
1041 tac = (1024 - ym2612.OPN.ST.TA) << 16;\r
1042 tbc = (256 - ym2612.OPN.ST.TB) << 16;\r
1043 if (ym2612.OPN.ST.mode & 1)\r
48dc74f2 1044 timer_a_next_oflow = (int)((double)(tac - tat) / (double)tac * timer_a_step);\r
e53704e6 1045 else\r
1046 timer_a_next_oflow = TIMER_NO_OFLOW;\r
1047 if (ym2612.OPN.ST.mode & 2)\r
48dc74f2 1048 timer_b_next_oflow = (int)((double)(tbc - tbt) / (double)tbc * timer_b_step);\r
e53704e6 1049 else\r
1050 timer_b_next_oflow = TIMER_NO_OFLOW;\r
1051 elprintf(EL_YMTIMER, "load: %i/%i, timer_a_next_oflow %i", tat>>16, tac>>16, timer_a_next_oflow >> 8);\r
1052 elprintf(EL_YMTIMER, "load: %i/%i, timer_b_next_oflow %i", tbt>>16, tbc>>16, timer_b_next_oflow >> 8);\r
453d2a6e 1053}\r
1054\r
cc68a136 1055// -----------------------------------------------------------------\r
1056// z80 memhandlers\r
1057\r
c8d1e9b6 1058static unsigned char MEMH_FUNC z80_md_vdp_read(unsigned short a)\r
cc68a136 1059{\r
c8d1e9b6 1060 // TODO?\r
1061 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, 0xff);\r
1062 return 0xff;\r
1063}\r
cc68a136 1064\r
c8d1e9b6 1065static unsigned char MEMH_FUNC z80_md_bank_read(unsigned short a)\r
1066{\r
c8d1e9b6 1067 unsigned int addr68k;\r
1068 unsigned char ret;\r
cc68a136 1069\r
c8d1e9b6 1070 addr68k = Pico.m.z80_bank68k<<15;\r
1071 addr68k += a & 0x7fff;\r
1072\r
af37bca8 1073 ret = m68k_read8(addr68k);\r
cc68a136 1074\r
c8d1e9b6 1075 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
cc68a136 1076 return ret;\r
1077}\r
1078\r
c8d1e9b6 1079static void MEMH_FUNC z80_md_ym2612_write(unsigned int a, unsigned char data)\r
cc68a136 1080{\r
c8d1e9b6 1081 if (PicoOpt & POPT_EN_FM)\r
1082 emustatus |= ym2612_write_local(a, data, 1) & 1;\r
1083}\r
cc68a136 1084\r
c8d1e9b6 1085static void MEMH_FUNC z80_md_vdp_br_write(unsigned int a, unsigned char data)\r
1086{\r
1087 // TODO: allow full VDP access\r
1088 if ((a&0xfff9) == 0x7f11) // 7f11 7f13 7f15 7f17\r
cc68a136 1089 {\r
c8d1e9b6 1090 if (PicoOpt & POPT_EN_PSG)\r
1091 SN76496Write(data);\r
cc68a136 1092 return;\r
1093 }\r
1094\r
c8d1e9b6 1095 if ((a>>8) == 0x60)\r
cc68a136 1096 {\r
c8d1e9b6 1097 Pico.m.z80_bank68k >>= 1;\r
1098 Pico.m.z80_bank68k |= data << 8;\r
1099 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
cc68a136 1100 return;\r
1101 }\r
1102\r
c8d1e9b6 1103 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
1104}\r
cc68a136 1105\r
c8d1e9b6 1106static void MEMH_FUNC z80_md_bank_write(unsigned int a, unsigned char data)\r
1107{\r
c8d1e9b6 1108 unsigned int addr68k;\r
69996cb7 1109\r
c8d1e9b6 1110 addr68k = Pico.m.z80_bank68k << 15;\r
1111 addr68k += a & 0x7fff;\r
1112\r
1113 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
af37bca8 1114 m68k_write8(addr68k, data);\r
cc68a136 1115}\r
1116\r
c8d1e9b6 1117// -----------------------------------------------------------------\r
1118\r
1119static unsigned char z80_md_in(unsigned short p)\r
a4221917 1120{\r
c8d1e9b6 1121 elprintf(EL_ANOMALY, "Z80 port %04x read", p);\r
1122 return 0xff;\r
a4221917 1123}\r
1124\r
c8d1e9b6 1125static void z80_md_out(unsigned short p, unsigned char d)\r
cc68a136 1126{\r
c8d1e9b6 1127 elprintf(EL_ANOMALY, "Z80 port %04x write %02x", p, d);\r
cc68a136 1128}\r
c8d1e9b6 1129\r
af37bca8 1130static void z80_mem_setup(void)\r
c8d1e9b6 1131{\r
1132 z80_map_set(z80_read_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1133 z80_map_set(z80_read_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1134 z80_map_set(z80_read_map, 0x4000, 0x5fff, ym2612_read_local_z80, 1);\r
1135 z80_map_set(z80_read_map, 0x6000, 0x7fff, z80_md_vdp_read, 1);\r
1136 z80_map_set(z80_read_map, 0x8000, 0xffff, z80_md_bank_read, 1);\r
1137\r
1138 z80_map_set(z80_write_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1139 z80_map_set(z80_write_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1140 z80_map_set(z80_write_map, 0x4000, 0x5fff, z80_md_ym2612_write, 1);\r
1141 z80_map_set(z80_write_map, 0x6000, 0x7fff, z80_md_vdp_br_write, 1);\r
1142 z80_map_set(z80_write_map, 0x8000, 0xffff, z80_md_bank_write, 1);\r
1143\r
1144#ifdef _USE_DRZ80\r
1145 drZ80.z80_in = z80_md_in;\r
1146 drZ80.z80_out = z80_md_out;\r
1147#endif\r
1148#ifdef _USE_CZ80\r
1149 Cz80_Set_Fetch(&CZ80, 0x0000, 0x1fff, (UINT32)Pico.zram); // main RAM\r
1150 Cz80_Set_Fetch(&CZ80, 0x2000, 0x3fff, (UINT32)Pico.zram); // mirror\r
1151 Cz80_Set_INPort(&CZ80, z80_md_in);\r
1152 Cz80_Set_OUTPort(&CZ80, z80_md_out);\r
a4221917 1153#endif\r
c8d1e9b6 1154}\r
cc68a136 1155\r