sh2dasm: print addrs consistently with everything else
[picodrive.git] / cpu / sh2 / compiler.c
CommitLineData
e898de13 1/*
cff531af 2 * SH2 recompiler
228ee974 3 * (C) notaz, 2009,2010,2013
cff531af 4 *
5 * This work is licensed under the terms of MAME license.
6 * See COPYING file in the top-level directory.
44e6452e 7 *
8 * notes:
9 * - tcache, block descriptor, link buffer overflows result in sh2_translate()
10 * failure, followed by full tcache invalidation for that region
00a725a8 11 * - jumps between blocks are tracked for SMC handling (in block_entry->links),
9bb5d91c 12 * except jumps between different tcaches
13 *
14 * implemented:
15 * - static register allocation
16 * - remaining register caching and tracking in temporaries
17 * - block-local branch linking
18 * - block linking (except between tcaches)
23686515 19 * - some constant propagation
9bb5d91c 20 *
21 * TODO:
23686515 22 * - better constant propagation
9bb5d91c 23 * - stack caching?
24 * - bug fixing
e898de13 25 */
f0d7b1fa 26#include <stddef.h>
679af8a3 27#include <stdio.h>
28#include <stdlib.h>
29#include <assert.h>
41397701 30
f4bb5d6b 31#include "../../pico/pico_int.h"
679af8a3 32#include "sh2.h"
33#include "compiler.h"
34#include "../drc/cmn.h"
5686d931 35#include "../debug.h"
679af8a3 36
23686515 37// features
38#define PROPAGATE_CONSTANTS 1
39#define LINK_BRANCHES 1
40
04092e32 41// limits (per block)
e1553677 42#define MAX_BLOCK_SIZE (BLOCK_INSN_LIMIT * 6 * 6)
04092e32 43
23686515 44// max literal offset from the block end
45#define MAX_LITERAL_OFFSET 32*2
e1553677 46#define MAX_LITERALS (BLOCK_INSN_LIMIT / 4)
04092e32 47#define MAX_LOCAL_BRANCHES 32
23686515 48
00faec9c 49// debug stuff
e1553677 50// 1 - warnings/errors
51// 2 - block info/smc
52// 4 - asm
228ee974 53// 8 - runtime block entry log
00faec9c 54// {
e898de13 55#ifndef DRC_DEBUG
56#define DRC_DEBUG 0
57#endif
58
553c3eaa 59#if DRC_DEBUG
f4bb5d6b 60#define dbg(l,...) { \
61 if ((l) & DRC_DEBUG) \
62 elprintf(EL_STATUS, ##__VA_ARGS__); \
63}
e898de13 64#include "mame/sh2dasm.h"
009ef50c 65#include <platform/libpicofe/linux/host_dasm.h>
e898de13 66static int insns_compiled, hash_collisions, host_insn_count;
553c3eaa 67#define COUNT_OP \
68 host_insn_count++
69#else // !DRC_DEBUG
70#define COUNT_OP
71#define dbg(...)
e898de13 72#endif
553c3eaa 73
bf092a36 74///
75#define FETCH_OP(pc) \
76 dr_pc_base[(pc) / 2]
77
78#define FETCH32(a) \
79 ((dr_pc_base[(a) / 2] << 16) | dr_pc_base[(a) / 2 + 1])
80
81#define CHECK_UNHANDLED_BITS(mask, label) { \
82 if ((op & (mask)) != 0) \
83 goto label; \
84}
85
86#define GET_Fx() \
87 ((op >> 4) & 0x0f)
88
89#define GET_Rm GET_Fx
90
91#define GET_Rn() \
92 ((op >> 8) & 0x0f)
93
94#define BITMASK1(v0) (1 << (v0))
95#define BITMASK2(v0,v1) ((1 << (v0)) | (1 << (v1)))
96#define BITMASK3(v0,v1,v2) (BITMASK2(v0,v1) | (1 << (v2)))
97#define BITMASK4(v0,v1,v2,v3) (BITMASK3(v0,v1,v2) | (1 << (v3)))
98#define BITMASK5(v0,v1,v2,v3,v4) (BITMASK4(v0,v1,v2,v3) | (1 << (v4)))
99
100#define SHR_T SHR_SR // might make them separate someday
101
102static struct op_data {
103 u8 op;
104 u8 cycles;
105 u8 size; // 0, 1, 2 - byte, word, long
106 s8 rm; // branch or load/store data reg
107 u32 source; // bitmask of src regs
108 u32 dest; // bitmask of dest regs
109 u32 imm; // immediate/io address/branch target
110 // (for literal - address, not value)
111} ops[BLOCK_INSN_LIMIT];
112
113enum op_types {
114 OP_UNHANDLED = 0,
115 OP_BRANCH,
116 OP_BRANCH_CT, // conditional, branch if T set
117 OP_BRANCH_CF, // conditional, branch if T clear
118 OP_BRANCH_R, // indirect
119 OP_BRANCH_RF, // indirect far (PC + Rm)
120 OP_SETCLRT, // T flag set/clear
121 OP_MOVE, // register move
122 OP_LOAD_POOL, // literal pool load
123 OP_SLEEP,
124 OP_RTE,
125};
126
127#ifdef DRC_SH2
128
fcdefcf6 129#if (DRC_DEBUG & 4)
f4bb5d6b 130static u8 *tcache_dsm_ptrs[3];
e898de13 131static char sh2dasm_buff[64];
f4bb5d6b 132#define do_host_disasm(tcid) \
133 host_dasm(tcache_dsm_ptrs[tcid], tcache_ptr - tcache_dsm_ptrs[tcid]); \
134 tcache_dsm_ptrs[tcid] = tcache_ptr
135#else
136#define do_host_disasm(x)
e898de13 137#endif
e05b81fc 138
fcdefcf6 139#if (DRC_DEBUG & 8) || defined(PDB)
5686d931 140static void REGPARM(3) *sh2_drc_log_entry(void *block, SH2 *sh2, u32 sr)
e05b81fc 141{
5686d931 142 if (block != NULL) {
fcdefcf6 143 dbg(8, "= %csh2 enter %08x %p, c=%d", sh2->is_slave ? 's' : 'm',
e05b81fc 144 sh2->pc, block, (signed int)sr >> 12);
5686d931 145 pdb_step(sh2, sh2->pc);
146 }
e05b81fc 147 return block;
148}
149#endif
8796b7ee 150// } debug
e898de13 151
44e6452e 152#define TCACHE_BUFFERS 3
f4bb5d6b 153
154// we have 3 translation cache buffers, split from one drc/cmn buffer.
155// BIOS shares tcache with data array because it's only used for init
156// and can be discarded early
8796b7ee 157// XXX: need to tune sizes
44e6452e 158static const int tcache_sizes[TCACHE_BUFFERS] = {
4943816b 159 DRC_TCACHE_SIZE * 6 / 8, // ROM (rarely used), DRAM
f4bb5d6b 160 DRC_TCACHE_SIZE / 8, // BIOS, data array in master sh2
161 DRC_TCACHE_SIZE / 8, // ... slave
162};
679af8a3 163
44e6452e 164static u8 *tcache_bases[TCACHE_BUFFERS];
165static u8 *tcache_ptrs[TCACHE_BUFFERS];
f4bb5d6b 166
167// ptr for code emiters
168static u8 *tcache_ptr;
e898de13 169
228ee974 170#define MAX_BLOCK_ENTRIES (BLOCK_INSN_LIMIT / 8)
171
00a725a8 172struct block_link {
173 u32 target_pc;
174 void *jump; // insn address
175 struct block_link *next; // either in block_entry->links or
176};
177
228ee974 178struct block_entry {
179 u32 pc;
44e6452e 180 void *tcache_ptr; // translated block for above PC
228ee974 181 struct block_entry *next; // next block in hash_table with same pc hash
00a725a8 182 struct block_link *links; // links to this entry
228ee974 183#if (DRC_DEBUG & 2)
184 struct block_desc *block;
185#endif
186};
187
188struct block_desc {
189 u32 addr; // block start SH2 PC address
190 u32 end_addr; // address after last op or literal
fcdefcf6 191#if (DRC_DEBUG & 2)
44e6452e 192 int refcount;
193#endif
228ee974 194 int entry_count;
195 struct block_entry entryp[MAX_BLOCK_ENTRIES];
e1553677 196};
44e6452e 197
44e6452e 198static const int block_max_counts[TCACHE_BUFFERS] = {
199 4*1024,
200 256,
201 256,
202};
e1553677 203static struct block_desc *block_tables[TCACHE_BUFFERS];
44e6452e 204static int block_counts[TCACHE_BUFFERS];
228ee974 205
00a725a8 206// we have block_link_pool to avoid using mallocs
207static const int block_link_pool_max_counts[TCACHE_BUFFERS] = {
228ee974 208 4*1024,
209 256,
210 256,
211};
00a725a8 212static struct block_link *block_link_pool[TCACHE_BUFFERS];
213static int block_link_pool_counts[TCACHE_BUFFERS];
214static struct block_link *unresolved_links[TCACHE_BUFFERS];
44e6452e 215
4943816b 216// used for invalidation
217static const int ram_sizes[TCACHE_BUFFERS] = {
218 0x40000,
219 0x1000,
220 0x1000,
221};
222#define ADDR_TO_BLOCK_PAGE 0x100
223
224struct block_list {
e1553677 225 struct block_desc *block;
4943816b 226 struct block_list *next;
227};
228
229// array of pointers to block_lists for RAM and 2 data arrays
230// each array has len: sizeof(mem) / ADDR_TO_BLOCK_PAGE
231static struct block_list **inval_lookup[TCACHE_BUFFERS];
569420b0 232
228ee974 233static const int hash_table_sizes[TCACHE_BUFFERS] = {
234 0x1000,
235 0x100,
236 0x100,
237};
238static struct block_entry **hash_tables[TCACHE_BUFFERS];
239
240#define HASH_FUNC(hash_tab, addr, mask) \
241 (hash_tab)[(((addr) >> 20) ^ ((addr) >> 2)) & (mask)]
242
c18edb34 243// host register tracking
244enum {
245 HR_FREE,
246 HR_CACHED, // 'val' has sh2_reg_e
23686515 247// HR_CONST, // 'val' has a constant
c18edb34 248 HR_TEMP, // reg used for temp storage
249};
250
23686515 251enum {
252 HRF_DIRTY = 1 << 0, // reg has "dirty" value to be written to ctx
253 HRF_LOCKED = 1 << 1, // HR_CACHED can't be evicted
254};
255
c18edb34 256typedef struct {
23686515 257 u32 hreg:5; // "host" reg
258 u32 greg:5; // "guest" reg
259 u32 type:3;
260 u32 flags:3;
261 u32 stamp:16; // kind of a timestamp
c18edb34 262} temp_reg_t;
263
80599a42 264// note: reg_temp[] must have at least the amount of
3863edbd 265// registers used by handlers in worst case (currently 4)
d4d62665 266#ifdef __arm__
65c75cb0 267#include "../drc/emit_arm.c"
268
269static const int reg_map_g2h[] = {
8b4f38f4 270 4, 5, 6, 7,
271 8, -1, -1, -1,
c18edb34 272 -1, -1, -1, -1,
65514d85 273 -1, -1, -1, 9, // r12 .. sp
274 -1, -1, -1, 10, // SHR_PC, SHR_PPC, SHR_PR, SHR_SR,
275 -1, -1, -1, -1, // SHR_GBR, SHR_VBR, SHR_MACH, SHR_MACL,
c18edb34 276};
277
278static temp_reg_t reg_temp[] = {
279 { 0, },
280 { 1, },
281 { 12, },
282 { 14, },
283 { 2, },
284 { 3, },
65c75cb0 285};
286
e05b81fc 287#elif defined(__i386__)
e898de13 288#include "../drc/emit_x86.c"
289
65c75cb0 290static const int reg_map_g2h[] = {
8b4f38f4 291 xSI,-1, -1, -1,
c18edb34 292 -1, -1, -1, -1,
293 -1, -1, -1, -1,
294 -1, -1, -1, -1,
8b4f38f4 295 -1, -1, -1, xDI,
c18edb34 296 -1, -1, -1, -1,
297};
298
3863edbd 299// ax, cx, dx are usually temporaries by convention
c18edb34 300static temp_reg_t reg_temp[] = {
301 { xAX, },
3863edbd 302 { xBX, },
c18edb34 303 { xCX, },
304 { xDX, },
65c75cb0 305};
306
e05b81fc 307#else
308#error unsupported arch
65c75cb0 309#endif
310
80599a42 311#define T 0x00000001
312#define S 0x00000002
313#define I 0x000000f0
314#define Q 0x00000100
315#define M 0x00000200
18b94127 316#define T_save 0x00000800
80599a42 317
e05b81fc 318#define I_SHIFT 4
f0d7b1fa 319#define Q_SHIFT 8
320#define M_SHIFT 9
321
e05b81fc 322static void REGPARM(1) (*sh2_drc_entry)(SH2 *sh2);
323static void (*sh2_drc_dispatcher)(void);
324static void (*sh2_drc_exit)(void);
325static void (*sh2_drc_test_irq)(void);
5686d931 326
327static u32 REGPARM(2) (*sh2_drc_read8)(u32 a, SH2 *sh2);
328static u32 REGPARM(2) (*sh2_drc_read16)(u32 a, SH2 *sh2);
329static u32 REGPARM(2) (*sh2_drc_read32)(u32 a, SH2 *sh2);
e05b81fc 330static void REGPARM(2) (*sh2_drc_write8)(u32 a, u32 d);
e05b81fc 331static void REGPARM(2) (*sh2_drc_write16)(u32 a, u32 d);
5686d931 332static int REGPARM(3) (*sh2_drc_write32)(u32 a, u32 d, SH2 *sh2);
679af8a3 333
a2b8c5a5 334// address space stuff
a2b8c5a5 335static int dr_ctx_get_mem_ptr(u32 a, u32 *mask)
336{
337 int poffs = -1;
338
339 if ((a & ~0x7ff) == 0) {
340 // BIOS
341 poffs = offsetof(SH2, p_bios);
342 *mask = 0x7ff;
343 }
344 else if ((a & 0xfffff000) == 0xc0000000) {
345 // data array
346 poffs = offsetof(SH2, p_da);
347 *mask = 0xfff;
348 }
349 else if ((a & 0xc6000000) == 0x06000000) {
350 // SDRAM
351 poffs = offsetof(SH2, p_sdram);
352 *mask = 0x03ffff;
353 }
354 else if ((a & 0xc6000000) == 0x02000000) {
355 // ROM
356 poffs = offsetof(SH2, p_rom);
357 *mask = 0x3fffff;
358 }
359
360 return poffs;
361}
362
228ee974 363static struct block_entry *dr_get_entry(u32 pc, int is_slave, int *tcache_id)
a2b8c5a5 364{
228ee974 365 struct block_entry *be;
366 u32 tcid = 0, mask;
a2b8c5a5 367
228ee974 368 // data arrays have their own caches
369 if ((pc & 0xe0000000) == 0xc0000000 || (pc & ~0xfff) == 0)
370 tcid = 1 + is_slave;
371
372 *tcache_id = tcid;
373
374 mask = hash_table_sizes[tcid] - 1;
375 be = HASH_FUNC(hash_tables[tcid], pc, mask);
376 for (; be != NULL; be = be->next)
377 if (be->pc == pc)
378 return be;
a2b8c5a5 379
380 return NULL;
381}
382
383// ---------------------------------------------------------------
384
385// block management
e1553677 386static void add_to_block_list(struct block_list **blist, struct block_desc *block)
4943816b 387{
388 struct block_list *added = malloc(sizeof(*added));
389 if (!added) {
390 elprintf(EL_ANOMALY, "drc OOM (1)");
391 return;
392 }
393 added->block = block;
394 added->next = *blist;
395 *blist = added;
396}
397
e1553677 398static void rm_from_block_list(struct block_list **blist, struct block_desc *block)
4943816b 399{
400 struct block_list *prev = NULL, *current = *blist;
401 for (; current != NULL; prev = current, current = current->next) {
402 if (current->block == block) {
403 if (prev == NULL)
404 *blist = current->next;
405 else
406 prev->next = current->next;
407 free(current);
408 return;
409 }
410 }
411 dbg(1, "can't rm block %p (%08x-%08x)",
412 block, block->addr, block->end_addr);
413}
414
415static void rm_block_list(struct block_list **blist)
416{
417 struct block_list *tmp, *current = *blist;
418 while (current != NULL) {
419 tmp = current;
420 current = current->next;
421 free(tmp);
422 }
423 *blist = NULL;
424}
425
a2b8c5a5 426static void REGPARM(1) flush_tcache(int tcid)
f4bb5d6b 427{
4943816b 428 int i;
429
553c3eaa 430 dbg(1, "tcache #%d flush! (%d/%d, bds %d/%d)", tcid,
f4bb5d6b 431 tcache_ptrs[tcid] - tcache_bases[tcid], tcache_sizes[tcid],
432 block_counts[tcid], block_max_counts[tcid]);
433
434 block_counts[tcid] = 0;
00a725a8 435 block_link_pool_counts[tcid] = 0;
436 unresolved_links[tcid] = NULL;
228ee974 437 memset(hash_tables[tcid], 0, sizeof(*hash_tables[0]) * hash_table_sizes[tcid]);
f4bb5d6b 438 tcache_ptrs[tcid] = tcache_bases[tcid];
228ee974 439 if (Pico32xMem != NULL) {
440 if (tcid == 0) // ROM, RAM
441 memset(Pico32xMem->drcblk_ram, 0,
442 sizeof(Pico32xMem->drcblk_ram));
443 else
444 memset(Pico32xMem->drcblk_da[tcid - 1], 0,
445 sizeof(Pico32xMem->drcblk_da[0]));
f4bb5d6b 446 }
fcdefcf6 447#if (DRC_DEBUG & 4)
f4bb5d6b 448 tcache_dsm_ptrs[tcid] = tcache_bases[tcid];
449#endif
4943816b 450
451 for (i = 0; i < ram_sizes[tcid] / ADDR_TO_BLOCK_PAGE; i++)
452 rm_block_list(&inval_lookup[tcid][i]);
f4bb5d6b 453}
454
228ee974 455static void add_to_hashlist(struct block_entry *be, int tcache_id)
456{
457 u32 tcmask = hash_table_sizes[tcache_id] - 1;
458
459 be->next = HASH_FUNC(hash_tables[tcache_id], be->pc, tcmask);
460 HASH_FUNC(hash_tables[tcache_id], be->pc, tcmask) = be;
461
462#if (DRC_DEBUG & 2)
463 if (be->next != NULL) {
464 printf(" %08x: hash collision with %08x\n",
465 be->pc, be->next->pc);
466 hash_collisions++;
467 }
468#endif
469}
470
471static void rm_from_hashlist(struct block_entry *be, int tcache_id)
472{
473 u32 tcmask = hash_table_sizes[tcache_id] - 1;
474 struct block_entry *cur, *prev;
475
476 cur = HASH_FUNC(hash_tables[tcache_id], be->pc, tcmask);
477 if (cur == NULL)
478 goto missing;
479
480 if (be == cur) { // first
481 HASH_FUNC(hash_tables[tcache_id], be->pc, tcmask) = be->next;
482 return;
483 }
484
485 for (prev = cur, cur = cur->next; cur != NULL; cur = cur->next) {
486 if (cur == be) {
487 prev->next = cur->next;
488 return;
489 }
490 }
491
492missing:
493 dbg(1, "rm_from_hashlist: be %p %08x missing?", be, be->pc);
494}
495
e1553677 496static struct block_desc *dr_add_block(u32 addr, u32 end_addr, int is_slave, int *blk_id)
679af8a3 497{
228ee974 498 struct block_entry *be;
e1553677 499 struct block_desc *bd;
a2b8c5a5 500 int tcache_id;
501 int *bcount;
502
228ee974 503 // do a lookup to get tcache_id and override check
504 be = dr_get_entry(addr, is_slave, &tcache_id);
505 if (be != NULL)
506 dbg(1, "block override for %08x", addr);
679af8a3 507
a2b8c5a5 508 bcount = &block_counts[tcache_id];
44e6452e 509 if (*bcount >= block_max_counts[tcache_id]) {
fcdefcf6 510 dbg(1, "bd overflow for tcache %d", tcache_id);
f4bb5d6b 511 return NULL;
44e6452e 512 }
679af8a3 513
f4bb5d6b 514 bd = &block_tables[tcache_id][*bcount];
679af8a3 515 bd->addr = addr;
569420b0 516 bd->end_addr = end_addr;
679af8a3 517
228ee974 518 bd->entry_count = 1;
519 bd->entryp[0].pc = addr;
520 bd->entryp[0].tcache_ptr = tcache_ptr;
00a725a8 521 bd->entryp[0].links = NULL;
fcdefcf6 522#if (DRC_DEBUG & 2)
228ee974 523 bd->entryp[0].block = bd;
524 bd->refcount = 0;
18b94127 525#endif
228ee974 526 add_to_hashlist(&bd->entryp[0], tcache_id);
527
528 *blk_id = *bcount;
529 (*bcount)++;
18b94127 530
679af8a3 531 return bd;
532}
533
a2b8c5a5 534static void REGPARM(3) *dr_lookup_block(u32 pc, int is_slave, int *tcache_id)
535{
228ee974 536 struct block_entry *be = NULL;
a2b8c5a5 537 void *block = NULL;
538
228ee974 539 be = dr_get_entry(pc, is_slave, tcache_id);
540 if (be != NULL)
541 block = be->tcache_ptr;
a2b8c5a5 542
fcdefcf6 543#if (DRC_DEBUG & 2)
228ee974 544 if (be != NULL)
545 be->block->refcount++;
a2b8c5a5 546#endif
547 return block;
548}
549
c25d78ee 550static void *dr_failure(void)
551{
552 lprintf("recompilation failed\n");
553 exit(1);
554}
555
00a725a8 556static void *dr_prepare_ext_branch(u32 pc, int is_slave, int tcache_id)
a2b8c5a5 557{
558#if LINK_BRANCHES
00a725a8 559 struct block_link *bl = block_link_pool[tcache_id];
560 int cnt = block_link_pool_counts[tcache_id];
561 struct block_entry *be = NULL;
a2b8c5a5 562 int target_tcache_id;
00a725a8 563 int i;
564
565 be = dr_get_entry(pc, is_slave, &target_tcache_id);
566 if (target_tcache_id != tcache_id)
567 return sh2_drc_dispatcher;
568
569 // if pool has been freed, reuse
570 for (i = cnt - 1; i >= 0; i--)
571 if (bl[i].target_pc != 0)
572 break;
573 cnt = i + 1;
574 if (cnt >= block_link_pool_max_counts[tcache_id]) {
6d797957 575 dbg(1, "bl overflow for tcache %d", tcache_id);
00a725a8 576 return NULL;
a2b8c5a5 577 }
00a725a8 578 bl += cnt;
579 block_link_pool_counts[tcache_id]++;
a2b8c5a5 580
00a725a8 581 bl->target_pc = pc;
582 bl->jump = tcache_ptr;
583
584 if (be != NULL) {
585 dbg(2, "- early link from %p to pc %08x", bl->jump, pc);
586 bl->next = be->links;
587 be->links = bl;
588 return be->tcache_ptr;
589 }
590 else {
591 bl->next = unresolved_links[tcache_id];
592 unresolved_links[tcache_id] = bl;
593 return sh2_drc_dispatcher;
594 }
a2b8c5a5 595#else
596 return sh2_drc_dispatcher;
597#endif
598}
599
00a725a8 600static void dr_link_blocks(struct block_entry *be, int tcache_id)
a2b8c5a5 601{
00a725a8 602#if LINK_BRANCHES
603 struct block_link *first = unresolved_links[tcache_id];
604 struct block_link *bl, *prev, *tmp;
605 u32 pc = be->pc;
606
607 for (bl = prev = first; bl != NULL; ) {
608 if (bl->target_pc == pc) {
609 dbg(2, "- link from %p to pc %08x", bl->jump, pc);
610 emith_jump_patch(bl->jump, tcache_ptr);
611
612 // move bl from unresolved_links to block_entry
613 tmp = bl->next;
614 bl->next = be->links;
615 be->links = bl;
616
617 if (bl == first)
618 first = prev = bl = tmp;
619 else
620 prev->next = bl = tmp;
621 continue;
a2b8c5a5 622 }
00a725a8 623 prev = bl;
624 bl = bl->next;
a2b8c5a5 625 }
00a725a8 626 unresolved_links[tcache_id] = first;
627
628 // could sync arm caches here, but that's unnecessary
a2b8c5a5 629#endif
630}
631
44e6452e 632#define ADD_TO_ARRAY(array, count, item, failcode) \
633 array[count++] = item; \
634 if (count >= ARRAY_SIZE(array)) { \
fcdefcf6 635 dbg(1, "warning: " #array " overflow"); \
44e6452e 636 failcode; \
637 }
638
a2b8c5a5 639static int find_in_array(u32 *array, size_t size, u32 what)
18b94127 640{
641 size_t i;
642 for (i = 0; i < size; i++)
643 if (what == array[i])
644 return i;
645
646 return -1;
647}
679af8a3 648
649// ---------------------------------------------------------------
650
a2b8c5a5 651// register cache / constant propagation stuff
23686515 652typedef enum {
653 RC_GR_READ,
654 RC_GR_WRITE,
655 RC_GR_RMW,
656} rc_gr_mode;
657
658static int rcache_get_reg_(sh2_reg_e r, rc_gr_mode mode, int do_locking);
659
660// guest regs with constants
661static u32 dr_gcregs[24];
662// a mask of constant/dirty regs
663static u32 dr_gcregs_mask;
664static u32 dr_gcregs_dirty;
665
a2b8c5a5 666#if PROPAGATE_CONSTANTS
23686515 667static void gconst_new(sh2_reg_e r, u32 val)
668{
23686515 669 int i;
670
671 dr_gcregs_mask |= 1 << r;
672 dr_gcregs_dirty |= 1 << r;
673 dr_gcregs[r] = val;
674
675 // throw away old r that we might have cached
676 for (i = ARRAY_SIZE(reg_temp) - 1; i >= 0; i--) {
677 if ((reg_temp[i].type == HR_CACHED) &&
678 reg_temp[i].greg == r) {
679 reg_temp[i].type = HR_FREE;
680 reg_temp[i].flags = 0;
681 }
682 }
23686515 683}
a2b8c5a5 684#endif
23686515 685
686static int gconst_get(sh2_reg_e r, u32 *val)
687{
688 if (dr_gcregs_mask & (1 << r)) {
689 *val = dr_gcregs[r];
690 return 1;
691 }
692 return 0;
693}
694
695static int gconst_check(sh2_reg_e r)
696{
697 if ((dr_gcregs_mask | dr_gcregs_dirty) & (1 << r))
698 return 1;
699 return 0;
700}
701
702// update hr if dirty, else do nothing
703static int gconst_try_read(int hr, sh2_reg_e r)
704{
705 if (dr_gcregs_dirty & (1 << r)) {
706 emith_move_r_imm(hr, dr_gcregs[r]);
707 dr_gcregs_dirty &= ~(1 << r);
708 return 1;
709 }
710 return 0;
711}
712
713static void gconst_check_evict(sh2_reg_e r)
714{
715 if (dr_gcregs_mask & (1 << r))
716 // no longer cached in reg, make dirty again
717 dr_gcregs_dirty |= 1 << r;
718}
719
720static void gconst_kill(sh2_reg_e r)
721{
722 dr_gcregs_mask &= ~(1 << r);
723 dr_gcregs_dirty &= ~(1 << r);
724}
725
726static void gconst_clean(void)
727{
728 int i;
729
730 for (i = 0; i < ARRAY_SIZE(dr_gcregs); i++)
731 if (dr_gcregs_dirty & (1 << i)) {
732 // using RC_GR_READ here: it will call gconst_try_read,
733 // cache the reg and mark it dirty.
734 rcache_get_reg_(i, RC_GR_READ, 0);
735 }
736}
737
738static void gconst_invalidate(void)
739{
740 dr_gcregs_mask = dr_gcregs_dirty = 0;
741}
742
c18edb34 743static u16 rcache_counter;
744
745static temp_reg_t *rcache_evict(void)
41397701 746{
c18edb34 747 // evict reg with oldest stamp
748 int i, oldest = -1;
749 u16 min_stamp = (u16)-1;
750
751 for (i = 0; i < ARRAY_SIZE(reg_temp); i++) {
23686515 752 if (reg_temp[i].type == HR_CACHED && !(reg_temp[i].flags & HRF_LOCKED) &&
753 reg_temp[i].stamp <= min_stamp) {
754 min_stamp = reg_temp[i].stamp;
755 oldest = i;
756 }
c18edb34 757 }
758
759 if (oldest == -1) {
80599a42 760 printf("no registers to evict, aborting\n");
c18edb34 761 exit(1);
762 }
763
764 i = oldest;
23686515 765 if (reg_temp[i].type == HR_CACHED) {
766 if (reg_temp[i].flags & HRF_DIRTY)
767 // writeback
768 emith_ctx_write(reg_temp[i].hreg, reg_temp[i].greg * 4);
769 gconst_check_evict(reg_temp[i].greg);
c18edb34 770 }
771
23686515 772 reg_temp[i].type = HR_FREE;
773 reg_temp[i].flags = 0;
c18edb34 774 return &reg_temp[i];
679af8a3 775}
776
23686515 777static int get_reg_static(sh2_reg_e r, rc_gr_mode mode)
778{
779 int i = reg_map_g2h[r];
780 if (i != -1) {
781 if (mode != RC_GR_WRITE)
782 gconst_try_read(i, r);
783 }
784 return i;
785}
c18edb34 786
80599a42 787// note: must not be called when doing conditional code
23686515 788static int rcache_get_reg_(sh2_reg_e r, rc_gr_mode mode, int do_locking)
679af8a3 789{
c18edb34 790 temp_reg_t *tr;
23686515 791 int i, ret;
c18edb34 792
23686515 793 // maybe statically mapped?
794 ret = get_reg_static(r, mode);
795 if (ret != -1)
796 goto end;
679af8a3 797
c18edb34 798 rcache_counter++;
799
800 // maybe already cached?
23686515 801 // if so, prefer against gconst (they must be in sync)
c18edb34 802 for (i = ARRAY_SIZE(reg_temp) - 1; i >= 0; i--) {
23686515 803 if (reg_temp[i].type == HR_CACHED && reg_temp[i].greg == r) {
c18edb34 804 reg_temp[i].stamp = rcache_counter;
805 if (mode != RC_GR_READ)
23686515 806 reg_temp[i].flags |= HRF_DIRTY;
807 ret = reg_temp[i].hreg;
808 goto end;
c18edb34 809 }
679af8a3 810 }
811
c18edb34 812 // use any free reg
813 for (i = ARRAY_SIZE(reg_temp) - 1; i >= 0; i--) {
23686515 814 if (reg_temp[i].type == HR_FREE) {
c18edb34 815 tr = &reg_temp[i];
816 goto do_alloc;
817 }
818 }
819
820 tr = rcache_evict();
821
822do_alloc:
23686515 823 tr->type = HR_CACHED;
824 if (do_locking)
825 tr->flags |= HRF_LOCKED;
826 if (mode != RC_GR_READ)
827 tr->flags |= HRF_DIRTY;
828 tr->greg = r;
c18edb34 829 tr->stamp = rcache_counter;
23686515 830 ret = tr->hreg;
831
832 if (mode != RC_GR_WRITE) {
833 if (gconst_check(r)) {
834 if (gconst_try_read(ret, r))
835 tr->flags |= HRF_DIRTY;
836 }
837 else
838 emith_ctx_read(tr->hreg, r * 4);
839 }
840
841end:
842 if (mode != RC_GR_READ)
843 gconst_kill(r);
844
845 return ret;
846}
847
848static int rcache_get_reg(sh2_reg_e r, rc_gr_mode mode)
849{
850 return rcache_get_reg_(r, mode, 1);
679af8a3 851}
852
c18edb34 853static int rcache_get_tmp(void)
679af8a3 854{
c18edb34 855 temp_reg_t *tr;
856 int i;
857
858 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
23686515 859 if (reg_temp[i].type == HR_FREE) {
c18edb34 860 tr = &reg_temp[i];
861 goto do_alloc;
862 }
863
864 tr = rcache_evict();
865
866do_alloc:
867 tr->type = HR_TEMP;
23686515 868 return tr->hreg;
c18edb34 869}
870
80599a42 871static int rcache_get_arg_id(int arg)
872{
873 int i, r = 0;
874 host_arg2reg(r, arg);
875
876 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
23686515 877 if (reg_temp[i].hreg == r)
80599a42 878 break;
879
04092e32 880 if (i == ARRAY_SIZE(reg_temp)) // can't happen
881 exit(1);
80599a42 882
23686515 883 if (reg_temp[i].type == HR_CACHED) {
80599a42 884 // writeback
23686515 885 if (reg_temp[i].flags & HRF_DIRTY)
886 emith_ctx_write(reg_temp[i].hreg, reg_temp[i].greg * 4);
887 gconst_check_evict(reg_temp[i].greg);
80599a42 888 }
889 else if (reg_temp[i].type == HR_TEMP) {
890 printf("arg %d reg %d already used, aborting\n", arg, r);
891 exit(1);
892 }
893
23686515 894 reg_temp[i].type = HR_FREE;
895 reg_temp[i].flags = 0;
896
80599a42 897 return i;
898}
899
900// get a reg to be used as function arg
80599a42 901static int rcache_get_tmp_arg(int arg)
902{
903 int id = rcache_get_arg_id(arg);
904 reg_temp[id].type = HR_TEMP;
905
23686515 906 return reg_temp[id].hreg;
80599a42 907}
908
23686515 909// same but caches a reg. RC_GR_READ only.
80599a42 910static int rcache_get_reg_arg(int arg, sh2_reg_e r)
911{
912 int i, srcr, dstr, dstid;
04092e32 913 int dirty = 0, src_dirty = 0;
80599a42 914
915 dstid = rcache_get_arg_id(arg);
23686515 916 dstr = reg_temp[dstid].hreg;
80599a42 917
918 // maybe already statically mapped?
23686515 919 srcr = get_reg_static(r, RC_GR_READ);
80599a42 920 if (srcr != -1)
921 goto do_cache;
922
923 // maybe already cached?
924 for (i = ARRAY_SIZE(reg_temp) - 1; i >= 0; i--) {
23686515 925 if ((reg_temp[i].type == HR_CACHED) &&
926 reg_temp[i].greg == r)
80599a42 927 {
23686515 928 srcr = reg_temp[i].hreg;
04092e32 929 if (reg_temp[i].flags & HRF_DIRTY)
930 src_dirty = 1;
80599a42 931 goto do_cache;
932 }
933 }
934
935 // must read
936 srcr = dstr;
23686515 937 if (gconst_check(r)) {
938 if (gconst_try_read(srcr, r))
939 dirty = 1;
940 }
941 else
942 emith_ctx_read(srcr, r * 4);
80599a42 943
944do_cache:
23686515 945 if (dstr != srcr)
80599a42 946 emith_move_r_r(dstr, srcr);
04092e32 947#if 1
948 else
949 dirty |= src_dirty;
950
951 if (dirty)
952 // must clean, callers might want to modify the arg before call
953 emith_ctx_write(dstr, r * 4);
954#else
955 if (dirty)
956 reg_temp[dstid].flags |= HRF_DIRTY;
957#endif
80599a42 958
959 reg_temp[dstid].stamp = ++rcache_counter;
960 reg_temp[dstid].type = HR_CACHED;
23686515 961 reg_temp[dstid].greg = r;
962 reg_temp[dstid].flags |= HRF_LOCKED;
80599a42 963 return dstr;
964}
965
c18edb34 966static void rcache_free_tmp(int hr)
967{
968 int i;
969 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
23686515 970 if (reg_temp[i].hreg == hr)
c18edb34 971 break;
972
80599a42 973 if (i == ARRAY_SIZE(reg_temp) || reg_temp[i].type != HR_TEMP) {
c18edb34 974 printf("rcache_free_tmp fail: #%i hr %d, type %d\n", i, hr, reg_temp[i].type);
80599a42 975 return;
976 }
977
978 reg_temp[i].type = HR_FREE;
23686515 979 reg_temp[i].flags = 0;
980}
981
982static void rcache_unlock(int hr)
983{
984 int i;
985 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
986 if (reg_temp[i].type == HR_CACHED && reg_temp[i].hreg == hr)
987 reg_temp[i].flags &= ~HRF_LOCKED;
988}
989
990static void rcache_unlock_all(void)
991{
992 int i;
993 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
994 reg_temp[i].flags &= ~HRF_LOCKED;
c18edb34 995}
996
6d797957 997static inline u32 rcache_used_hreg_mask(void)
998{
999 u32 mask = 0;
1000 int i;
1001
1002 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
1003 if (reg_temp[i].type != HR_FREE)
1004 mask |= 1 << reg_temp[i].hreg;
1005
1006 return mask;
1007}
1008
80599a42 1009static void rcache_clean(void)
c18edb34 1010{
1011 int i;
23686515 1012 gconst_clean();
1013
80599a42 1014 for (i = 0; i < ARRAY_SIZE(reg_temp); i++)
23686515 1015 if (reg_temp[i].type == HR_CACHED && (reg_temp[i].flags & HRF_DIRTY)) {
c18edb34 1016 // writeback
23686515 1017 emith_ctx_write(reg_temp[i].hreg, reg_temp[i].greg * 4);
1018 reg_temp[i].flags &= ~HRF_DIRTY;
c18edb34 1019 }
80599a42 1020}
1021
1022static void rcache_invalidate(void)
1023{
1024 int i;
23686515 1025 for (i = 0; i < ARRAY_SIZE(reg_temp); i++) {
c18edb34 1026 reg_temp[i].type = HR_FREE;
23686515 1027 reg_temp[i].flags = 0;
1028 }
c18edb34 1029 rcache_counter = 0;
23686515 1030
1031 gconst_invalidate();
c18edb34 1032}
1033
80599a42 1034static void rcache_flush(void)
1035{
1036 rcache_clean();
1037 rcache_invalidate();
1038}
1039
c18edb34 1040// ---------------------------------------------------------------
1041
23686515 1042static int emit_get_rbase_and_offs(u32 a, u32 *offs)
1043{
23686515 1044 u32 mask = 0;
a2b8c5a5 1045 int poffs;
23686515 1046 int hr;
1047
a2b8c5a5 1048 poffs = dr_ctx_get_mem_ptr(a, &mask);
23686515 1049 if (poffs == -1)
1050 return -1;
1051
a2b8c5a5 1052 // XXX: could use some related reg
23686515 1053 hr = rcache_get_tmp();
1054 emith_ctx_read(hr, poffs);
1055 emith_add_r_imm(hr, a & mask & ~0xff);
1056 *offs = a & 0xff; // XXX: ARM oriented..
1057 return hr;
1058}
1059
c18edb34 1060static void emit_move_r_imm32(sh2_reg_e dst, u32 imm)
1061{
23686515 1062#if PROPAGATE_CONSTANTS
1063 gconst_new(dst, imm);
1064#else
c18edb34 1065 int hr = rcache_get_reg(dst, RC_GR_WRITE);
1066 emith_move_r_imm(hr, imm);
23686515 1067#endif
c18edb34 1068}
1069
1070static void emit_move_r_r(sh2_reg_e dst, sh2_reg_e src)
1071{
1072 int hr_d = rcache_get_reg(dst, RC_GR_WRITE);
1073 int hr_s = rcache_get_reg(src, RC_GR_READ);
1074
1075 emith_move_r_r(hr_d, hr_s);
679af8a3 1076}
1077
52d759c3 1078// T must be clear, and comparison done just before this
1079static void emit_or_t_if_eq(int srr)
1080{
1081 EMITH_SJMP_START(DCOND_NE);
1082 emith_or_r_imm_c(DCOND_EQ, srr, T);
1083 EMITH_SJMP_END(DCOND_NE);
1084}
1085
80599a42 1086// arguments must be ready
1087// reg cache must be clean before call
23686515 1088static int emit_memhandler_read_(int size, int ram_check)
679af8a3 1089{
b081408f 1090 int arg0, arg1;
1091 host_arg2reg(arg0, 0);
1092
23686515 1093 rcache_clean();
1094
b081408f 1095 // must writeback cycles for poll detection stuff
23686515 1096 // FIXME: rm
b081408f 1097 if (reg_map_g2h[SHR_SR] != -1)
1098 emith_ctx_write(reg_map_g2h[SHR_SR], SHR_SR * 4);
23686515 1099
b081408f 1100 arg1 = rcache_get_tmp_arg(1);
1101 emith_move_r_r(arg1, CONTEXT_REG);
1102
5686d931 1103#ifndef PDB_NET
23686515 1104 if (ram_check && Pico.rom == (void *)0x02000000 && Pico32xMem->sdram == (void *)0x06000000) {
b081408f 1105 int tmp = rcache_get_tmp();
1106 emith_and_r_r_imm(tmp, arg0, 0xfb000000);
1107 emith_cmp_r_imm(tmp, 0x02000000);
1108 switch (size) {
1109 case 0: // 8
1110 EMITH_SJMP3_START(DCOND_NE);
1111 emith_eor_r_imm_c(DCOND_EQ, arg0, 1);
1112 emith_read8_r_r_offs_c(DCOND_EQ, arg0, arg0, 0);
1113 EMITH_SJMP3_MID(DCOND_NE);
5686d931 1114 emith_call_cond(DCOND_NE, sh2_drc_read8);
b081408f 1115 EMITH_SJMP3_END();
1116 break;
1117 case 1: // 16
1118 EMITH_SJMP3_START(DCOND_NE);
1119 emith_read16_r_r_offs_c(DCOND_EQ, arg0, arg0, 0);
1120 EMITH_SJMP3_MID(DCOND_NE);
5686d931 1121 emith_call_cond(DCOND_NE, sh2_drc_read16);
b081408f 1122 EMITH_SJMP3_END();
1123 break;
1124 case 2: // 32
1125 EMITH_SJMP3_START(DCOND_NE);
1126 emith_read_r_r_offs_c(DCOND_EQ, arg0, arg0, 0);
1127 emith_ror_c(DCOND_EQ, arg0, arg0, 16);
1128 EMITH_SJMP3_MID(DCOND_NE);
5686d931 1129 emith_call_cond(DCOND_NE, sh2_drc_read32);
b081408f 1130 EMITH_SJMP3_END();
1131 break;
1132 }
1133 }
1134 else
1135#endif
1136 {
1137 switch (size) {
1138 case 0: // 8
5686d931 1139 emith_call(sh2_drc_read8);
b081408f 1140 break;
1141 case 1: // 16
5686d931 1142 emith_call(sh2_drc_read16);
b081408f 1143 break;
1144 case 2: // 32
5686d931 1145 emith_call(sh2_drc_read32);
b081408f 1146 break;
1147 }
679af8a3 1148 }
80599a42 1149 rcache_invalidate();
97e95a29 1150
1151 if (reg_map_g2h[SHR_SR] != -1)
1152 emith_ctx_read(reg_map_g2h[SHR_SR], SHR_SR * 4);
1153
80599a42 1154 // assuming arg0 and retval reg matches
1155 return rcache_get_tmp_arg(0);
1156}
679af8a3 1157
23686515 1158static int emit_memhandler_read(int size)
1159{
1160 return emit_memhandler_read_(size, 1);
1161}
1162
1163static int emit_memhandler_read_rr(sh2_reg_e rd, sh2_reg_e rs, u32 offs, int size)
1164{
1165 int hr, hr2, ram_check = 1;
1166 u32 val, offs2;
1167
1168 if (gconst_get(rs, &val)) {
1169 hr = emit_get_rbase_and_offs(val + offs, &offs2);
1170 if (hr != -1) {
1171 hr2 = rcache_get_reg(rd, RC_GR_WRITE);
1172 switch (size) {
1173 case 0: // 8
1174 emith_read8_r_r_offs(hr2, hr, offs2 ^ 1);
1175 emith_sext(hr2, hr2, 8);
1176 break;
1177 case 1: // 16
1178 emith_read16_r_r_offs(hr2, hr, offs2);
1179 emith_sext(hr2, hr2, 16);
1180 break;
1181 case 2: // 32
1182 emith_read_r_r_offs(hr2, hr, offs2);
1183 emith_ror(hr2, hr2, 16);
1184 break;
1185 }
1186 rcache_free_tmp(hr);
1187 return hr2;
1188 }
1189
1190 ram_check = 0;
1191 }
1192
1193 hr = rcache_get_reg_arg(0, rs);
1194 if (offs != 0)
1195 emith_add_r_imm(hr, offs);
1196 hr = emit_memhandler_read_(size, ram_check);
1197 hr2 = rcache_get_reg(rd, RC_GR_WRITE);
1198 if (size != 2) {
1199 emith_sext(hr2, hr, (size == 1) ? 16 : 8);
1200 } else
1201 emith_move_r_r(hr2, hr);
1202 rcache_free_tmp(hr);
1203
1204 return hr2;
1205}
1206
d056bef8 1207static void emit_memhandler_write(int size, u32 pc)
80599a42 1208{
1209 int ctxr;
1210 host_arg2reg(ctxr, 2);
97e95a29 1211 if (reg_map_g2h[SHR_SR] != -1)
1212 emith_ctx_write(reg_map_g2h[SHR_SR], SHR_SR * 4);
1213
6976a547 1214 rcache_clean();
1215
80599a42 1216 switch (size) {
1217 case 0: // 8
e05b81fc 1218 // XXX: consider inlining sh2_drc_write8
d056bef8 1219 emith_call(sh2_drc_write8);
80599a42 1220 break;
1221 case 1: // 16
d056bef8 1222 emith_call(sh2_drc_write16);
80599a42 1223 break;
1224 case 2: // 32
e05b81fc 1225 emith_move_r_r(ctxr, CONTEXT_REG);
5686d931 1226 emith_call(sh2_drc_write32);
80599a42 1227 break;
1228 }
97e95a29 1229
d056bef8 1230 rcache_invalidate();
97e95a29 1231 if (reg_map_g2h[SHR_SR] != -1)
1232 emith_ctx_read(reg_map_g2h[SHR_SR], SHR_SR * 4);
679af8a3 1233}
80599a42 1234
52d759c3 1235// @(Rx,Ry)
1236static int emit_indirect_indexed_read(int rx, int ry, int size)
1237{
1238 int a0, t;
52d759c3 1239 a0 = rcache_get_reg_arg(0, rx);
1240 t = rcache_get_reg(ry, RC_GR_READ);
1241 emith_add_r_r(a0, t);
1242 return emit_memhandler_read(size);
1243}
1244
f0d7b1fa 1245// read @Rn, @rm
1246static void emit_indirect_read_double(u32 *rnr, u32 *rmr, int rn, int rm, int size)
1247{
1248 int tmp;
1249
f0d7b1fa 1250 rcache_get_reg_arg(0, rn);
1251 tmp = emit_memhandler_read(size);
1252 emith_ctx_write(tmp, offsetof(SH2, drc_tmp));
1253 rcache_free_tmp(tmp);
1254 tmp = rcache_get_reg(rn, RC_GR_RMW);
1255 emith_add_r_imm(tmp, 1 << size);
23686515 1256 rcache_unlock(tmp);
f0d7b1fa 1257
f0d7b1fa 1258 rcache_get_reg_arg(0, rm);
1259 *rmr = emit_memhandler_read(size);
1260 *rnr = rcache_get_tmp();
1261 emith_ctx_read(*rnr, offsetof(SH2, drc_tmp));
1262 tmp = rcache_get_reg(rm, RC_GR_RMW);
1263 emith_add_r_imm(tmp, 1 << size);
23686515 1264 rcache_unlock(tmp);
f0d7b1fa 1265}
1266
8796b7ee 1267static void emit_do_static_regs(int is_write, int tmpr)
f0d7b1fa 1268{
8796b7ee 1269 int i, r, count;
1270
1271 for (i = 0; i < ARRAY_SIZE(reg_map_g2h); i++) {
1272 r = reg_map_g2h[i];
1273 if (r == -1)
1274 continue;
1275
1276 for (count = 1; i < ARRAY_SIZE(reg_map_g2h) - 1; i++, r++) {
1277 if (reg_map_g2h[i + 1] != r + 1)
1278 break;
1279 count++;
1280 }
1281
1282 if (count > 1) {
1283 // i, r point to last item
1284 if (is_write)
1285 emith_ctx_write_multiple(r - count + 1, (i - count + 1) * 4, count, tmpr);
1286 else
1287 emith_ctx_read_multiple(r - count + 1, (i - count + 1) * 4, count, tmpr);
1288 } else {
1289 if (is_write)
1290 emith_ctx_write(r, i * 4);
1291 else
1292 emith_ctx_read(r, i * 4);
1293 }
f0d7b1fa 1294 }
1295}
1296
e05b81fc 1297static void emit_block_entry(void)
f0d7b1fa 1298{
c25d78ee 1299 int arg0;
8796b7ee 1300
e05b81fc 1301 host_arg2reg(arg0, 0);
c25d78ee 1302
1303#if (DRC_DEBUG & 8) || defined(PDB)
1304 int arg1, arg2;
e05b81fc 1305 host_arg2reg(arg1, 1);
1306 host_arg2reg(arg2, 2);
8796b7ee 1307
5686d931 1308 emit_do_static_regs(1, arg2);
e05b81fc 1309 emith_move_r_r(arg1, CONTEXT_REG);
1310 emith_move_r_r(arg2, rcache_get_reg(SHR_SR, RC_GR_READ));
5686d931 1311 emith_call(sh2_drc_log_entry);
e05b81fc 1312 rcache_invalidate();
1313#endif
1314 emith_tst_r_r(arg0, arg0);
1315 EMITH_SJMP_START(DCOND_EQ);
1316 emith_jump_reg_c(DCOND_NE, arg0);
1317 EMITH_SJMP_END(DCOND_EQ);
1318}
8796b7ee 1319
18b94127 1320#define DELAY_SAVE_T(sr) { \
1321 emith_bic_r_imm(sr, T_save); \
1322 emith_tst_r_imm(sr, T); \
1323 EMITH_SJMP_START(DCOND_EQ); \
1324 emith_or_r_imm_c(DCOND_NE, sr, T_save); \
1325 EMITH_SJMP_END(DCOND_EQ); \
18b94127 1326}
e898de13 1327
e05b81fc 1328#define FLUSH_CYCLES(sr) \
1329 if (cycles > 0) { \
1330 emith_sub_r_imm(sr, cycles << 12); \
1331 cycles = 0; \
1332 }
1333
00faec9c 1334static void *dr_get_pc_base(u32 pc, int is_slave);
18b94127 1335
e05b81fc 1336static void REGPARM(2) *sh2_translate(SH2 *sh2, int tcache_id)
679af8a3 1337{
18b94127 1338 u32 branch_target_pc[MAX_LOCAL_BRANCHES];
a2b8c5a5 1339 void *branch_target_ptr[MAX_LOCAL_BRANCHES];
18b94127 1340 int branch_target_count = 0;
1341 void *branch_patch_ptr[MAX_LOCAL_BRANCHES];
1342 u32 branch_patch_pc[MAX_LOCAL_BRANCHES];
1343 int branch_patch_count = 0;
04092e32 1344 u32 literal_addr[MAX_LITERALS];
1345 int literal_addr_count = 0;
e1553677 1346 u8 op_flags[BLOCK_INSN_LIMIT];
18b94127 1347 struct {
18b94127 1348 u32 test_irq:1;
bf092a36 1349 u32 pending_branch_direct:1;
1350 u32 pending_branch_indirect:1;
18b94127 1351 } drcf = { 0, };
1352
bf092a36 1353 // PC of current, first, last SH2 insn
1354 u32 pc, base_pc, end_pc;
1355 u32 end_literals;
228ee974 1356 void *block_entry_ptr;
1357 struct block_desc *block;
23686515 1358 u16 *dr_pc_base;
bf092a36 1359 struct op_data *opd;
18b94127 1360 int blkid_main = 0;
23686515 1361 int skip_op = 0;
18b94127 1362 u32 tmp, tmp2;
1363 int cycles;
228ee974 1364 int i, v;
18b94127 1365 int op;
18b94127 1366
1367 base_pc = sh2->pc;
679af8a3 1368
23686515 1369 // get base/validate PC
1370 dr_pc_base = dr_get_pc_base(base_pc, sh2->is_slave);
1371 if (dr_pc_base == (void *)-1) {
18b94127 1372 printf("invalid PC, aborting: %08x\n", base_pc);
f4bb5d6b 1373 // FIXME: be less destructive
1374 exit(1);
1375 }
1376
f4bb5d6b 1377 tcache_ptr = tcache_ptrs[tcache_id];
f4bb5d6b 1378
18b94127 1379 // predict tcache overflow
f4bb5d6b 1380 tmp = tcache_ptr - tcache_bases[tcache_id];
44e6452e 1381 if (tmp > tcache_sizes[tcache_id] - MAX_BLOCK_SIZE) {
fcdefcf6 1382 dbg(1, "tcache %d overflow", tcache_id);
18b94127 1383 return NULL;
44e6452e 1384 }
18b94127 1385
bf092a36 1386 // initial passes to disassemble and analyze the block
1387 scan_block(base_pc, sh2->is_slave, op_flags, &end_pc, &end_literals);
569420b0 1388
bf092a36 1389 block = dr_add_block(base_pc, end_literals, sh2->is_slave, &blkid_main);
228ee974 1390 if (block == NULL)
569420b0 1391 return NULL;
1392
228ee974 1393 block_entry_ptr = tcache_ptr;
4943816b 1394 dbg(2, "== %csh2 block #%d,%d %08x-%08x -> %p", sh2->is_slave ? 's' : 'm',
228ee974 1395 tcache_id, blkid_main, base_pc, end_pc, block_entry_ptr);
18b94127 1396
00a725a8 1397 dr_link_blocks(&block->entryp[0], tcache_id);
44e6452e 1398
00faec9c 1399 // collect branch_targets that don't land on delay slots
bf092a36 1400 for (pc = base_pc, i = 0; pc < end_pc; i++, pc += 2) {
1401 if (!(op_flags[i] & OF_BTARGET))
00faec9c 1402 continue;
bf092a36 1403 if (op_flags[i] & OF_DELAY_OP) {
1404 op_flags[i] &= ~OF_BTARGET;
18b94127 1405 continue;
1406 }
00faec9c 1407 ADD_TO_ARRAY(branch_target_pc, branch_target_count, pc, break);
e898de13 1408 }
c25d78ee 1409
c25d78ee 1410 if (branch_target_count > 0) {
1411 memset(branch_target_ptr, 0, sizeof(branch_target_ptr[0]) * branch_target_count);
c25d78ee 1412 }
679af8a3 1413
6976a547 1414 // clear stale state after compile errors
1415 rcache_invalidate();
1416
18b94127 1417 // -------------------------------------------------
bf092a36 1418 // 3rd pass: actual compilation
18b94127 1419 pc = base_pc;
bf092a36 1420 cycles = 0;
1421 for (i = 0; pc < end_pc; i++)
679af8a3 1422 {
bf092a36 1423 u32 delay_dep_fw = 0, delay_dep_bk = 0;
18b94127 1424 u32 tmp3, tmp4, sr;
1425
bf092a36 1426 opd = &ops[i];
23686515 1427 op = FETCH_OP(pc);
1428
bf092a36 1429#if (DRC_DEBUG & 2)
1430 insns_compiled++;
1431#endif
1432#if (DRC_DEBUG & 4)
1433 DasmSH2(sh2dasm_buff, pc, op);
1434 printf("%c%08x %04x %s\n", (op_flags[i] & OF_BTARGET) ? '*' : ' ',
1435 pc, op, sh2dasm_buff);
1436#endif
1437
1438 if ((op_flags[i] & OF_BTARGET) || pc == base_pc)
18b94127 1439 {
a2b8c5a5 1440 if (pc != base_pc)
18b94127 1441 {
18b94127 1442 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
e05b81fc 1443 FLUSH_CYCLES(sr);
bf092a36 1444 rcache_flush();
18b94127 1445
bf092a36 1446 // make block entry
228ee974 1447 v = block->entry_count;
1448 if (v < ARRAY_SIZE(block->entryp)) {
1449 block->entryp[v].pc = pc;
1450 block->entryp[v].tcache_ptr = tcache_ptr;
00a725a8 1451 block->entryp[v].links = NULL;
228ee974 1452#if (DRC_DEBUG & 2)
1453 block->entryp[v].block = block;
1454#endif
1455 add_to_hashlist(&block->entryp[v], tcache_id);
1456 block->entry_count++;
04092e32 1457
bf092a36 1458 dbg(2, "-- %csh2 block #%d,%d entry %08x -> %p",
1459 sh2->is_slave ? 's' : 'm', tcache_id, blkid_main,
1460 pc, tcache_ptr);
18b94127 1461
00a725a8 1462 // since we made a block entry, link any other blocks
1463 // that jump to current pc
1464 dr_link_blocks(&block->entryp[v], tcache_id);
228ee974 1465 }
1466 else {
1467 dbg(1, "too many entryp for block #%d,%d pc=%08x",
1468 tcache_id, blkid_main, pc);
1469 }
bf092a36 1470
1471 do_host_disasm(tcache_id);
18b94127 1472 }
bf092a36 1473
1474 v = find_in_array(branch_target_pc, branch_target_count, pc);
1475 if (v >= 0)
1476 branch_target_ptr[v] = tcache_ptr;
18b94127 1477
1478 // must update PC
1479 emit_move_r_imm32(SHR_PC, pc);
1480 rcache_clean();
1481
1482 // check cycles
1483 sr = rcache_get_reg(SHR_SR, RC_GR_READ);
1484 emith_cmp_r_imm(sr, 0);
1485 emith_jump_cond(DCOND_LE, sh2_drc_exit);
23686515 1486 do_host_disasm(tcache_id);
04092e32 1487 rcache_unlock_all();
18b94127 1488 }
e898de13 1489
00faec9c 1490#ifdef DRC_CMP
bf092a36 1491 if (!(op_flags[i] & OF_DELAY_OP)) {
00faec9c 1492 emit_move_r_imm32(SHR_PC, pc);
1493 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1494 FLUSH_CYCLES(sr);
6d797957 1495 rcache_clean();
1496
1497 tmp = rcache_used_hreg_mask();
1498 emith_save_caller_regs(tmp);
00faec9c 1499 emit_do_static_regs(1, 0);
1500 emith_pass_arg_r(0, CONTEXT_REG);
1501 emith_call(do_sh2_cmp);
6d797957 1502 emith_restore_caller_regs(tmp);
00faec9c 1503 }
679af8a3 1504#endif
679af8a3 1505
1506 pc += 2;
679af8a3 1507
23686515 1508 if (skip_op > 0) {
1509 skip_op--;
1510 continue;
1511 }
1512
bf092a36 1513 if (op_flags[i] & OF_DELAY_OP)
1514 {
1515 // handle delay slot dependencies
1516 delay_dep_fw = opd->dest & ops[i-1].source;
1517 delay_dep_bk = opd->source & ops[i-1].dest;
1518 if (delay_dep_fw & BITMASK1(SHR_T)) {
1519 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1520 DELAY_SAVE_T(sr);
1521 }
1522 if (delay_dep_fw & ~BITMASK1(SHR_T))
1523 dbg(1, "unhandled delay_dep_fw: %x", delay_dep_fw & ~BITMASK1(SHR_T));
1524 if (delay_dep_bk)
1525 dbg(1, "unhandled delay_dep_bk: %x", delay_dep_bk);
1526 }
1527
1528 switch (opd->op)
1529 {
1530 case OP_BRANCH:
1531 case OP_BRANCH_CT:
1532 case OP_BRANCH_CF:
1533 if (opd->dest & BITMASK1(SHR_PR))
1534 emit_move_r_imm32(SHR_PR, pc + 2);
1535 drcf.pending_branch_direct = 1;
1536 goto end_op;
1537
1538 case OP_BRANCH_R:
1539 if (opd->dest & BITMASK1(SHR_PR))
1540 emit_move_r_imm32(SHR_PR, pc + 2);
1541 emit_move_r_r(SHR_PC, opd->rm);
1542 drcf.pending_branch_indirect = 1;
1543 goto end_op;
1544
1545 case OP_BRANCH_RF:
1546 tmp = rcache_get_reg(SHR_PC, RC_GR_WRITE);
1547 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1548 if (opd->dest & BITMASK1(SHR_PR)) {
1549 tmp3 = rcache_get_reg(SHR_PR, RC_GR_WRITE);
1550 emith_move_r_imm(tmp3, pc + 2);
1551 emith_add_r_r_r(tmp, tmp2, tmp3);
1552 }
1553 else {
1554 emith_move_r_r(tmp, tmp2);
1555 emith_add_r_imm(tmp, pc + 2);
1556 }
1557 drcf.pending_branch_indirect = 1;
1558 goto end_op;
1559
1560 case OP_SLEEP:
1561 printf("TODO sleep\n");
1562 goto end_op;
1563
1564 case OP_RTE:
1565 // pop PC
1566 emit_memhandler_read_rr(SHR_PC, SHR_SP, 0, 2);
1567 // pop SR
1568 tmp = rcache_get_reg_arg(0, SHR_SP);
1569 emith_add_r_imm(tmp, 4);
1570 tmp = emit_memhandler_read(2);
1571 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1572 emith_write_sr(sr, tmp);
1573 rcache_free_tmp(tmp);
1574 tmp = rcache_get_reg(SHR_SP, RC_GR_RMW);
1575 emith_add_r_imm(tmp, 4*2);
1576 drcf.test_irq = 1;
1577 drcf.pending_branch_indirect = 1;
1578 break;
1579 }
1580
679af8a3 1581 switch ((op >> 12) & 0x0f)
1582 {
3863edbd 1583 /////////////////////////////////////////////
679af8a3 1584 case 0x00:
80599a42 1585 switch (op & 0x0f)
1586 {
1587 case 0x02:
1588 tmp = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
1589 switch (GET_Fx())
1590 {
1591 case 0: // STC SR,Rn 0000nnnn00000010
1592 tmp2 = SHR_SR;
1593 break;
1594 case 1: // STC GBR,Rn 0000nnnn00010010
1595 tmp2 = SHR_GBR;
1596 break;
1597 case 2: // STC VBR,Rn 0000nnnn00100010
1598 tmp2 = SHR_VBR;
1599 break;
1600 default:
1601 goto default_;
1602 }
ed8cf79b 1603 tmp3 = rcache_get_reg(tmp2, RC_GR_READ);
1604 emith_move_r_r(tmp, tmp3);
1605 if (tmp2 == SHR_SR)
18b94127 1606 emith_clear_msb(tmp, tmp, 22); // reserved bits defined by ISA as 0
80599a42 1607 goto end_op;
80599a42 1608 case 0x04: // MOV.B Rm,@(R0,Rn) 0000nnnnmmmm0100
1609 case 0x05: // MOV.W Rm,@(R0,Rn) 0000nnnnmmmm0101
1610 case 0x06: // MOV.L Rm,@(R0,Rn) 0000nnnnmmmm0110
e05b81fc 1611 rcache_clean();
1612 tmp = rcache_get_reg_arg(1, GET_Rm());
1613 tmp2 = rcache_get_reg_arg(0, SHR_R0);
1614 tmp3 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1615 emith_add_r_r(tmp2, tmp3);
d056bef8 1616 emit_memhandler_write(op & 3, pc);
80599a42 1617 goto end_op;
1618 case 0x07:
1619 // MUL.L Rm,Rn 0000nnnnmmmm0111
1620 tmp = rcache_get_reg(GET_Rn(), RC_GR_READ);
1621 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1622 tmp3 = rcache_get_reg(SHR_MACL, RC_GR_WRITE);
1623 emith_mul(tmp3, tmp2, tmp);
80599a42 1624 goto end_op;
1625 case 0x08:
80599a42 1626 switch (GET_Fx())
1627 {
1628 case 0: // CLRT 0000000000001000
8796b7ee 1629 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1630 emith_bic_r_imm(sr, T);
80599a42 1631 break;
1632 case 1: // SETT 0000000000011000
8796b7ee 1633 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1634 emith_or_r_imm(sr, T);
80599a42 1635 break;
1636 case 2: // CLRMAC 0000000000101000
23686515 1637 emit_move_r_imm32(SHR_MACL, 0);
1638 emit_move_r_imm32(SHR_MACH, 0);
80599a42 1639 break;
1640 default:
1641 goto default_;
1642 }
1643 goto end_op;
e898de13 1644 case 0x09:
80599a42 1645 switch (GET_Fx())
1646 {
1647 case 0: // NOP 0000000000001001
80599a42 1648 break;
1649 case 1: // DIV0U 0000000000011001
8796b7ee 1650 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1651 emith_bic_r_imm(sr, M|Q|T);
80599a42 1652 break;
1653 case 2: // MOVT Rn 0000nnnn00101001
8796b7ee 1654 sr = rcache_get_reg(SHR_SR, RC_GR_READ);
80599a42 1655 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
8796b7ee 1656 emith_clear_msb(tmp2, sr, 31);
80599a42 1657 break;
1658 default:
1659 goto default_;
1660 }
1661 goto end_op;
1662 case 0x0a:
1663 tmp = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
1664 switch (GET_Fx())
1665 {
1666 case 0: // STS MACH,Rn 0000nnnn00001010
ed8cf79b 1667 tmp2 = SHR_MACH;
80599a42 1668 break;
1669 case 1: // STS MACL,Rn 0000nnnn00011010
ed8cf79b 1670 tmp2 = SHR_MACL;
80599a42 1671 break;
1672 case 2: // STS PR,Rn 0000nnnn00101010
ed8cf79b 1673 tmp2 = SHR_PR;
80599a42 1674 break;
1675 default:
1676 goto default_;
1677 }
ed8cf79b 1678 tmp2 = rcache_get_reg(tmp2, RC_GR_READ);
80599a42 1679 emith_move_r_r(tmp, tmp2);
e898de13 1680 goto end_op;
80599a42 1681 case 0x0c: // MOV.B @(R0,Rm),Rn 0000nnnnmmmm1100
1682 case 0x0d: // MOV.W @(R0,Rm),Rn 0000nnnnmmmm1101
1683 case 0x0e: // MOV.L @(R0,Rm),Rn 0000nnnnmmmm1110
52d759c3 1684 tmp = emit_indirect_indexed_read(SHR_R0, GET_Rm(), op & 3);
80599a42 1685 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
80599a42 1686 if ((op & 3) != 2) {
1687 emith_sext(tmp2, tmp, (op & 1) ? 16 : 8);
1688 } else
1689 emith_move_r_r(tmp2, tmp);
52d759c3 1690 rcache_free_tmp(tmp);
80599a42 1691 goto end_op;
1692 case 0x0f: // MAC.L @Rm+,@Rn+ 0000nnnnmmmm1111
f0d7b1fa 1693 emit_indirect_read_double(&tmp, &tmp2, GET_Rn(), GET_Rm(), 2);
f0d7b1fa 1694 tmp4 = rcache_get_reg(SHR_MACH, RC_GR_RMW);
1695 /* MS 16 MAC bits unused if saturated */
23686515 1696 sr = rcache_get_reg(SHR_SR, RC_GR_READ);
8796b7ee 1697 emith_tst_r_imm(sr, S);
f0d7b1fa 1698 EMITH_SJMP_START(DCOND_EQ);
1699 emith_clear_msb_c(DCOND_NE, tmp4, tmp4, 16);
1700 EMITH_SJMP_END(DCOND_EQ);
23686515 1701 rcache_unlock(sr);
f0d7b1fa 1702 tmp3 = rcache_get_reg(SHR_MACL, RC_GR_RMW); // might evict SR
1703 emith_mula_s64(tmp3, tmp4, tmp, tmp2);
f0d7b1fa 1704 rcache_free_tmp(tmp2);
8796b7ee 1705 sr = rcache_get_reg(SHR_SR, RC_GR_READ); // reget just in case
1706 emith_tst_r_imm(sr, S);
1707
1708 EMITH_JMP_START(DCOND_EQ);
1709 emith_asr(tmp, tmp4, 15);
1710 emith_cmp_r_imm(tmp, -1); // negative overflow (0x80000000..0xffff7fff)
1711 EMITH_SJMP_START(DCOND_GE);
1712 emith_move_r_imm_c(DCOND_LT, tmp4, 0x8000);
1713 emith_move_r_imm_c(DCOND_LT, tmp3, 0x0000);
1714 EMITH_SJMP_END(DCOND_GE);
1715 emith_cmp_r_imm(tmp, 0); // positive overflow (0x00008000..0x7fffffff)
1716 EMITH_SJMP_START(DCOND_LE);
1717 emith_move_r_imm_c(DCOND_GT, tmp4, 0x00007fff);
1718 emith_move_r_imm_c(DCOND_GT, tmp3, 0xffffffff);
1719 EMITH_SJMP_END(DCOND_LE);
1720 EMITH_JMP_END(DCOND_EQ);
1721
1722 rcache_free_tmp(tmp);
f0d7b1fa 1723 goto end_op;
80599a42 1724 }
1725 goto default_;
1726
3863edbd 1727 /////////////////////////////////////////////
80599a42 1728 case 0x01:
1729 // MOV.L Rm,@(disp,Rn) 0001nnnnmmmmdddd
1730 rcache_clean();
1731 tmp = rcache_get_reg_arg(0, GET_Rn());
1732 tmp2 = rcache_get_reg_arg(1, GET_Rm());
23686515 1733 if (op & 0x0f)
1734 emith_add_r_imm(tmp, (op & 0x0f) * 4);
d056bef8 1735 emit_memhandler_write(2, pc);
80599a42 1736 goto end_op;
1737
1738 case 0x02:
1739 switch (op & 0x0f)
1740 {
1741 case 0x00: // MOV.B Rm,@Rn 0010nnnnmmmm0000
1742 case 0x01: // MOV.W Rm,@Rn 0010nnnnmmmm0001
1743 case 0x02: // MOV.L Rm,@Rn 0010nnnnmmmm0010
1744 rcache_clean();
1745 rcache_get_reg_arg(0, GET_Rn());
1746 rcache_get_reg_arg(1, GET_Rm());
d056bef8 1747 emit_memhandler_write(op & 3, pc);
80599a42 1748 goto end_op;
1749 case 0x04: // MOV.B Rm,@–Rn 0010nnnnmmmm0100
1750 case 0x05: // MOV.W Rm,@–Rn 0010nnnnmmmm0101
1751 case 0x06: // MOV.L Rm,@–Rn 0010nnnnmmmm0110
1752 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1753 emith_sub_r_imm(tmp, (1 << (op & 3)));
1754 rcache_clean();
1755 rcache_get_reg_arg(0, GET_Rn());
1756 rcache_get_reg_arg(1, GET_Rm());
d056bef8 1757 emit_memhandler_write(op & 3, pc);
80599a42 1758 goto end_op;
1759 case 0x07: // DIV0S Rm,Rn 0010nnnnmmmm0111
8796b7ee 1760 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
80599a42 1761 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1762 tmp3 = rcache_get_reg(GET_Rm(), RC_GR_READ);
8796b7ee 1763 emith_bic_r_imm(sr, M|Q|T);
80599a42 1764 emith_tst_r_imm(tmp2, (1<<31));
1765 EMITH_SJMP_START(DCOND_EQ);
8796b7ee 1766 emith_or_r_imm_c(DCOND_NE, sr, Q);
80599a42 1767 EMITH_SJMP_END(DCOND_EQ);
1768 emith_tst_r_imm(tmp3, (1<<31));
1769 EMITH_SJMP_START(DCOND_EQ);
8796b7ee 1770 emith_or_r_imm_c(DCOND_NE, sr, M);
80599a42 1771 EMITH_SJMP_END(DCOND_EQ);
1772 emith_teq_r_r(tmp2, tmp3);
1773 EMITH_SJMP_START(DCOND_PL);
8796b7ee 1774 emith_or_r_imm_c(DCOND_MI, sr, T);
80599a42 1775 EMITH_SJMP_END(DCOND_PL);
1776 goto end_op;
3863edbd 1777 case 0x08: // TST Rm,Rn 0010nnnnmmmm1000
8796b7ee 1778 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
3863edbd 1779 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1780 tmp3 = rcache_get_reg(GET_Rm(), RC_GR_READ);
8796b7ee 1781 emith_bic_r_imm(sr, T);
3863edbd 1782 emith_tst_r_r(tmp2, tmp3);
8796b7ee 1783 emit_or_t_if_eq(sr);
3863edbd 1784 goto end_op;
1785 case 0x09: // AND Rm,Rn 0010nnnnmmmm1001
1786 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1787 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1788 emith_and_r_r(tmp, tmp2);
1789 goto end_op;
1790 case 0x0a: // XOR Rm,Rn 0010nnnnmmmm1010
1791 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1792 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1793 emith_eor_r_r(tmp, tmp2);
1794 goto end_op;
1795 case 0x0b: // OR Rm,Rn 0010nnnnmmmm1011
1796 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1797 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1798 emith_or_r_r(tmp, tmp2);
1799 goto end_op;
1800 case 0x0c: // CMP/STR Rm,Rn 0010nnnnmmmm1100
1801 tmp = rcache_get_tmp();
1802 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1803 tmp3 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1804 emith_eor_r_r_r(tmp, tmp2, tmp3);
8796b7ee 1805 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1806 emith_bic_r_imm(sr, T);
3863edbd 1807 emith_tst_r_imm(tmp, 0x000000ff);
52d759c3 1808 emit_or_t_if_eq(tmp);
3863edbd 1809 emith_tst_r_imm(tmp, 0x0000ff00);
52d759c3 1810 emit_or_t_if_eq(tmp);
3863edbd 1811 emith_tst_r_imm(tmp, 0x00ff0000);
52d759c3 1812 emit_or_t_if_eq(tmp);
3863edbd 1813 emith_tst_r_imm(tmp, 0xff000000);
52d759c3 1814 emit_or_t_if_eq(tmp);
3863edbd 1815 rcache_free_tmp(tmp);
1816 goto end_op;
1817 case 0x0d: // XTRCT Rm,Rn 0010nnnnmmmm1101
1818 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1819 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1820 emith_lsr(tmp, tmp, 16);
f0d7b1fa 1821 emith_or_r_r_lsl(tmp, tmp2, 16);
3863edbd 1822 goto end_op;
1823 case 0x0e: // MULU.W Rm,Rn 0010nnnnmmmm1110
1824 case 0x0f: // MULS.W Rm,Rn 0010nnnnmmmm1111
1825 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1826 tmp = rcache_get_reg(SHR_MACL, RC_GR_WRITE);
1827 if (op & 1) {
1828 emith_sext(tmp, tmp2, 16);
1829 } else
1830 emith_clear_msb(tmp, tmp2, 16);
1831 tmp3 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1832 tmp2 = rcache_get_tmp();
1833 if (op & 1) {
1834 emith_sext(tmp2, tmp3, 16);
1835 } else
1836 emith_clear_msb(tmp2, tmp3, 16);
1837 emith_mul(tmp, tmp, tmp2);
1838 rcache_free_tmp(tmp2);
3863edbd 1839 goto end_op;
679af8a3 1840 }
1841 goto default_;
1842
3863edbd 1843 /////////////////////////////////////////////
1844 case 0x03:
1845 switch (op & 0x0f)
1846 {
1847 case 0x00: // CMP/EQ Rm,Rn 0011nnnnmmmm0000
1848 case 0x02: // CMP/HS Rm,Rn 0011nnnnmmmm0010
1849 case 0x03: // CMP/GE Rm,Rn 0011nnnnmmmm0011
1850 case 0x06: // CMP/HI Rm,Rn 0011nnnnmmmm0110
1851 case 0x07: // CMP/GT Rm,Rn 0011nnnnmmmm0111
8796b7ee 1852 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
3863edbd 1853 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_READ);
1854 tmp3 = rcache_get_reg(GET_Rm(), RC_GR_READ);
8796b7ee 1855 emith_bic_r_imm(sr, T);
3863edbd 1856 emith_cmp_r_r(tmp2, tmp3);
1857 switch (op & 0x07)
1858 {
1859 case 0x00: // CMP/EQ
8796b7ee 1860 emit_or_t_if_eq(sr);
3863edbd 1861 break;
1862 case 0x02: // CMP/HS
1863 EMITH_SJMP_START(DCOND_LO);
8796b7ee 1864 emith_or_r_imm_c(DCOND_HS, sr, T);
3863edbd 1865 EMITH_SJMP_END(DCOND_LO);
1866 break;
1867 case 0x03: // CMP/GE
1868 EMITH_SJMP_START(DCOND_LT);
8796b7ee 1869 emith_or_r_imm_c(DCOND_GE, sr, T);
3863edbd 1870 EMITH_SJMP_END(DCOND_LT);
1871 break;
1872 case 0x06: // CMP/HI
1873 EMITH_SJMP_START(DCOND_LS);
8796b7ee 1874 emith_or_r_imm_c(DCOND_HI, sr, T);
3863edbd 1875 EMITH_SJMP_END(DCOND_LS);
1876 break;
1877 case 0x07: // CMP/GT
1878 EMITH_SJMP_START(DCOND_LE);
8796b7ee 1879 emith_or_r_imm_c(DCOND_GT, sr, T);
3863edbd 1880 EMITH_SJMP_END(DCOND_LE);
1881 break;
1882 }
1883 goto end_op;
1884 case 0x04: // DIV1 Rm,Rn 0011nnnnmmmm0100
f0d7b1fa 1885 // Q1 = carry(Rn = (Rn << 1) | T)
1886 // if Q ^ M
1887 // Q2 = carry(Rn += Rm)
1888 // else
1889 // Q2 = carry(Rn -= Rm)
1890 // Q = M ^ Q1 ^ Q2
1891 // T = (Q == M) = !(Q ^ M) = !(Q1 ^ Q2)
1892 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1893 tmp3 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1894 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
8b4f38f4 1895 emith_tpop_carry(sr, 0);
f0d7b1fa 1896 emith_adcf_r_r(tmp2, tmp2);
8b4f38f4 1897 emith_tpush_carry(sr, 0); // keep Q1 in T for now
f0d7b1fa 1898 tmp4 = rcache_get_tmp();
1899 emith_and_r_r_imm(tmp4, sr, M);
1900 emith_eor_r_r_lsr(sr, tmp4, M_SHIFT - Q_SHIFT); // Q ^= M
1901 rcache_free_tmp(tmp4);
1902 // add or sub, invert T if carry to get Q1 ^ Q2
1903 // in: (Q ^ M) passed in Q, Q1 in T
1904 emith_sh2_div1_step(tmp2, tmp3, sr);
18b94127 1905 emith_bic_r_imm(sr, Q);
1906 emith_tst_r_imm(sr, M);
1907 EMITH_SJMP_START(DCOND_EQ);
1908 emith_or_r_imm_c(DCOND_NE, sr, Q); // Q = M
1909 EMITH_SJMP_END(DCOND_EQ);
1910 emith_tst_r_imm(sr, T);
1911 EMITH_SJMP_START(DCOND_EQ);
1912 emith_eor_r_imm_c(DCOND_NE, sr, Q); // Q = M ^ Q1 ^ Q2
1913 EMITH_SJMP_END(DCOND_EQ);
1914 emith_eor_r_imm(sr, T); // T = !(Q1 ^ Q2)
f0d7b1fa 1915 goto end_op;
3863edbd 1916 case 0x05: // DMULU.L Rm,Rn 0011nnnnmmmm0101
1917 tmp = rcache_get_reg(GET_Rn(), RC_GR_READ);
1918 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1919 tmp3 = rcache_get_reg(SHR_MACL, RC_GR_WRITE);
1920 tmp4 = rcache_get_reg(SHR_MACH, RC_GR_WRITE);
1921 emith_mul_u64(tmp3, tmp4, tmp, tmp2);
1922 goto end_op;
1923 case 0x08: // SUB Rm,Rn 0011nnnnmmmm1000
1924 case 0x0c: // ADD Rm,Rn 0011nnnnmmmm1100
1925 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1926 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1927 if (op & 4) {
1928 emith_add_r_r(tmp, tmp2);
1929 } else
1930 emith_sub_r_r(tmp, tmp2);
1931 goto end_op;
1932 case 0x0a: // SUBC Rm,Rn 0011nnnnmmmm1010
1933 case 0x0e: // ADDC Rm,Rn 0011nnnnmmmm1110
1934 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1935 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
8796b7ee 1936 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
3863edbd 1937 if (op & 4) { // adc
8b4f38f4 1938 emith_tpop_carry(sr, 0);
3863edbd 1939 emith_adcf_r_r(tmp, tmp2);
8b4f38f4 1940 emith_tpush_carry(sr, 0);
3863edbd 1941 } else {
8b4f38f4 1942 emith_tpop_carry(sr, 1);
3863edbd 1943 emith_sbcf_r_r(tmp, tmp2);
8b4f38f4 1944 emith_tpush_carry(sr, 1);
3863edbd 1945 }
3863edbd 1946 goto end_op;
1947 case 0x0b: // SUBV Rm,Rn 0011nnnnmmmm1011
1948 case 0x0f: // ADDV Rm,Rn 0011nnnnmmmm1111
1949 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1950 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
8796b7ee 1951 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
1952 emith_bic_r_imm(sr, T);
3863edbd 1953 if (op & 4) {
1954 emith_addf_r_r(tmp, tmp2);
1955 } else
1956 emith_subf_r_r(tmp, tmp2);
1957 EMITH_SJMP_START(DCOND_VC);
8796b7ee 1958 emith_or_r_imm_c(DCOND_VS, sr, T);
3863edbd 1959 EMITH_SJMP_END(DCOND_VC);
1960 goto end_op;
1961 case 0x0d: // DMULS.L Rm,Rn 0011nnnnmmmm1101
1962 tmp = rcache_get_reg(GET_Rn(), RC_GR_READ);
1963 tmp2 = rcache_get_reg(GET_Rm(), RC_GR_READ);
1964 tmp3 = rcache_get_reg(SHR_MACL, RC_GR_WRITE);
1965 tmp4 = rcache_get_reg(SHR_MACH, RC_GR_WRITE);
1966 emith_mul_s64(tmp3, tmp4, tmp, tmp2);
1967 goto end_op;
1968 }
1969 goto default_;
1970
1971 /////////////////////////////////////////////
679af8a3 1972 case 0x04:
3863edbd 1973 switch (op & 0x0f)
1974 {
c18edb34 1975 case 0x00:
3863edbd 1976 switch (GET_Fx())
1977 {
1978 case 0: // SHLL Rn 0100nnnn00000000
1979 case 2: // SHAL Rn 0100nnnn00100000
8796b7ee 1980 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
1981 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
8b4f38f4 1982 emith_tpop_carry(sr, 0); // dummy
3863edbd 1983 emith_lslf(tmp, tmp, 1);
8b4f38f4 1984 emith_tpush_carry(sr, 0);
3863edbd 1985 goto end_op;
1986 case 1: // DT Rn 0100nnnn00010000
8796b7ee 1987 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
00faec9c 1988#ifndef DRC_CMP
23686515 1989 if (FETCH_OP(pc) == 0x8bfd) { // BF #-2
1990 if (gconst_get(GET_Rn(), &tmp)) {
1991 // XXX: limit burned cycles
1992 emit_move_r_imm32(GET_Rn(), 0);
1993 emith_or_r_imm(sr, T);
a2b8c5a5 1994 cycles += tmp * 4 + 1; // +1 syncs with noconst version, not sure why
23686515 1995 skip_op = 1;
1996 }
1997 else
1998 emith_sh2_dtbf_loop();
1999 goto end_op;
2000 }
00faec9c 2001#endif
23686515 2002 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
8796b7ee 2003 emith_bic_r_imm(sr, T);
3863edbd 2004 emith_subf_r_imm(tmp, 1);
8796b7ee 2005 emit_or_t_if_eq(sr);
80599a42 2006 goto end_op;
2007 }
3863edbd 2008 goto default_;
ed8cf79b 2009 case 0x01:
2010 switch (GET_Fx())
2011 {
2012 case 0: // SHLR Rn 0100nnnn00000001
2013 case 2: // SHAR Rn 0100nnnn00100001
8796b7ee 2014 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2015 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
8b4f38f4 2016 emith_tpop_carry(sr, 0); // dummy
ed8cf79b 2017 if (op & 0x20) {
2018 emith_asrf(tmp, tmp, 1);
2019 } else
2020 emith_lsrf(tmp, tmp, 1);
8b4f38f4 2021 emith_tpush_carry(sr, 0);
ed8cf79b 2022 goto end_op;
2023 case 1: // CMP/PZ Rn 0100nnnn00010001
bf092a36 2024 tmp = rcache_get_reg(GET_Rn(), RC_GR_READ);
8796b7ee 2025 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2026 emith_bic_r_imm(sr, T);
ed8cf79b 2027 emith_cmp_r_imm(tmp, 0);
2028 EMITH_SJMP_START(DCOND_LT);
8796b7ee 2029 emith_or_r_imm_c(DCOND_GE, sr, T);
ed8cf79b 2030 EMITH_SJMP_END(DCOND_LT);
2031 goto end_op;
2032 }
2033 goto default_;
2034 case 0x02:
2035 case 0x03:
2036 switch (op & 0x3f)
2037 {
2038 case 0x02: // STS.L MACH,@–Rn 0100nnnn00000010
2039 tmp = SHR_MACH;
2040 break;
2041 case 0x12: // STS.L MACL,@–Rn 0100nnnn00010010
2042 tmp = SHR_MACL;
2043 break;
2044 case 0x22: // STS.L PR,@–Rn 0100nnnn00100010
2045 tmp = SHR_PR;
2046 break;
2047 case 0x03: // STC.L SR,@–Rn 0100nnnn00000011
2048 tmp = SHR_SR;
2049 break;
2050 case 0x13: // STC.L GBR,@–Rn 0100nnnn00010011
2051 tmp = SHR_GBR;
2052 break;
2053 case 0x23: // STC.L VBR,@–Rn 0100nnnn00100011
2054 tmp = SHR_VBR;
2055 break;
2056 default:
e898de13 2057 goto default_;
ed8cf79b 2058 }
2059 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2060 emith_sub_r_imm(tmp2, 4);
2061 rcache_clean();
2062 rcache_get_reg_arg(0, GET_Rn());
2063 tmp3 = rcache_get_reg_arg(1, tmp);
2064 if (tmp == SHR_SR)
e05b81fc 2065 emith_clear_msb(tmp3, tmp3, 22); // reserved bits defined by ISA as 0
d056bef8 2066 emit_memhandler_write(2, pc);
ed8cf79b 2067 goto end_op;
2068 case 0x04:
2069 case 0x05:
2070 switch (op & 0x3f)
2071 {
2072 case 0x04: // ROTL Rn 0100nnnn00000100
2073 case 0x05: // ROTR Rn 0100nnnn00000101
8796b7ee 2074 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2075 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
8b4f38f4 2076 emith_tpop_carry(sr, 0); // dummy
ed8cf79b 2077 if (op & 1) {
2078 emith_rorf(tmp, tmp, 1);
2079 } else
2080 emith_rolf(tmp, tmp, 1);
8b4f38f4 2081 emith_tpush_carry(sr, 0);
ed8cf79b 2082 goto end_op;
2083 case 0x24: // ROTCL Rn 0100nnnn00100100
2084 case 0x25: // ROTCR Rn 0100nnnn00100101
8796b7ee 2085 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2086 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
8b4f38f4 2087 emith_tpop_carry(sr, 0);
ed8cf79b 2088 if (op & 1) {
2089 emith_rorcf(tmp);
2090 } else
2091 emith_rolcf(tmp);
8b4f38f4 2092 emith_tpush_carry(sr, 0);
ed8cf79b 2093 goto end_op;
2094 case 0x15: // CMP/PL Rn 0100nnnn00010101
8796b7ee 2095 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2096 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2097 emith_bic_r_imm(sr, T);
ed8cf79b 2098 emith_cmp_r_imm(tmp, 0);
2099 EMITH_SJMP_START(DCOND_LE);
8796b7ee 2100 emith_or_r_imm_c(DCOND_GT, sr, T);
ed8cf79b 2101 EMITH_SJMP_END(DCOND_LE);
2102 goto end_op;
2103 }
e898de13 2104 goto default_;
ed8cf79b 2105 case 0x06:
2106 case 0x07:
2107 switch (op & 0x3f)
2108 {
2109 case 0x06: // LDS.L @Rm+,MACH 0100mmmm00000110
2110 tmp = SHR_MACH;
2111 break;
2112 case 0x16: // LDS.L @Rm+,MACL 0100mmmm00010110
2113 tmp = SHR_MACL;
2114 break;
2115 case 0x26: // LDS.L @Rm+,PR 0100mmmm00100110
2116 tmp = SHR_PR;
2117 break;
2118 case 0x07: // LDC.L @Rm+,SR 0100mmmm00000111
2119 tmp = SHR_SR;
2120 break;
2121 case 0x17: // LDC.L @Rm+,GBR 0100mmmm00010111
2122 tmp = SHR_GBR;
2123 break;
2124 case 0x27: // LDC.L @Rm+,VBR 0100mmmm00100111
2125 tmp = SHR_VBR;
2126 break;
2127 default:
2128 goto default_;
2129 }
ed8cf79b 2130 rcache_get_reg_arg(0, GET_Rn());
2131 tmp2 = emit_memhandler_read(2);
2132 if (tmp == SHR_SR) {
18b94127 2133 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
18b94127 2134 emith_write_sr(sr, tmp2);
2135 drcf.test_irq = 1;
ed8cf79b 2136 } else {
2137 tmp = rcache_get_reg(tmp, RC_GR_WRITE);
2138 emith_move_r_r(tmp, tmp2);
2139 }
2140 rcache_free_tmp(tmp2);
2141 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2142 emith_add_r_imm(tmp, 4);
2143 goto end_op;
52d759c3 2144 case 0x08:
2145 case 0x09:
2146 switch (GET_Fx())
2147 {
2148 case 0:
2149 // SHLL2 Rn 0100nnnn00001000
2150 // SHLR2 Rn 0100nnnn00001001
2151 tmp = 2;
2152 break;
2153 case 1:
2154 // SHLL8 Rn 0100nnnn00011000
2155 // SHLR8 Rn 0100nnnn00011001
2156 tmp = 8;
2157 break;
2158 case 2:
2159 // SHLL16 Rn 0100nnnn00101000
2160 // SHLR16 Rn 0100nnnn00101001
2161 tmp = 16;
2162 break;
2163 default:
2164 goto default_;
2165 }
2166 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2167 if (op & 1) {
2168 emith_lsr(tmp2, tmp2, tmp);
2169 } else
2170 emith_lsl(tmp2, tmp2, tmp);
2171 goto end_op;
2172 case 0x0a:
2173 switch (GET_Fx())
2174 {
2175 case 0: // LDS Rm,MACH 0100mmmm00001010
2176 tmp2 = SHR_MACH;
2177 break;
2178 case 1: // LDS Rm,MACL 0100mmmm00011010
2179 tmp2 = SHR_MACL;
2180 break;
2181 case 2: // LDS Rm,PR 0100mmmm00101010
2182 tmp2 = SHR_PR;
2183 break;
2184 default:
2185 goto default_;
2186 }
2187 emit_move_r_r(tmp2, GET_Rn());
2188 goto end_op;
e898de13 2189 case 0x0b:
52d759c3 2190 switch (GET_Fx())
2191 {
52d759c3 2192 case 1: // TAS.B @Rn 0100nnnn00011011
2193 // XXX: is TAS working on 32X?
52d759c3 2194 rcache_get_reg_arg(0, GET_Rn());
8796b7ee 2195 tmp = emit_memhandler_read(0);
2196 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2197 emith_bic_r_imm(sr, T);
52d759c3 2198 emith_cmp_r_imm(tmp, 0);
8796b7ee 2199 emit_or_t_if_eq(sr);
52d759c3 2200 rcache_clean();
2201 emith_or_r_imm(tmp, 0x80);
2202 tmp2 = rcache_get_tmp_arg(1); // assuming it differs to tmp
2203 emith_move_r_r(tmp2, tmp);
2204 rcache_free_tmp(tmp);
2205 rcache_get_reg_arg(0, GET_Rn());
d056bef8 2206 emit_memhandler_write(0, pc);
52d759c3 2207 break;
2208 default:
e898de13 2209 goto default_;
52d759c3 2210 }
e898de13 2211 goto end_op;
2212 case 0x0e:
52d759c3 2213 tmp = rcache_get_reg(GET_Rn(), RC_GR_READ);
2214 switch (GET_Fx())
2215 {
2216 case 0: // LDC Rm,SR 0100mmmm00001110
2217 tmp2 = SHR_SR;
2218 break;
2219 case 1: // LDC Rm,GBR 0100mmmm00011110
2220 tmp2 = SHR_GBR;
2221 break;
2222 case 2: // LDC Rm,VBR 0100mmmm00101110
2223 tmp2 = SHR_VBR;
2224 break;
2225 default:
e898de13 2226 goto default_;
52d759c3 2227 }
2228 if (tmp2 == SHR_SR) {
18b94127 2229 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
18b94127 2230 emith_write_sr(sr, tmp);
2231 drcf.test_irq = 1;
52d759c3 2232 } else {
2233 tmp2 = rcache_get_reg(tmp2, RC_GR_WRITE);
2234 emith_move_r_r(tmp2, tmp);
2235 }
2236 goto end_op;
2237 case 0x0f:
23686515 2238 // MAC.W @Rm+,@Rn+ 0100nnnnmmmm1111
f0d7b1fa 2239 emit_indirect_read_double(&tmp, &tmp2, GET_Rn(), GET_Rm(), 1);
2240 emith_sext(tmp, tmp, 16);
2241 emith_sext(tmp2, tmp2, 16);
2242 tmp3 = rcache_get_reg(SHR_MACL, RC_GR_RMW);
2243 tmp4 = rcache_get_reg(SHR_MACH, RC_GR_RMW);
2244 emith_mula_s64(tmp3, tmp4, tmp, tmp2);
f0d7b1fa 2245 rcache_free_tmp(tmp2);
f0d7b1fa 2246 // XXX: MACH should be untouched when S is set?
8796b7ee 2247 sr = rcache_get_reg(SHR_SR, RC_GR_READ);
2248 emith_tst_r_imm(sr, S);
2249 EMITH_JMP_START(DCOND_EQ);
2250
2251 emith_asr(tmp, tmp3, 31);
2252 emith_eorf_r_r(tmp, tmp4); // tmp = ((signed)macl >> 31) ^ mach
2253 EMITH_JMP_START(DCOND_EQ);
2254 emith_move_r_imm(tmp3, 0x80000000);
2255 emith_tst_r_r(tmp4, tmp4);
2256 EMITH_SJMP_START(DCOND_MI);
2257 emith_sub_r_imm_c(DCOND_PL, tmp3, 1); // positive
2258 EMITH_SJMP_END(DCOND_MI);
2259 EMITH_JMP_END(DCOND_EQ);
2260
2261 EMITH_JMP_END(DCOND_EQ);
2262 rcache_free_tmp(tmp);
f0d7b1fa 2263 goto end_op;
679af8a3 2264 }
2265 goto default_;
2266
52d759c3 2267 /////////////////////////////////////////////
2268 case 0x05:
2269 // MOV.L @(disp,Rm),Rn 0101nnnnmmmmdddd
23686515 2270 emit_memhandler_read_rr(GET_Rn(), GET_Rm(), (op & 0x0f) * 4, 2);
52d759c3 2271 goto end_op;
2272
2273 /////////////////////////////////////////////
2274 case 0x06:
2275 switch (op & 0x0f)
2276 {
2277 case 0x00: // MOV.B @Rm,Rn 0110nnnnmmmm0000
2278 case 0x01: // MOV.W @Rm,Rn 0110nnnnmmmm0001
2279 case 0x02: // MOV.L @Rm,Rn 0110nnnnmmmm0010
2280 case 0x04: // MOV.B @Rm+,Rn 0110nnnnmmmm0100
2281 case 0x05: // MOV.W @Rm+,Rn 0110nnnnmmmm0101
2282 case 0x06: // MOV.L @Rm+,Rn 0110nnnnmmmm0110
23686515 2283 emit_memhandler_read_rr(GET_Rn(), GET_Rm(), 0, op & 3);
52d759c3 2284 if ((op & 7) >= 4 && GET_Rn() != GET_Rm()) {
2285 tmp = rcache_get_reg(GET_Rm(), RC_GR_RMW);
2286 emith_add_r_imm(tmp, (1 << (op & 3)));
2287 }
2288 goto end_op;
2289 case 0x03:
2290 case 0x07 ... 0x0f:
2291 tmp = rcache_get_reg(GET_Rm(), RC_GR_READ);
2292 tmp2 = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
2293 switch (op & 0x0f)
2294 {
2295 case 0x03: // MOV Rm,Rn 0110nnnnmmmm0011
2296 emith_move_r_r(tmp2, tmp);
2297 break;
2298 case 0x07: // NOT Rm,Rn 0110nnnnmmmm0111
2299 emith_mvn_r_r(tmp2, tmp);
2300 break;
2301 case 0x08: // SWAP.B Rm,Rn 0110nnnnmmmm1000
2302 tmp3 = tmp2;
2303 if (tmp == tmp2)
2304 tmp3 = rcache_get_tmp();
2305 tmp4 = rcache_get_tmp();
2306 emith_lsr(tmp3, tmp, 16);
f0d7b1fa 2307 emith_or_r_r_lsl(tmp3, tmp, 24);
52d759c3 2308 emith_and_r_r_imm(tmp4, tmp, 0xff00);
f0d7b1fa 2309 emith_or_r_r_lsl(tmp3, tmp4, 8);
52d759c3 2310 emith_rol(tmp2, tmp3, 16);
2311 rcache_free_tmp(tmp4);
2312 if (tmp == tmp2)
2313 rcache_free_tmp(tmp3);
2314 break;
2315 case 0x09: // SWAP.W Rm,Rn 0110nnnnmmmm1001
2316 emith_rol(tmp2, tmp, 16);
2317 break;
2318 case 0x0a: // NEGC Rm,Rn 0110nnnnmmmm1010
8796b7ee 2319 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
8b4f38f4 2320 emith_tpop_carry(sr, 1);
52d759c3 2321 emith_negcf_r_r(tmp2, tmp);
8b4f38f4 2322 emith_tpush_carry(sr, 1);
52d759c3 2323 break;
2324 case 0x0b: // NEG Rm,Rn 0110nnnnmmmm1011
2325 emith_neg_r_r(tmp2, tmp);
2326 break;
2327 case 0x0c: // EXTU.B Rm,Rn 0110nnnnmmmm1100
2328 emith_clear_msb(tmp2, tmp, 24);
2329 break;
2330 case 0x0d: // EXTU.W Rm,Rn 0110nnnnmmmm1101
2331 emith_clear_msb(tmp2, tmp, 16);
2332 break;
2333 case 0x0e: // EXTS.B Rm,Rn 0110nnnnmmmm1110
2334 emith_sext(tmp2, tmp, 8);
2335 break;
2336 case 0x0f: // EXTS.W Rm,Rn 0110nnnnmmmm1111
2337 emith_sext(tmp2, tmp, 16);
2338 break;
2339 }
2340 goto end_op;
2341 }
2342 goto default_;
2343
2344 /////////////////////////////////////////////
2345 case 0x07:
2346 // ADD #imm,Rn 0111nnnniiiiiiii
2347 tmp = rcache_get_reg(GET_Rn(), RC_GR_RMW);
2348 if (op & 0x80) { // adding negative
2349 emith_sub_r_imm(tmp, -op & 0xff);
2350 } else
2351 emith_add_r_imm(tmp, op & 0xff);
2352 goto end_op;
2353
3863edbd 2354 /////////////////////////////////////////////
e898de13 2355 case 0x08:
52d759c3 2356 switch (op & 0x0f00)
2357 {
2358 case 0x0000: // MOV.B R0,@(disp,Rn) 10000000nnnndddd
2359 case 0x0100: // MOV.W R0,@(disp,Rn) 10000001nnnndddd
2360 rcache_clean();
2361 tmp = rcache_get_reg_arg(0, GET_Rm());
2362 tmp2 = rcache_get_reg_arg(1, SHR_R0);
2363 tmp3 = (op & 0x100) >> 8;
23686515 2364 if (op & 0x0f)
2365 emith_add_r_imm(tmp, (op & 0x0f) << tmp3);
d056bef8 2366 emit_memhandler_write(tmp3, pc);
52d759c3 2367 goto end_op;
2368 case 0x0400: // MOV.B @(disp,Rm),R0 10000100mmmmdddd
2369 case 0x0500: // MOV.W @(disp,Rm),R0 10000101mmmmdddd
23686515 2370 tmp = (op & 0x100) >> 8;
2371 emit_memhandler_read_rr(SHR_R0, GET_Rm(), (op & 0x0f) << tmp, tmp);
52d759c3 2372 goto end_op;
2373 case 0x0800: // CMP/EQ #imm,R0 10001000iiiiiiii
2374 // XXX: could use cmn
2375 tmp = rcache_get_tmp();
2376 tmp2 = rcache_get_reg(0, RC_GR_READ);
8796b7ee 2377 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
52d759c3 2378 emith_move_r_imm_s8(tmp, op & 0xff);
8796b7ee 2379 emith_bic_r_imm(sr, T);
52d759c3 2380 emith_cmp_r_r(tmp2, tmp);
8796b7ee 2381 emit_or_t_if_eq(sr);
52d759c3 2382 rcache_free_tmp(tmp);
2383 goto end_op;
44e6452e 2384 }
679af8a3 2385 goto default_;
679af8a3 2386
52d759c3 2387 /////////////////////////////////////////////
2388 case 0x09:
2389 // MOV.W @(disp,PC),Rn 1001nnnndddddddd
23686515 2390 tmp = pc + (op & 0xff) * 2 + 2;
2391#if PROPAGATE_CONSTANTS
04092e32 2392 if (tmp < end_pc + MAX_LITERAL_OFFSET && literal_addr_count < MAX_LITERALS) {
2393 ADD_TO_ARRAY(literal_addr, literal_addr_count, tmp,);
23686515 2394 gconst_new(GET_Rn(), (u32)(int)(signed short)FETCH_OP(tmp));
23686515 2395 }
2396 else
2397#endif
2398 {
2399 tmp2 = rcache_get_tmp_arg(0);
2400 emith_move_r_imm(tmp2, tmp);
2401 tmp2 = emit_memhandler_read(1);
2402 tmp3 = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
2403 emith_sext(tmp3, tmp2, 16);
2404 rcache_free_tmp(tmp2);
2405 }
f0d7b1fa 2406 goto end_op;
52d759c3 2407
52d759c3 2408 /////////////////////////////////////////////
2409 case 0x0c:
2410 switch (op & 0x0f00)
2411 {
2412 case 0x0000: // MOV.B R0,@(disp,GBR) 11000000dddddddd
2413 case 0x0100: // MOV.W R0,@(disp,GBR) 11000001dddddddd
2414 case 0x0200: // MOV.L R0,@(disp,GBR) 11000010dddddddd
2415 rcache_clean();
2416 tmp = rcache_get_reg_arg(0, SHR_GBR);
2417 tmp2 = rcache_get_reg_arg(1, SHR_R0);
2418 tmp3 = (op & 0x300) >> 8;
2419 emith_add_r_imm(tmp, (op & 0xff) << tmp3);
d056bef8 2420 emit_memhandler_write(tmp3, pc);
52d759c3 2421 goto end_op;
2422 case 0x0400: // MOV.B @(disp,GBR),R0 11000100dddddddd
2423 case 0x0500: // MOV.W @(disp,GBR),R0 11000101dddddddd
2424 case 0x0600: // MOV.L @(disp,GBR),R0 11000110dddddddd
23686515 2425 tmp = (op & 0x300) >> 8;
2426 emit_memhandler_read_rr(SHR_R0, SHR_GBR, (op & 0xff) << tmp, tmp);
52d759c3 2427 goto end_op;
2428 case 0x0300: // TRAPA #imm 11000011iiiiiiii
2429 tmp = rcache_get_reg(SHR_SP, RC_GR_RMW);
2430 emith_sub_r_imm(tmp, 4*2);
52d759c3 2431 // push SR
2432 tmp = rcache_get_reg_arg(0, SHR_SP);
2433 emith_add_r_imm(tmp, 4);
2434 tmp = rcache_get_reg_arg(1, SHR_SR);
18b94127 2435 emith_clear_msb(tmp, tmp, 22);
d056bef8 2436 emit_memhandler_write(2, pc);
52d759c3 2437 // push PC
2438 rcache_get_reg_arg(0, SHR_SP);
2439 tmp = rcache_get_tmp_arg(1);
2440 emith_move_r_imm(tmp, pc);
d056bef8 2441 emit_memhandler_write(2, pc);
52d759c3 2442 // obtain new PC
23686515 2443 emit_memhandler_read_rr(SHR_PC, SHR_VBR, (op & 0xff) * 4, 2);
bf092a36 2444 // indirect jump -> back to dispatcher
6976a547 2445 rcache_flush();
bf092a36 2446 emith_jump(sh2_drc_dispatcher);
44e6452e 2447 goto end_op;
52d759c3 2448 case 0x0700: // MOVA @(disp,PC),R0 11000111dddddddd
2449 emit_move_r_imm32(SHR_R0, (pc + (op & 0xff) * 4 + 2) & ~3);
2450 goto end_op;
2451 case 0x0800: // TST #imm,R0 11001000iiiiiiii
8796b7ee 2452 tmp = rcache_get_reg(SHR_R0, RC_GR_READ);
2453 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2454 emith_bic_r_imm(sr, T);
52d759c3 2455 emith_tst_r_imm(tmp, op & 0xff);
8796b7ee 2456 emit_or_t_if_eq(sr);
52d759c3 2457 goto end_op;
2458 case 0x0900: // AND #imm,R0 11001001iiiiiiii
2459 tmp = rcache_get_reg(SHR_R0, RC_GR_RMW);
2460 emith_and_r_imm(tmp, op & 0xff);
2461 goto end_op;
2462 case 0x0a00: // XOR #imm,R0 11001010iiiiiiii
2463 tmp = rcache_get_reg(SHR_R0, RC_GR_RMW);
2464 emith_eor_r_imm(tmp, op & 0xff);
2465 goto end_op;
2466 case 0x0b00: // OR #imm,R0 11001011iiiiiiii
2467 tmp = rcache_get_reg(SHR_R0, RC_GR_RMW);
2468 emith_or_r_imm(tmp, op & 0xff);
2469 goto end_op;
2470 case 0x0c00: // TST.B #imm,@(R0,GBR) 11001100iiiiiiii
8796b7ee 2471 tmp = emit_indirect_indexed_read(SHR_R0, SHR_GBR, 0);
2472 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2473 emith_bic_r_imm(sr, T);
52d759c3 2474 emith_tst_r_imm(tmp, op & 0xff);
8796b7ee 2475 emit_or_t_if_eq(sr);
52d759c3 2476 rcache_free_tmp(tmp);
52d759c3 2477 goto end_op;
2478 case 0x0d00: // AND.B #imm,@(R0,GBR) 11001101iiiiiiii
2479 tmp = emit_indirect_indexed_read(SHR_R0, SHR_GBR, 0);
2480 emith_and_r_imm(tmp, op & 0xff);
8796b7ee 2481 goto end_rmw_op;
52d759c3 2482 case 0x0e00: // XOR.B #imm,@(R0,GBR) 11001110iiiiiiii
2483 tmp = emit_indirect_indexed_read(SHR_R0, SHR_GBR, 0);
2484 emith_eor_r_imm(tmp, op & 0xff);
8796b7ee 2485 goto end_rmw_op;
52d759c3 2486 case 0x0f00: // OR.B #imm,@(R0,GBR) 11001111iiiiiiii
2487 tmp = emit_indirect_indexed_read(SHR_R0, SHR_GBR, 0);
2488 emith_or_r_imm(tmp, op & 0xff);
8796b7ee 2489 end_rmw_op:
2490 tmp2 = rcache_get_tmp_arg(1);
2491 emith_move_r_r(tmp2, tmp);
2492 rcache_free_tmp(tmp);
2493 tmp3 = rcache_get_reg_arg(0, SHR_GBR);
2494 tmp4 = rcache_get_reg(SHR_R0, RC_GR_READ);
2495 emith_add_r_r(tmp3, tmp4);
d056bef8 2496 emit_memhandler_write(0, pc);
52d759c3 2497 goto end_op;
2498 }
2499 goto default_;
2500
2501 /////////////////////////////////////////////
2502 case 0x0d:
2503 // MOV.L @(disp,PC),Rn 1101nnnndddddddd
23686515 2504 tmp = (pc + (op & 0xff) * 4 + 2) & ~3;
2505#if PROPAGATE_CONSTANTS
04092e32 2506 if (tmp < end_pc + MAX_LITERAL_OFFSET && literal_addr_count < MAX_LITERALS) {
2507 ADD_TO_ARRAY(literal_addr, literal_addr_count, tmp,);
23686515 2508 gconst_new(GET_Rn(), FETCH32(tmp));
23686515 2509 }
2510 else
2511#endif
2512 {
2513 tmp2 = rcache_get_tmp_arg(0);
2514 emith_move_r_imm(tmp2, tmp);
2515 tmp2 = emit_memhandler_read(2);
2516 tmp3 = rcache_get_reg(GET_Rn(), RC_GR_WRITE);
2517 emith_move_r_r(tmp3, tmp2);
2518 rcache_free_tmp(tmp2);
2519 }
f0d7b1fa 2520 goto end_op;
52d759c3 2521
2522 /////////////////////////////////////////////
2523 case 0x0e:
2524 // MOV #imm,Rn 1110nnnniiiiiiii
23686515 2525 emit_move_r_imm32(GET_Rn(), (u32)(signed int)(signed char)op);
52d759c3 2526 goto end_op;
2527
679af8a3 2528 default:
2529 default_:
f0d7b1fa 2530 elprintf(EL_ANOMALY, "%csh2 drc: unhandled op %04x @ %08x",
2531 sh2->is_slave ? 's' : 'm', op, pc - 2);
679af8a3 2532 break;
2533 }
2534
e898de13 2535end_op:
23686515 2536 rcache_unlock_all();
2537
6d797957 2538 cycles += opd->cycles;
2539
bf092a36 2540 if (op_flags[i+1] & OF_DELAY_OP) {
2541 do_host_disasm(tcache_id);
2542 continue;
2543 }
2544
2545 // test irq?
2546 if (drcf.test_irq && !drcf.pending_branch_direct) {
2547 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2548 FLUSH_CYCLES(sr);
2549 rcache_flush();
2550 emith_call(sh2_drc_test_irq);
2551 drcf.test_irq = 0;
2552 }
2553
2554 // branch handling (with/without delay)
2555 if (drcf.pending_branch_direct)
44e6452e 2556 {
bf092a36 2557 struct op_data *opd_b =
2558 (op_flags[i] & OF_DELAY_OP) ? &ops[i-1] : opd;
2559 u32 target_pc = opd_b->imm;
2560 int cond = -1;
2561 void *target = NULL;
44e6452e 2562
18b94127 2563 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
e05b81fc 2564 FLUSH_CYCLES(sr);
18b94127 2565
bf092a36 2566 if (opd_b->op != OP_BRANCH)
2567 cond = (opd_b->op == OP_BRANCH_CF) ? DCOND_EQ : DCOND_NE;
2568 if (cond != -1) {
2569 int ctaken = (op_flags[i] & OF_DELAY_OP) ? 1 : 2;
2570
2571 if (delay_dep_fw & BITMASK1(SHR_T))
2572 emith_tst_r_imm(sr, T_save);
2573 else
2574 emith_tst_r_imm(sr, T);
2575
2576 emith_sub_r_imm_c(cond, sr, ctaken<<12);
2577 }
5f0ca48f 2578 rcache_clean();
2579
5686d931 2580#if LINK_BRANCHES
bf092a36 2581 if (find_in_array(branch_target_pc, branch_target_count, target_pc) >= 0)
2582 {
44e6452e 2583 // local branch
2584 // XXX: jumps back can be linked already
bf092a36 2585 if (branch_patch_count < MAX_LOCAL_BRANCHES) {
2586 target = tcache_ptr;
2587 branch_patch_pc[branch_patch_count] = target_pc;
2588 branch_patch_ptr[branch_patch_count] = target;
2589 branch_patch_count++;
44e6452e 2590 }
bf092a36 2591 else
2592 dbg(1, "warning: too many local branches");
44e6452e 2593 }
bf092a36 2594
2595 if (target == NULL)
5686d931 2596#endif
2597 {
44e6452e 2598 // can't resolve branch locally, make a block exit
2599 emit_move_r_imm32(SHR_PC, target_pc);
2600 rcache_clean();
2601
00a725a8 2602 target = dr_prepare_ext_branch(target_pc, sh2->is_slave, tcache_id);
44e6452e 2603 if (target == NULL)
2604 return NULL;
18b94127 2605 }
44e6452e 2606
bf092a36 2607 if (cond != -1)
2608 emith_jump_cond_patchable(cond, target);
6976a547 2609 else {
bf092a36 2610 emith_jump_patchable(target);
6976a547 2611 rcache_invalidate();
2612 }
44e6452e 2613
bf092a36 2614 drcf.pending_branch_direct = 0;
2615 }
2616 else if (drcf.pending_branch_indirect) {
e05b81fc 2617 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2618 FLUSH_CYCLES(sr);
2619 rcache_flush();
bf092a36 2620 emith_jump(sh2_drc_dispatcher);
2621 drcf.pending_branch_indirect = 0;
e05b81fc 2622 }
e898de13 2623
f4bb5d6b 2624 do_host_disasm(tcache_id);
44e6452e 2625 }
f4bb5d6b 2626
18b94127 2627 tmp = rcache_get_reg(SHR_SR, RC_GR_RMW);
e05b81fc 2628 FLUSH_CYCLES(tmp);
18b94127 2629 rcache_flush();
44e6452e 2630
bf092a36 2631 // check the last op
2632 if (op_flags[i-1] & OF_DELAY_OP)
2633 opd = &ops[i-2];
2634 else
2635 opd = &ops[i-1];
2636
2637 if (opd->op != OP_BRANCH && opd->op != OP_BRANCH_R
2638 && opd->op != OP_BRANCH_RF && opd->op != OP_RTE)
2639 {
44e6452e 2640 void *target;
bf092a36 2641
2642 emit_move_r_imm32(SHR_PC, pc);
44e6452e 2643 rcache_flush();
2644
bf092a36 2645 target = dr_prepare_ext_branch(pc, sh2->is_slave, tcache_id);
44e6452e 2646 if (target == NULL)
2647 return NULL;
2648 emith_jump_patchable(target);
2649 }
18b94127 2650
2651 // link local branches
2652 for (i = 0; i < branch_patch_count; i++) {
2653 void *target;
2654 int t;
18b94127 2655 t = find_in_array(branch_target_pc, branch_target_count, branch_patch_pc[i]);
44e6452e 2656 target = branch_target_ptr[t];
2657 if (target == NULL) {
fcdefcf6 2658 // flush pc and go back to dispatcher (this should no longer happen)
2659 dbg(1, "stray branch to %08x %p", branch_patch_pc[i], tcache_ptr);
18b94127 2660 target = tcache_ptr;
2661 emit_move_r_imm32(SHR_PC, branch_patch_pc[i]);
2662 rcache_flush();
e05b81fc 2663 emith_jump(sh2_drc_dispatcher);
18b94127 2664 }
2665 emith_jump_patch(branch_patch_ptr[i], target);
2666 }
2667
f4bb5d6b 2668 // mark memory blocks as containing compiled code
a2b8c5a5 2669 // override any overlay blocks as they become unreachable anyway
228ee974 2670 if (tcache_id != 0 || (block->addr & 0xc7fc0000) == 0x06000000)
a2b8c5a5 2671 {
228ee974 2672 u16 *drc_ram_blk = NULL;
4943816b 2673 u32 addr, mask = 0, shift = 0;
a2b8c5a5 2674
2675 if (tcache_id != 0) {
2676 // data array, BIOS
2677 drc_ram_blk = Pico32xMem->drcblk_da[sh2->is_slave];
2678 shift = SH2_DRCBLK_DA_SHIFT;
4943816b 2679 mask = 0xfff;
f4bb5d6b 2680 }
228ee974 2681 else if ((block->addr & 0xc7fc0000) == 0x06000000) {
a2b8c5a5 2682 // SDRAM
2683 drc_ram_blk = Pico32xMem->drcblk_ram;
2684 shift = SH2_DRCBLK_RAM_SHIFT;
4943816b 2685 mask = 0x3ffff;
f4bb5d6b 2686 }
a2b8c5a5 2687
228ee974 2688 // mark recompiled insns
2689 drc_ram_blk[(base_pc & mask) >> shift] = 1;
2690 for (pc = base_pc; pc < end_pc; pc += 2)
2691 drc_ram_blk[(pc & mask) >> shift] = 1;
04092e32 2692
2693 // mark literals
2694 for (i = 0; i < literal_addr_count; i++) {
2695 tmp = literal_addr[i];
228ee974 2696 drc_ram_blk[(tmp & mask) >> shift] = 1;
04092e32 2697 }
4943816b 2698
2699 // add to invalidation lookup lists
2700 addr = base_pc & ~(ADDR_TO_BLOCK_PAGE - 1);
bf092a36 2701 for (; addr < end_literals; addr += ADDR_TO_BLOCK_PAGE) {
4943816b 2702 i = (addr & mask) / ADDR_TO_BLOCK_PAGE;
228ee974 2703 add_to_block_list(&inval_lookup[tcache_id][i], block);
4943816b 2704 }
679af8a3 2705 }
2706
f4bb5d6b 2707 tcache_ptrs[tcache_id] = tcache_ptr;
2708
228ee974 2709 host_instructions_updated(block_entry_ptr, tcache_ptr);
553c3eaa 2710
f4bb5d6b 2711 do_host_disasm(tcache_id);
fcdefcf6 2712 dbg(2, " block #%d,%d tcache %d/%d, insns %d -> %d %.3f",
4943816b 2713 tcache_id, blkid_main,
f4bb5d6b 2714 tcache_ptr - tcache_bases[tcache_id], tcache_sizes[tcache_id],
4943816b 2715 insns_compiled, host_insn_count, (float)host_insn_count / insns_compiled);
f4bb5d6b 2716 if ((sh2->pc & 0xc6000000) == 0x02000000) // ROM
fcdefcf6 2717 dbg(2, " hash collisions %d/%d", hash_collisions, block_counts[tcache_id]);
18b94127 2718/*
2719 printf("~~~\n");
228ee974 2720 tcache_dsm_ptrs[tcache_id] = block_entry_ptr;
18b94127 2721 do_host_disasm(tcache_id);
2722 printf("~~~\n");
2723*/
2724
fcdefcf6 2725#if (DRC_DEBUG & 4)
553c3eaa 2726 fflush(stdout);
2727#endif
2728
228ee974 2729 return block_entry_ptr;
679af8a3 2730}
2731
e05b81fc 2732static void sh2_generate_utils(void)
679af8a3 2733{
e05b81fc 2734 int arg0, arg1, arg2, sr, tmp;
52d759c3 2735
5686d931 2736 sh2_drc_write32 = p32x_sh2_write32;
2737 sh2_drc_read8 = p32x_sh2_read8;
2738 sh2_drc_read16 = p32x_sh2_read16;
2739 sh2_drc_read32 = p32x_sh2_read32;
2740
e05b81fc 2741 host_arg2reg(arg0, 0);
2742 host_arg2reg(arg1, 1);
2743 host_arg2reg(arg2, 2);
2744 emith_move_r_r(arg0, arg0); // nop
679af8a3 2745
e05b81fc 2746 // sh2_drc_exit(void)
2747 sh2_drc_exit = (void *)tcache_ptr;
2748 emit_do_static_regs(1, arg2);
2749 emith_sh2_drc_exit();
679af8a3 2750
e05b81fc 2751 // sh2_drc_dispatcher(void)
2752 sh2_drc_dispatcher = (void *)tcache_ptr;
2753 sr = rcache_get_reg(SHR_SR, RC_GR_READ);
2754 emith_cmp_r_imm(sr, 0);
2755 emith_jump_cond(DCOND_LT, sh2_drc_exit);
2756 rcache_invalidate();
2757 emith_ctx_read(arg0, SHR_PC * 4);
2758 emith_ctx_read(arg1, offsetof(SH2, is_slave));
2759 emith_add_r_r_imm(arg2, CONTEXT_REG, offsetof(SH2, drc_tmp));
a2b8c5a5 2760 emith_call(dr_lookup_block);
e05b81fc 2761 emit_block_entry();
2762 // lookup failed, call sh2_translate()
2763 emith_move_r_r(arg0, CONTEXT_REG);
2764 emith_ctx_read(arg1, offsetof(SH2, drc_tmp)); // tcache_id
2765 emith_call(sh2_translate);
2766 emit_block_entry();
2767 // sh2_translate() failed, flush cache and retry
2768 emith_ctx_read(arg0, offsetof(SH2, drc_tmp));
2769 emith_call(flush_tcache);
2770 emith_move_r_r(arg0, CONTEXT_REG);
2771 emith_ctx_read(arg1, offsetof(SH2, drc_tmp));
2772 emith_call(sh2_translate);
2773 emit_block_entry();
2774 // XXX: can't translate, fail
c25d78ee 2775 emith_call(dr_failure);
e05b81fc 2776
2777 // sh2_drc_test_irq(void)
2778 // assumes it's called from main function (may jump to dispatcher)
2779 sh2_drc_test_irq = (void *)tcache_ptr;
2780 emith_ctx_read(arg1, offsetof(SH2, pending_level));
2781 sr = rcache_get_reg(SHR_SR, RC_GR_READ);
2782 emith_lsr(arg0, sr, I_SHIFT);
2783 emith_and_r_imm(arg0, 0x0f);
2784 emith_cmp_r_r(arg1, arg0); // pending_level > ((sr >> 4) & 0x0f)?
2785 EMITH_SJMP_START(DCOND_GT);
2786 emith_ret_c(DCOND_LE); // nope, return
2787 EMITH_SJMP_END(DCOND_GT);
2788 // adjust SP
2789 tmp = rcache_get_reg(SHR_SP, RC_GR_RMW);
2790 emith_sub_r_imm(tmp, 4*2);
2791 rcache_clean();
2792 // push SR
2793 tmp = rcache_get_reg_arg(0, SHR_SP);
2794 emith_add_r_imm(tmp, 4);
2795 tmp = rcache_get_reg_arg(1, SHR_SR);
2796 emith_clear_msb(tmp, tmp, 22);
2797 emith_move_r_r(arg2, CONTEXT_REG);
5686d931 2798 emith_call(p32x_sh2_write32); // XXX: use sh2_drc_write32?
e05b81fc 2799 rcache_invalidate();
2800 // push PC
2801 rcache_get_reg_arg(0, SHR_SP);
2802 emith_ctx_read(arg1, SHR_PC * 4);
2803 emith_move_r_r(arg2, CONTEXT_REG);
2804 emith_call(p32x_sh2_write32);
2805 rcache_invalidate();
2806 // update I, cycles, do callback
2807 emith_ctx_read(arg1, offsetof(SH2, pending_level));
2808 sr = rcache_get_reg(SHR_SR, RC_GR_RMW);
2809 emith_bic_r_imm(sr, I);
2810 emith_or_r_r_lsl(sr, arg1, I_SHIFT);
2811 emith_sub_r_imm(sr, 13 << 12); // at least 13 cycles
2812 rcache_flush();
2813 emith_move_r_r(arg0, CONTEXT_REG);
2814 emith_call_ctx(offsetof(SH2, irq_callback)); // vector = sh2->irq_callback(sh2, level);
2815 // obtain new PC
2816 emith_lsl(arg0, arg0, 2);
2817 emith_ctx_read(arg1, SHR_VBR * 4);
2818 emith_add_r_r(arg0, arg1);
2819 emit_memhandler_read(2);
2820 emith_ctx_write(arg0, SHR_PC * 4);
2821#ifdef __i386__
2822 emith_add_r_imm(xSP, 4); // fix stack
2823#endif
2824 emith_jump(sh2_drc_dispatcher);
2825 rcache_invalidate();
2826
2827 // sh2_drc_entry(SH2 *sh2)
2828 sh2_drc_entry = (void *)tcache_ptr;
2829 emith_sh2_drc_entry();
2830 emith_move_r_r(CONTEXT_REG, arg0); // move ctx, arg0
2831 emit_do_static_regs(0, arg2);
2832 emith_call(sh2_drc_test_irq);
2833 emith_jump(sh2_drc_dispatcher);
2834
e05b81fc 2835 // sh2_drc_write8(u32 a, u32 d)
2836 sh2_drc_write8 = (void *)tcache_ptr;
e05b81fc 2837 emith_ctx_read(arg2, offsetof(SH2, write8_tab));
d056bef8 2838 emith_sh2_wcall(arg0, arg2);
e05b81fc 2839
2840 // sh2_drc_write16(u32 a, u32 d)
2841 sh2_drc_write16 = (void *)tcache_ptr;
e05b81fc 2842 emith_ctx_read(arg2, offsetof(SH2, write16_tab));
d056bef8 2843 emith_sh2_wcall(arg0, arg2);
e05b81fc 2844
5686d931 2845#ifdef PDB_NET
2846 // debug
2847 #define MAKE_READ_WRAPPER(func) { \
2848 void *tmp = (void *)tcache_ptr; \
a2b8c5a5 2849 emith_push_ret(); \
5686d931 2850 emith_call(func); \
2851 emith_ctx_read(arg2, offsetof(SH2, pdb_io_csum[0])); \
2852 emith_addf_r_r(arg2, arg0); \
2853 emith_ctx_write(arg2, offsetof(SH2, pdb_io_csum[0])); \
2854 emith_ctx_read(arg2, offsetof(SH2, pdb_io_csum[1])); \
2855 emith_adc_r_imm(arg2, 0x01000000); \
2856 emith_ctx_write(arg2, offsetof(SH2, pdb_io_csum[1])); \
a2b8c5a5 2857 emith_pop_and_ret(); \
5686d931 2858 func = tmp; \
2859 }
2860 #define MAKE_WRITE_WRAPPER(func) { \
2861 void *tmp = (void *)tcache_ptr; \
2862 emith_ctx_read(arg2, offsetof(SH2, pdb_io_csum[0])); \
2863 emith_addf_r_r(arg2, arg1); \
2864 emith_ctx_write(arg2, offsetof(SH2, pdb_io_csum[0])); \
2865 emith_ctx_read(arg2, offsetof(SH2, pdb_io_csum[1])); \
2866 emith_adc_r_imm(arg2, 0x01000000); \
2867 emith_ctx_write(arg2, offsetof(SH2, pdb_io_csum[1])); \
2868 emith_move_r_r(arg2, CONTEXT_REG); \
2869 emith_jump(func); \
2870 func = tmp; \
2871 }
2872
2873 MAKE_READ_WRAPPER(sh2_drc_read8);
2874 MAKE_READ_WRAPPER(sh2_drc_read16);
2875 MAKE_READ_WRAPPER(sh2_drc_read32);
2876 MAKE_WRITE_WRAPPER(sh2_drc_write8);
5686d931 2877 MAKE_WRITE_WRAPPER(sh2_drc_write16);
5686d931 2878 MAKE_WRITE_WRAPPER(sh2_drc_write32);
fcdefcf6 2879#if (DRC_DEBUG & 4)
5686d931 2880 host_dasm_new_symbol(sh2_drc_read8);
2881 host_dasm_new_symbol(sh2_drc_read16);
2882 host_dasm_new_symbol(sh2_drc_read32);
2883 host_dasm_new_symbol(sh2_drc_write32);
2884#endif
2885#endif
2886
e05b81fc 2887 rcache_invalidate();
fcdefcf6 2888#if (DRC_DEBUG & 4)
e05b81fc 2889 host_dasm_new_symbol(sh2_drc_entry);
2890 host_dasm_new_symbol(sh2_drc_dispatcher);
2891 host_dasm_new_symbol(sh2_drc_exit);
2892 host_dasm_new_symbol(sh2_drc_test_irq);
e05b81fc 2893 host_dasm_new_symbol(sh2_drc_write8);
e05b81fc 2894 host_dasm_new_symbol(sh2_drc_write16);
679af8a3 2895#endif
679af8a3 2896}
2897
e1553677 2898static void sh2_smc_rm_block_entry(struct block_desc *bd, int tcache_id, u32 ram_mask)
f4bb5d6b 2899{
00a725a8 2900 struct block_link *bl, *bl_next, *bl_unresolved;
04092e32 2901 void *tmp;
4943816b 2902 u32 i, addr;
04092e32 2903
569420b0 2904 dbg(2, " killing entry %08x-%08x, blkid %d,%d",
2905 bd->addr, bd->end_addr, tcache_id, bd - block_tables[tcache_id]);
228ee974 2906 if (bd->addr == 0 || bd->entry_count == 0) {
fcdefcf6 2907 dbg(1, " killing dead block!? %08x", bd->addr);
569420b0 2908 return;
04092e32 2909 }
2910
4943816b 2911 // remove from inval_lookup
2912 addr = bd->addr & ~(ADDR_TO_BLOCK_PAGE - 1);
2913 for (; addr < bd->end_addr; addr += ADDR_TO_BLOCK_PAGE) {
2914 i = (addr & ram_mask) / ADDR_TO_BLOCK_PAGE;
2915 rm_from_block_list(&inval_lookup[tcache_id][i], bd);
2916 }
2917
04092e32 2918 tmp = tcache_ptr;
00a725a8 2919 bl_unresolved = unresolved_links[tcache_id];
569420b0 2920
00a725a8 2921 // remove from hash table, make incoming links unresolved
2922 // XXX: maybe patch branches w/flush instead?
228ee974 2923 for (i = 0; i < bd->entry_count; i++) {
2924 rm_from_hashlist(&bd->entryp[i], tcache_id);
2925
2926 // since we never reuse tcache space of dead blocks,
2927 // insert jump to dispatcher for blocks that are linked to this
2928 tcache_ptr = bd->entryp[i].tcache_ptr;
2929 emit_move_r_imm32(SHR_PC, bd->addr);
2930 rcache_flush();
2931 emith_jump(sh2_drc_dispatcher);
2932
2933 host_instructions_updated(bd->entryp[i].tcache_ptr, tcache_ptr);
00a725a8 2934
2935 for (bl = bd->entryp[i].links; bl != NULL; ) {
2936 bl_next = bl->next;
2937 bl->next = bl_unresolved;
2938 bl_unresolved = bl;
2939 bl = bl_next;
2940 }
228ee974 2941 }
2942
04092e32 2943 tcache_ptr = tmp;
00a725a8 2944 unresolved_links[tcache_id] = bl_unresolved;
04092e32 2945
569420b0 2946 bd->addr = bd->end_addr = 0;
228ee974 2947 bd->entry_count = 0;
a2b8c5a5 2948}
f4bb5d6b 2949
a2b8c5a5 2950static void sh2_smc_rm_block(u32 a, u16 *drc_ram_blk, int tcache_id, u32 shift, u32 mask)
2951{
4943816b 2952 struct block_list **blist = NULL, *entry;
2953 u32 from = ~0, to = 0;
e1553677 2954 struct block_desc *block;
4943816b 2955
2956 blist = &inval_lookup[tcache_id][(a & mask) / ADDR_TO_BLOCK_PAGE];
2957 entry = *blist;
2958 while (entry != NULL) {
2959 block = entry->block;
2960 if (block->addr <= a && a < block->end_addr) {
2961 if (block->addr < from)
2962 from = block->addr;
2963 if (block->end_addr > to)
2964 to = block->end_addr;
2965
2966 sh2_smc_rm_block_entry(block, tcache_id, mask);
2967
2968 // entry lost, restart search
2969 entry = *blist;
569420b0 2970 continue;
2971 }
4943816b 2972 entry = entry->next;
04092e32 2973 }
2974
6976a547 2975 // update range to not clear still alive blocks
2976 for (entry = *blist; entry != NULL; entry = entry->next) {
2977 block = entry->block;
2978 if (block->addr > a) {
2979 if (to > block->addr)
2980 to = block->addr;
2981 }
2982 else {
2983 if (from < block->end_addr)
2984 from = block->end_addr;
2985 }
2986 }
2987
2988 // clear code marks
4943816b 2989 if (from < to) {
2990 u16 *p = drc_ram_blk + ((from & mask) >> shift);
2991 memset(p, 0, (to - from) >> (shift - 1));
f4bb5d6b 2992 }
f4bb5d6b 2993}
2994
2995void sh2_drc_wcheck_ram(unsigned int a, int val, int cpuid)
2996{
fcdefcf6 2997 dbg(2, "%csh2 smc check @%08x", cpuid ? 's' : 'm', a);
a2b8c5a5 2998 sh2_smc_rm_block(a, Pico32xMem->drcblk_ram, 0, SH2_DRCBLK_RAM_SHIFT, 0x3ffff);
f4bb5d6b 2999}
3000
3001void sh2_drc_wcheck_da(unsigned int a, int val, int cpuid)
3002{
fcdefcf6 3003 dbg(2, "%csh2 smc check @%08x", cpuid ? 's' : 'm', a);
a2b8c5a5 3004 sh2_smc_rm_block(a, Pico32xMem->drcblk_da[cpuid],
3005 1 + cpuid, SH2_DRCBLK_DA_SHIFT, 0xfff);
f4bb5d6b 3006}
3007
ed4402a7 3008int sh2_execute(SH2 *sh2c, int cycles)
679af8a3 3009{
e05b81fc 3010 int ret_cycles;
52d759c3 3011
ed4402a7 3012 sh2c->cycles_timeslice = cycles;
679af8a3 3013
3014 // cycles are kept in SHR_SR unused bits (upper 20)
65514d85 3015 // bit11 contains T saved for delay slot
18b94127 3016 // others are usual SH2 flags
52d759c3 3017 sh2c->sr &= 0x3f3;
3018 sh2c->sr |= cycles << 12;
e05b81fc 3019 sh2_drc_entry(sh2c);
679af8a3 3020
e05b81fc 3021 // TODO: irq cycles
3022 ret_cycles = (signed int)sh2c->sr >> 12;
3023 if (ret_cycles > 0)
fcdefcf6 3024 dbg(1, "warning: drc returned with cycles: %d", ret_cycles);
679af8a3 3025
ed4402a7 3026 return sh2c->cycles_timeslice - ret_cycles;
679af8a3 3027}
3028
fcdefcf6 3029#if (DRC_DEBUG & 2)
9bb5d91c 3030void block_stats(void)
f4bb5d6b 3031{
3032 int c, b, i, total = 0;
3033
9bb5d91c 3034 printf("block stats:\n");
f4bb5d6b 3035 for (b = 0; b < ARRAY_SIZE(block_tables); b++)
3036 for (i = 0; i < block_counts[b]; i++)
3037 if (block_tables[b][i].addr != 0)
3038 total += block_tables[b][i].refcount;
3039
3040 for (c = 0; c < 10; c++) {
e1553677 3041 struct block_desc *blk, *maxb = NULL;
f4bb5d6b 3042 int max = 0;
3043 for (b = 0; b < ARRAY_SIZE(block_tables); b++) {
3044 for (i = 0; i < block_counts[b]; i++) {
3045 blk = &block_tables[b][i];
3046 if (blk->addr != 0 && blk->refcount > max) {
3047 max = blk->refcount;
3048 maxb = blk;
3049 }
3050 }
3051 }
3052 if (maxb == NULL)
3053 break;
3054 printf("%08x %9d %2.3f%%\n", maxb->addr, maxb->refcount,
3055 (double)maxb->refcount / total * 100.0);
3056 maxb->refcount = 0;
3057 }
553c3eaa 3058
3059 for (b = 0; b < ARRAY_SIZE(block_tables); b++)
3060 for (i = 0; i < block_counts[b]; i++)
3061 block_tables[b][i].refcount = 0;
f4bb5d6b 3062}
553c3eaa 3063#else
3064#define block_stats()
f4bb5d6b 3065#endif
3066
553c3eaa 3067void sh2_drc_flush_all(void)
3068{
3069 block_stats();
3070 flush_tcache(0);
3071 flush_tcache(1);
3072 flush_tcache(2);
3073}
3074
23686515 3075void sh2_drc_mem_setup(SH2 *sh2)
3076{
3077 // fill the convenience pointers
3078 sh2->p_bios = sh2->is_slave ? Pico32xMem->sh2_rom_s : Pico32xMem->sh2_rom_m;
3079 sh2->p_da = Pico32xMem->data_array[sh2->is_slave];
3080 sh2->p_sdram = Pico32xMem->sdram;
3081 sh2->p_rom = Pico.rom;
3082}
3083
679af8a3 3084int sh2_drc_init(SH2 *sh2)
3085{
44e6452e 3086 int i;
7f5a3fc1 3087
44e6452e 3088 if (block_tables[0] == NULL)
3089 {
3090 for (i = 0; i < TCACHE_BUFFERS; i++) {
3091 block_tables[i] = calloc(block_max_counts[i], sizeof(*block_tables[0]));
3092 if (block_tables[i] == NULL)
3093 goto fail;
3094 // max 2 block links (exits) per block
00a725a8 3095 block_link_pool[i] = calloc(block_link_pool_max_counts[i],
3096 sizeof(*block_link_pool[0]));
3097 if (block_link_pool[i] == NULL)
44e6452e 3098 goto fail;
4943816b 3099
3100 inval_lookup[i] = calloc(ram_sizes[i] / ADDR_TO_BLOCK_PAGE,
3101 sizeof(inval_lookup[0]));
3102 if (inval_lookup[i] == NULL)
3103 goto fail;
228ee974 3104
3105 hash_tables[i] = calloc(hash_table_sizes[i], sizeof(*hash_tables[0]));
3106 if (hash_tables[i] == NULL)
3107 goto fail;
44e6452e 3108 }
3109 memset(block_counts, 0, sizeof(block_counts));
00a725a8 3110 memset(block_link_pool_counts, 0, sizeof(block_link_pool_counts));
e898de13 3111
44e6452e 3112 drc_cmn_init();
8796b7ee 3113 tcache_ptr = tcache;
3114 sh2_generate_utils();
a2b8c5a5 3115 host_instructions_updated(tcache, tcache_ptr);
8796b7ee 3116
8796b7ee 3117 tcache_bases[0] = tcache_ptrs[0] = tcache_ptr;
44e6452e 3118 for (i = 1; i < ARRAY_SIZE(tcache_bases); i++)
f4bb5d6b 3119 tcache_bases[i] = tcache_ptrs[i] = tcache_bases[i - 1] + tcache_sizes[i - 1];
f4bb5d6b 3120
fcdefcf6 3121#if (DRC_DEBUG & 4)
f4bb5d6b 3122 for (i = 0; i < ARRAY_SIZE(block_tables); i++)
3123 tcache_dsm_ptrs[i] = tcache_bases[i];
8796b7ee 3124 // disasm the utils
3125 tcache_dsm_ptrs[0] = tcache;
3126 do_host_disasm(0);
f4bb5d6b 3127#endif
e898de13 3128#if (DRC_DEBUG & 1)
3129 hash_collisions = 0;
3130#endif
679af8a3 3131 }
3132
679af8a3 3133 return 0;
44e6452e 3134
3135fail:
3136 sh2_drc_finish(sh2);
3137 return -1;
41397701 3138}
3139
e898de13 3140void sh2_drc_finish(SH2 *sh2)
3141{
44e6452e 3142 int i;
3143
228ee974 3144 if (block_tables[0] == NULL)
3145 return;
4943816b 3146
228ee974 3147 sh2_drc_flush_all();
44e6452e 3148
228ee974 3149 for (i = 0; i < TCACHE_BUFFERS; i++) {
fcdefcf6 3150#if (DRC_DEBUG & 4)
228ee974 3151 printf("~~~ tcache %d\n", i);
3152 tcache_dsm_ptrs[i] = tcache_bases[i];
3153 tcache_ptr = tcache_ptrs[i];
3154 do_host_disasm(i);
44e6452e 3155#endif
3156
228ee974 3157 if (block_tables[i] != NULL)
3158 free(block_tables[i]);
3159 block_tables[i] = NULL;
00a725a8 3160 if (block_link_pool[i] == NULL)
3161 free(block_link_pool[i]);
3162 block_link_pool[i] = NULL;
4943816b 3163
228ee974 3164 if (inval_lookup[i] == NULL)
3165 free(inval_lookup[i]);
3166 inval_lookup[i] = NULL;
7f5a3fc1 3167
228ee974 3168 if (hash_tables[i] != NULL) {
3169 free(hash_tables[i]);
3170 hash_tables[i] = NULL;
3171 }
e898de13 3172 }
3173
228ee974 3174 drc_cmn_cleanup();
e898de13 3175}
cff531af 3176
00faec9c 3177#endif /* DRC_SH2 */
3178
3179static void *dr_get_pc_base(u32 pc, int is_slave)
3180{
3181 void *ret = NULL;
3182 u32 mask = 0;
3183
3184 if ((pc & ~0x7ff) == 0) {
3185 // BIOS
3186 ret = is_slave ? Pico32xMem->sh2_rom_s : Pico32xMem->sh2_rom_m;
3187 mask = 0x7ff;
3188 }
3189 else if ((pc & 0xfffff000) == 0xc0000000) {
3190 // data array
3191 ret = Pico32xMem->data_array[is_slave];
3192 mask = 0xfff;
3193 }
3194 else if ((pc & 0xc6000000) == 0x06000000) {
3195 // SDRAM
3196 ret = Pico32xMem->sdram;
3197 mask = 0x03ffff;
3198 }
3199 else if ((pc & 0xc6000000) == 0x02000000) {
3200 // ROM
3201 ret = Pico.rom;
3202 mask = 0x3fffff;
3203 }
3204
3205 if (ret == NULL)
3206 return (void *)-1; // NULL is valid value
3207
3208 return (char *)ret - (pc & ~mask);
3209}
3210
bf092a36 3211void scan_block(u32 base_pc, int is_slave, u8 *op_flags, u32 *end_pc_out,
3212 u32 *end_literals_out)
00faec9c 3213{
3214 u16 *dr_pc_base;
bf092a36 3215 u32 pc, op, tmp;
3216 u32 end_pc, end_literals = 0;
3217 struct op_data *opd;
3218 int next_is_delay = 0;
3219 int end_block = 0;
3220 int i, i_end;
00faec9c 3221
e1553677 3222 memset(op_flags, 0, BLOCK_INSN_LIMIT);
00faec9c 3223
3224 dr_pc_base = dr_get_pc_base(base_pc, is_slave);
3225
bf092a36 3226 // 1st pass: disassemble
3227 for (i = 0, pc = base_pc; ; i++, pc += 2) {
3228 // we need an ops[] entry after the last one initialized,
3229 // so do it before end_block checks
3230 opd = &ops[i];
3231 opd->op = OP_UNHANDLED;
3232 opd->rm = -1;
3233 opd->source = opd->dest = 0;
3234 opd->cycles = 1;
3235 opd->imm = 0;
3236
3237 if (next_is_delay) {
3238 op_flags[i] |= OF_DELAY_OP;
3239 next_is_delay = 0;
00faec9c 3240 }
bf092a36 3241 else if (end_block || i >= BLOCK_INSN_LIMIT - 2)
3242 break;
3243
3244 op = FETCH_OP(pc);
3245 switch ((op & 0xf000) >> 12)
3246 {
3247 /////////////////////////////////////////////
3248 case 0x00:
3249 switch (op & 0x0f)
3250 {
3251 case 0x02:
3252 switch (GET_Fx())
3253 {
3254 case 0: // STC SR,Rn 0000nnnn00000010
3255 tmp = SHR_SR;
3256 break;
3257 case 1: // STC GBR,Rn 0000nnnn00010010
3258 tmp = SHR_GBR;
3259 break;
3260 case 2: // STC VBR,Rn 0000nnnn00100010
3261 tmp = SHR_VBR;
3262 break;
3263 default:
3264 goto undefined;
3265 }
3266 opd->op = OP_MOVE;
3267 opd->source = BITMASK1(tmp);
3268 opd->dest = BITMASK1(GET_Rn());
00faec9c 3269 break;
bf092a36 3270 case 0x03:
3271 CHECK_UNHANDLED_BITS(0xd0, undefined);
3272 // BRAF Rm 0000mmmm00100011
3273 // BSRF Rm 0000mmmm00000011
3274 opd->op = OP_BRANCH_RF;
3275 opd->rm = GET_Rn();
3276 opd->source = BITMASK1(opd->rm);
3277 opd->dest = BITMASK1(SHR_PC);
3278 if (!(op & 0x20))
3279 opd->dest |= BITMASK1(SHR_PR);
3280 opd->cycles = 2;
3281 next_is_delay = 1;
3282 end_block = 1;
00faec9c 3283 break;
bf092a36 3284 case 0x04: // MOV.B Rm,@(R0,Rn) 0000nnnnmmmm0100
3285 case 0x05: // MOV.W Rm,@(R0,Rn) 0000nnnnmmmm0101
3286 case 0x06: // MOV.L Rm,@(R0,Rn) 0000nnnnmmmm0110
3287 opd->source = BITMASK3(GET_Rm(), SHR_R0, GET_Rn());
3288 break;
3289 case 0x07:
3290 // MUL.L Rm,Rn 0000nnnnmmmm0111
3291 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3292 opd->dest = BITMASK1(SHR_MACL);
3293 opd->cycles = 2;
3294 break;
3295 case 0x08:
3296 CHECK_UNHANDLED_BITS(0xf00, undefined);
3297 switch (GET_Fx())
3298 {
3299 case 0: // CLRT 0000000000001000
3300 opd->op = OP_SETCLRT;
3301 opd->dest = BITMASK1(SHR_T);
3302 opd->imm = 0;
3303 break;
3304 case 1: // SETT 0000000000011000
3305 opd->op = OP_SETCLRT;
3306 opd->dest = BITMASK1(SHR_T);
3307 opd->imm = 1;
3308 break;
3309 case 2: // CLRMAC 0000000000101000
3310 opd->dest = BITMASK3(SHR_T, SHR_MACL, SHR_MACH);
3311 break;
3312 default:
3313 goto undefined;
3314 }
3315 break;
3316 case 0x09:
3317 switch (GET_Fx())
3318 {
3319 case 0: // NOP 0000000000001001
3320 CHECK_UNHANDLED_BITS(0xf00, undefined);
3321 break;
3322 case 1: // DIV0U 0000000000011001
3323 CHECK_UNHANDLED_BITS(0xf00, undefined);
3324 opd->dest = BITMASK2(SHR_SR, SHR_T);
3325 break;
3326 case 2: // MOVT Rn 0000nnnn00101001
3327 opd->source = BITMASK1(SHR_T);
3328 opd->dest = BITMASK1(GET_Rn());
3329 break;
3330 default:
3331 goto undefined;
3332 }
3333 break;
3334 case 0x0a:
3335 switch (GET_Fx())
3336 {
3337 case 0: // STS MACH,Rn 0000nnnn00001010
3338 tmp = SHR_MACH;
3339 break;
3340 case 1: // STS MACL,Rn 0000nnnn00011010
3341 tmp = SHR_MACL;
3342 break;
3343 case 2: // STS PR,Rn 0000nnnn00101010
3344 tmp = SHR_PR;
3345 break;
3346 default:
3347 goto undefined;
3348 }
3349 opd->op = OP_MOVE;
3350 opd->source = BITMASK1(tmp);
3351 opd->dest = BITMASK1(GET_Rn());
3352 break;
3353 case 0x0b:
3354 CHECK_UNHANDLED_BITS(0xf00, undefined);
3355 switch (GET_Fx())
3356 {
3357 case 0: // RTS 0000000000001011
3358 opd->op = OP_BRANCH_R;
3359 opd->rm = SHR_PR;
3360 opd->source = BITMASK1(opd->rm);
3361 opd->dest = BITMASK1(SHR_PC);
3362 opd->cycles = 2;
3363 next_is_delay = 1;
3364 end_block = 1;
3365 break;
3366 case 1: // SLEEP 0000000000011011
3367 opd->op = OP_SLEEP;
3368 end_block = 1;
3369 break;
3370 case 2: // RTE 0000000000101011
3371 opd->op = OP_RTE;
3372 opd->source = BITMASK1(SHR_SP);
3373 opd->dest = BITMASK2(SHR_SR, SHR_PC);
3374 opd->cycles = 4;
3375 next_is_delay = 1;
3376 end_block = 1;
3377 break;
3378 default:
3379 goto undefined;
3380 }
3381 break;
3382 case 0x0c: // MOV.B @(R0,Rm),Rn 0000nnnnmmmm1100
3383 case 0x0d: // MOV.W @(R0,Rm),Rn 0000nnnnmmmm1101
3384 case 0x0e: // MOV.L @(R0,Rm),Rn 0000nnnnmmmm1110
3385 opd->source = BITMASK2(GET_Rm(), SHR_R0);
3386 opd->dest = BITMASK1(GET_Rn());
3387 break;
3388 case 0x0f: // MAC.L @Rm+,@Rn+ 0000nnnnmmmm1111
3389 opd->source = BITMASK5(GET_Rm(), GET_Rn(), SHR_SR, SHR_MACL, SHR_MACH);
3390 opd->dest = BITMASK4(GET_Rm(), GET_Rn(), SHR_MACL, SHR_MACH);
3391 opd->cycles = 3;
3392 break;
3393 default:
3394 goto undefined;
3395 }
3396 break;
3397
3398 /////////////////////////////////////////////
3399 case 0x01:
3400 // MOV.L Rm,@(disp,Rn) 0001nnnnmmmmdddd
3401 opd->source = BITMASK1(GET_Rm());
3402 opd->source = BITMASK1(GET_Rn());
3403 opd->imm = (op & 0x0f) * 4;
3404 break;
3405
3406 /////////////////////////////////////////////
3407 case 0x02:
3408 switch (op & 0x0f)
3409 {
3410 case 0x00: // MOV.B Rm,@Rn 0010nnnnmmmm0000
3411 case 0x01: // MOV.W Rm,@Rn 0010nnnnmmmm0001
3412 case 0x02: // MOV.L Rm,@Rn 0010nnnnmmmm0010
3413 opd->source = BITMASK1(GET_Rm());
3414 opd->source = BITMASK1(GET_Rn());
3415 break;
3416 case 0x04: // MOV.B Rm,@–Rn 0010nnnnmmmm0100
3417 case 0x05: // MOV.W Rm,@–Rn 0010nnnnmmmm0101
3418 case 0x06: // MOV.L Rm,@–Rn 0010nnnnmmmm0110
3419 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3420 opd->dest = BITMASK1(GET_Rn());
3421 break;
3422 case 0x07: // DIV0S Rm,Rn 0010nnnnmmmm0111
3423 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3424 opd->dest = BITMASK1(SHR_SR);
3425 break;
3426 case 0x08: // TST Rm,Rn 0010nnnnmmmm1000
3427 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3428 opd->dest = BITMASK1(SHR_T);
3429 break;
3430 case 0x09: // AND Rm,Rn 0010nnnnmmmm1001
3431 case 0x0a: // XOR Rm,Rn 0010nnnnmmmm1010
3432 case 0x0b: // OR Rm,Rn 0010nnnnmmmm1011
3433 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3434 opd->dest = BITMASK1(GET_Rn());
3435 break;
3436 case 0x0c: // CMP/STR Rm,Rn 0010nnnnmmmm1100
3437 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3438 opd->dest = BITMASK1(SHR_T);
3439 break;
3440 case 0x0d: // XTRCT Rm,Rn 0010nnnnmmmm1101
3441 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3442 opd->dest = BITMASK1(GET_Rn());
3443 break;
3444 case 0x0e: // MULU.W Rm,Rn 0010nnnnmmmm1110
3445 case 0x0f: // MULS.W Rm,Rn 0010nnnnmmmm1111
3446 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3447 opd->dest = BITMASK1(SHR_MACL);
3448 break;
3449 default:
3450 goto undefined;
3451 }
3452 break;
3453
3454 /////////////////////////////////////////////
3455 case 0x03:
3456 switch (op & 0x0f)
3457 {
3458 case 0x00: // CMP/EQ Rm,Rn 0011nnnnmmmm0000
3459 case 0x02: // CMP/HS Rm,Rn 0011nnnnmmmm0010
3460 case 0x03: // CMP/GE Rm,Rn 0011nnnnmmmm0011
3461 case 0x06: // CMP/HI Rm,Rn 0011nnnnmmmm0110
3462 case 0x07: // CMP/GT Rm,Rn 0011nnnnmmmm0111
3463 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3464 opd->dest = BITMASK1(SHR_T);
3465 break;
3466 case 0x04: // DIV1 Rm,Rn 0011nnnnmmmm0100
3467 opd->source = BITMASK3(GET_Rm(), GET_Rn(), SHR_SR);
3468 opd->dest = BITMASK2(GET_Rn(), SHR_SR);
3469 break;
3470 case 0x05: // DMULU.L Rm,Rn 0011nnnnmmmm0101
3471 case 0x0d: // DMULS.L Rm,Rn 0011nnnnmmmm1101
3472 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3473 opd->dest = BITMASK2(SHR_MACL, SHR_MACH);
3474 opd->cycles = 2;
3475 break;
3476 case 0x08: // SUB Rm,Rn 0011nnnnmmmm1000
3477 case 0x0c: // ADD Rm,Rn 0011nnnnmmmm1100
3478 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3479 opd->dest = BITMASK1(GET_Rn());
3480 break;
3481 case 0x0a: // SUBC Rm,Rn 0011nnnnmmmm1010
3482 case 0x0e: // ADDC Rm,Rn 0011nnnnmmmm1110
3483 opd->source = BITMASK3(GET_Rm(), GET_Rn(), SHR_T);
3484 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3485 break;
3486 case 0x0b: // SUBV Rm,Rn 0011nnnnmmmm1011
3487 case 0x0f: // ADDV Rm,Rn 0011nnnnmmmm1111
3488 opd->source = BITMASK2(GET_Rm(), GET_Rn());
3489 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3490 break;
3491 default:
3492 goto undefined;
3493 }
3494 break;
3495
3496 /////////////////////////////////////////////
3497 case 0x04:
3498 switch (op & 0x0f)
3499 {
3500 case 0x00:
3501 switch (GET_Fx())
3502 {
3503 case 0: // SHLL Rn 0100nnnn00000000
3504 case 2: // SHAL Rn 0100nnnn00100000
3505 opd->source = BITMASK1(GET_Rn());
3506 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3507 break;
3508 case 1: // DT Rn 0100nnnn00010000
3509 opd->source = BITMASK1(GET_Rn());
3510 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3511 break;
3512 default:
3513 goto undefined;
3514 }
3515 break;
3516 case 0x01:
3517 switch (GET_Fx())
3518 {
3519 case 0: // SHLR Rn 0100nnnn00000001
3520 case 2: // SHAR Rn 0100nnnn00100001
3521 opd->source = BITMASK1(GET_Rn());
3522 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3523 break;
3524 case 1: // CMP/PZ Rn 0100nnnn00010001
3525 opd->source = BITMASK1(GET_Rn());
3526 opd->dest = BITMASK1(SHR_T);
3527 break;
3528 default:
3529 goto undefined;
3530 }
3531 break;
3532 case 0x02:
3533 case 0x03:
3534 switch (op & 0x3f)
3535 {
3536 case 0x02: // STS.L MACH,@–Rn 0100nnnn00000010
3537 tmp = SHR_MACH;
3538 break;
3539 case 0x12: // STS.L MACL,@–Rn 0100nnnn00010010
3540 tmp = SHR_MACL;
3541 break;
3542 case 0x22: // STS.L PR,@–Rn 0100nnnn00100010
3543 tmp = SHR_PR;
3544 break;
3545 case 0x03: // STC.L SR,@–Rn 0100nnnn00000011
3546 tmp = SHR_SR;
3547 opd->cycles = 2;
3548 break;
3549 case 0x13: // STC.L GBR,@–Rn 0100nnnn00010011
3550 tmp = SHR_GBR;
3551 opd->cycles = 2;
3552 break;
3553 case 0x23: // STC.L VBR,@–Rn 0100nnnn00100011
3554 tmp = SHR_VBR;
3555 opd->cycles = 2;
3556 break;
3557 default:
3558 goto undefined;
3559 }
3560 opd->source = BITMASK2(GET_Rn(), tmp);
3561 opd->dest = BITMASK1(GET_Rn());
3562 break;
3563 case 0x04:
3564 case 0x05:
3565 switch (op & 0x3f)
3566 {
3567 case 0x04: // ROTL Rn 0100nnnn00000100
3568 case 0x05: // ROTR Rn 0100nnnn00000101
3569 opd->source = BITMASK1(GET_Rn());
3570 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3571 break;
3572 case 0x24: // ROTCL Rn 0100nnnn00100100
3573 case 0x25: // ROTCR Rn 0100nnnn00100101
3574 opd->source = BITMASK2(GET_Rn(), SHR_T);
3575 opd->dest = BITMASK2(GET_Rn(), SHR_T);
3576 break;
3577 case 0x15: // CMP/PL Rn 0100nnnn00010101
3578 opd->source = BITMASK1(GET_Rn());
3579 opd->dest = BITMASK1(SHR_T);
3580 break;
3581 default:
3582 goto undefined;
3583 }
3584 break;
3585 case 0x06:
3586 case 0x07:
3587 switch (op & 0x3f)
3588 {
3589 case 0x06: // LDS.L @Rm+,MACH 0100mmmm00000110
3590 tmp = SHR_MACH;
3591 break;
3592 case 0x16: // LDS.L @Rm+,MACL 0100mmmm00010110
3593 tmp = SHR_MACL;
3594 break;
3595 case 0x26: // LDS.L @Rm+,PR 0100mmmm00100110
3596 tmp = SHR_PR;
3597 break;
3598 case 0x07: // LDC.L @Rm+,SR 0100mmmm00000111
3599 tmp = SHR_SR;
3600 opd->cycles = 3;
3601 break;
3602 case 0x17: // LDC.L @Rm+,GBR 0100mmmm00010111
3603 tmp = SHR_GBR;
3604 opd->cycles = 3;
3605 break;
3606 case 0x27: // LDC.L @Rm+,VBR 0100mmmm00100111
3607 tmp = SHR_VBR;
3608 opd->cycles = 3;
3609 break;
3610 default:
3611 goto undefined;
3612 }
3613 opd->source = BITMASK1(GET_Rn());
3614 opd->dest = BITMASK2(GET_Rn(), tmp);
3615 break;
3616 case 0x08:
3617 case 0x09:
3618 switch (GET_Fx())
3619 {
3620 case 0:
3621 // SHLL2 Rn 0100nnnn00001000
3622 // SHLR2 Rn 0100nnnn00001001
3623 break;
3624 case 1:
3625 // SHLL8 Rn 0100nnnn00011000
3626 // SHLR8 Rn 0100nnnn00011001
3627 break;
3628 case 2:
3629 // SHLL16 Rn 0100nnnn00101000
3630 // SHLR16 Rn 0100nnnn00101001
3631 break;
3632 default:
3633 goto undefined;
3634 }
3635 opd->source = BITMASK1(GET_Rn());
3636 opd->dest = BITMASK1(GET_Rn());
3637 break;
3638 case 0x0a:
3639 switch (GET_Fx())
3640 {
3641 case 0: // LDS Rm,MACH 0100mmmm00001010
3642 tmp = SHR_MACH;
3643 break;
3644 case 1: // LDS Rm,MACL 0100mmmm00011010
3645 tmp = SHR_MACL;
3646 break;
3647 case 2: // LDS Rm,PR 0100mmmm00101010
3648 tmp = SHR_PR;
3649 break;
3650 default:
3651 goto undefined;
3652 }
3653 opd->op = OP_MOVE;
3654 opd->source = BITMASK1(GET_Rn());
3655 opd->dest = BITMASK1(tmp);
3656 break;
3657 case 0x0b:
3658 switch (GET_Fx())
3659 {
3660 case 0: // JSR @Rm 0100mmmm00001011
3661 opd->dest = BITMASK1(SHR_PR);
3662 case 2: // JMP @Rm 0100mmmm00101011
3663 opd->op = OP_BRANCH_R;
3664 opd->rm = GET_Rn();
3665 opd->source = BITMASK1(opd->rm);
3666 opd->dest |= BITMASK1(SHR_PC);
3667 opd->cycles = 2;
3668 next_is_delay = 1;
3669 end_block = 1;
3670 break;
3671 case 1: // TAS.B @Rn 0100nnnn00011011
3672 opd->source = BITMASK1(GET_Rn());
3673 opd->dest = BITMASK1(SHR_T);
3674 opd->cycles = 4;
3675 break;
3676 default:
3677 goto undefined;
3678 }
3679 break;
3680 case 0x0e:
3681 switch (GET_Fx())
3682 {
3683 case 0: // LDC Rm,SR 0100mmmm00001110
3684 tmp = SHR_SR;
3685 break;
3686 case 1: // LDC Rm,GBR 0100mmmm00011110
3687 tmp = SHR_GBR;
3688 break;
3689 case 2: // LDC Rm,VBR 0100mmmm00101110
3690 tmp = SHR_VBR;
3691 break;
3692 default:
3693 goto undefined;
3694 }
3695 opd->op = OP_MOVE;
3696 opd->source = BITMASK1(GET_Rn());
3697 opd->dest = BITMASK1(tmp);
3698 break;
3699 case 0x0f:
3700 // MAC.W @Rm+,@Rn+ 0100nnnnmmmm1111
3701 opd->source = BITMASK5(GET_Rm(), GET_Rn(), SHR_SR, SHR_MACL, SHR_MACH);
3702 opd->dest = BITMASK4(GET_Rm(), GET_Rn(), SHR_MACL, SHR_MACH);
3703 opd->cycles = 3;
3704 break;
3705 default:
3706 goto undefined;
3707 }
3708 break;
3709
3710 /////////////////////////////////////////////
3711 case 0x05:
3712 // MOV.L @(disp,Rm),Rn 0101nnnnmmmmdddd
3713 opd->source = BITMASK1(GET_Rm());
3714 opd->dest = BITMASK1(GET_Rn());
3715 opd->imm = (op & 0x0f) * 4;
3716 break;
3717
3718 /////////////////////////////////////////////
3719 case 0x06:
3720 switch (op & 0x0f)
3721 {
3722 case 0x04: // MOV.B @Rm+,Rn 0110nnnnmmmm0100
3723 case 0x05: // MOV.W @Rm+,Rn 0110nnnnmmmm0101
3724 case 0x06: // MOV.L @Rm+,Rn 0110nnnnmmmm0110
3725 opd->dest = BITMASK1(GET_Rm());
3726 case 0x00: // MOV.B @Rm,Rn 0110nnnnmmmm0000
3727 case 0x01: // MOV.W @Rm,Rn 0110nnnnmmmm0001
3728 case 0x02: // MOV.L @Rm,Rn 0110nnnnmmmm0010
3729 opd->source = BITMASK1(GET_Rm());
3730 opd->dest |= BITMASK1(GET_Rn());
3731 break;
3732 case 0x03: // MOV Rm,Rn 0110nnnnmmmm0011
3733 opd->op = OP_MOVE;
3734 goto arith_rmrn;
3735 case 0x07: // NOT Rm,Rn 0110nnnnmmmm0111
3736 case 0x08: // SWAP.B Rm,Rn 0110nnnnmmmm1000
3737 case 0x09: // SWAP.W Rm,Rn 0110nnnnmmmm1001
3738 case 0x0a: // NEGC Rm,Rn 0110nnnnmmmm1010
3739 case 0x0b: // NEG Rm,Rn 0110nnnnmmmm1011
3740 case 0x0c: // EXTU.B Rm,Rn 0110nnnnmmmm1100
3741 case 0x0d: // EXTU.W Rm,Rn 0110nnnnmmmm1101
3742 case 0x0e: // EXTS.B Rm,Rn 0110nnnnmmmm1110
3743 case 0x0f: // EXTS.W Rm,Rn 0110nnnnmmmm1111
3744 arith_rmrn:
3745 opd->source = BITMASK1(GET_Rm());
3746 opd->dest = BITMASK1(GET_Rn());
3747 break;
3748 }
3749 break;
3750
3751 /////////////////////////////////////////////
3752 case 0x07:
3753 // ADD #imm,Rn 0111nnnniiiiiiii
3754 opd->source = opd->dest = BITMASK1(GET_Rn());
3755 opd->imm = (int)(signed char)op;
3756 break;
3757
3758 /////////////////////////////////////////////
3759 case 0x08:
3760 switch (op & 0x0f00)
3761 {
3762 case 0x0000: // MOV.B R0,@(disp,Rn) 10000000nnnndddd
3763 opd->source = BITMASK2(GET_Rm(), SHR_R0);
3764 opd->imm = (op & 0x0f);
3765 break;
3766 case 0x0100: // MOV.W R0,@(disp,Rn) 10000001nnnndddd
3767 opd->source = BITMASK2(GET_Rm(), SHR_R0);
3768 opd->imm = (op & 0x0f) * 2;
3769 break;
3770 case 0x0400: // MOV.B @(disp,Rm),R0 10000100mmmmdddd
3771 opd->source = BITMASK1(GET_Rm());
3772 opd->dest = BITMASK1(SHR_R0);
3773 opd->imm = (op & 0x0f);
3774 break;
3775 case 0x0500: // MOV.W @(disp,Rm),R0 10000101mmmmdddd
3776 opd->source = BITMASK1(GET_Rm());
3777 opd->dest = BITMASK1(SHR_R0);
3778 opd->imm = (op & 0x0f) * 2;
3779 break;
3780 case 0x0800: // CMP/EQ #imm,R0 10001000iiiiiiii
3781 opd->source = BITMASK1(SHR_R0);
3782 opd->dest = BITMASK1(SHR_T);
3783 opd->imm = (int)(signed char)op;
3784 break;
3785 case 0x0d00: // BT/S label 10001101dddddddd
3786 case 0x0f00: // BF/S label 10001111dddddddd
3787 next_is_delay = 1;
3788 // fallthrough
3789 case 0x0900: // BT label 10001001dddddddd
3790 case 0x0b00: // BF label 10001011dddddddd
3791 opd->op = (op & 0x0200) ? OP_BRANCH_CF : OP_BRANCH_CT;
3792 opd->source = BITMASK1(SHR_T);
3793 opd->dest = BITMASK1(SHR_PC);
3794 opd->imm = ((signed int)(op << 24) >> 23);
3795 opd->imm += pc + 4;
3796 if (base_pc <= opd->imm && opd->imm < base_pc + BLOCK_INSN_LIMIT * 2)
3797 op_flags[(opd->imm - base_pc) / 2] |= OF_BTARGET;
3798 break;
3799 default:
3800 goto undefined;
3801 }
3802 break;
3803
3804 /////////////////////////////////////////////
3805 case 0x09:
3806 // MOV.W @(disp,PC),Rn 1001nnnndddddddd
3807 opd->op = OP_LOAD_POOL;
3808 opd->source = BITMASK1(SHR_PC);
3809 opd->dest = BITMASK1(GET_Rn());
3810 opd->imm = pc + 4 + (op & 0xff) * 2;
3811 opd->size = 1;
3812 break;
3813
3814 /////////////////////////////////////////////
3815 case 0x0b:
3816 // BSR label 1011dddddddddddd
3817 opd->dest = BITMASK1(SHR_PR);
3818 case 0x0a:
3819 // BRA label 1010dddddddddddd
3820 opd->op = OP_BRANCH;
3821 opd->dest |= BITMASK1(SHR_PC);
3822 opd->imm = ((signed int)(op << 20) >> 19);
3823 opd->imm += pc + 4;
3824 opd->cycles = 2;
3825 next_is_delay = 1;
3826 end_block = 1;
3827 if (base_pc <= opd->imm && opd->imm < base_pc + BLOCK_INSN_LIMIT * 2)
3828 op_flags[(opd->imm - base_pc) / 2] |= OF_BTARGET;
3829 break;
3830
3831 /////////////////////////////////////////////
3832 case 0x0c:
3833 switch (op & 0x0f00)
3834 {
3835 case 0x0000: // MOV.B R0,@(disp,GBR) 11000000dddddddd
3836 case 0x0100: // MOV.W R0,@(disp,GBR) 11000001dddddddd
3837 case 0x0200: // MOV.L R0,@(disp,GBR) 11000010dddddddd
3838 opd->source = BITMASK2(SHR_GBR, SHR_R0);
3839 opd->size = (op & 0x300) >> 8;
3840 opd->imm = (op & 0xff) << opd->size;
3841 break;
3842 case 0x0400: // MOV.B @(disp,GBR),R0 11000100dddddddd
3843 case 0x0500: // MOV.W @(disp,GBR),R0 11000101dddddddd
3844 case 0x0600: // MOV.L @(disp,GBR),R0 11000110dddddddd
3845 opd->source = BITMASK1(SHR_GBR);
3846 opd->dest = BITMASK1(SHR_R0);
3847 opd->size = (op & 0x300) >> 8;
3848 opd->imm = (op & 0xff) << opd->size;
3849 break;
3850 case 0x0300: // TRAPA #imm 11000011iiiiiiii
3851 opd->source = BITMASK2(SHR_PC, SHR_SR);
3852 opd->dest = BITMASK1(SHR_PC);
3853 opd->imm = (op & 0xff) * 4;
3854 opd->cycles = 8;
3855 end_block = 1; // FIXME
3856 break;
3857 case 0x0700: // MOVA @(disp,PC),R0 11000111dddddddd
3858 opd->dest = BITMASK1(SHR_R0);
3859 opd->imm = (pc + 4 + (op & 0xff) * 4) & ~3;
3860 break;
3861 case 0x0800: // TST #imm,R0 11001000iiiiiiii
3862 opd->source = BITMASK1(SHR_R0);
3863 opd->dest = BITMASK1(SHR_T);
3864 opd->imm = op & 0xff;
3865 break;
3866 case 0x0900: // AND #imm,R0 11001001iiiiiiii
3867 opd->source = opd->dest = BITMASK1(SHR_R0);
3868 opd->imm = op & 0xff;
3869 break;
3870 case 0x0a00: // XOR #imm,R0 11001010iiiiiiii
3871 opd->source = opd->dest = BITMASK1(SHR_R0);
3872 opd->imm = op & 0xff;
3873 break;
3874 case 0x0b00: // OR #imm,R0 11001011iiiiiiii
3875 opd->source = opd->dest = BITMASK1(SHR_R0);
3876 opd->imm = op & 0xff;
3877 break;
3878 case 0x0c00: // TST.B #imm,@(R0,GBR) 11001100iiiiiiii
3879 opd->source = BITMASK2(SHR_GBR, SHR_R0);
3880 opd->dest = BITMASK1(SHR_T);
3881 opd->imm = op & 0xff;
3882 opd->cycles = 3;
3883 break;
3884 case 0x0d00: // AND.B #imm,@(R0,GBR) 11001101iiiiiiii
3885 case 0x0e00: // XOR.B #imm,@(R0,GBR) 11001110iiiiiiii
3886 case 0x0f00: // OR.B #imm,@(R0,GBR) 11001111iiiiiiii
3887 opd->source = BITMASK2(SHR_GBR, SHR_R0);
3888 opd->imm = op & 0xff;
3889 opd->cycles = 3;
3890 break;
3891 default:
3892 goto undefined;
3893 }
3894 break;
3895
3896 /////////////////////////////////////////////
3897 case 0x0d:
3898 // MOV.L @(disp,PC),Rn 1101nnnndddddddd
3899 opd->op = OP_LOAD_POOL;
3900 opd->source = BITMASK1(SHR_PC);
3901 opd->dest = BITMASK1(GET_Rn());
3902 opd->imm = (pc + 4 + (op & 0xff) * 2) & ~3;
3903 opd->size = 2;
3904 break;
3905
3906 /////////////////////////////////////////////
3907 case 0x0e:
3908 // MOV #imm,Rn 1110nnnniiiiiiii
3909 opd->dest = BITMASK1(GET_Rn());
3910 opd->imm = (u32)(signed int)(signed char)op;
3911 break;
3912
3913 default:
3914 undefined:
3915 elprintf(EL_ANOMALY, "%csh2 drc: unhandled op %04x @ %08x",
3916 is_slave ? 's' : 'm', op, pc);
3917 break;
3918 }
3919 }
3920 i_end = i;
3921 end_pc = pc;
3922
3923 // 2nd pass: some analysis
3924 for (i = 0; i < i_end; i++) {
3925 opd = &ops[i];
3926
3927 // propagate T (TODO: DIV0U)
3928 if ((opd->op == OP_SETCLRT && !opd->imm) || opd->op == OP_BRANCH_CT)
3929 op_flags[i + 1] |= OF_T_CLEAR;
3930 else if ((opd->op == OP_SETCLRT && opd->imm) || opd->op == OP_BRANCH_CF)
3931 op_flags[i + 1] |= OF_T_SET;
3932
3933 if ((op_flags[i] & OF_BTARGET) || (opd->dest & BITMASK1(SHR_T)))
3934 op_flags[i] &= ~(OF_T_SET | OF_T_CLEAR);
3935 else
3936 op_flags[i + 1] |= op_flags[i] & (OF_T_SET | OF_T_CLEAR);
3937
3938 if ((opd->op == OP_BRANCH_CT && (op_flags[i] & OF_T_SET))
3939 || (opd->op == OP_BRANCH_CF && (op_flags[i] & OF_T_CLEAR)))
3940 {
3941 opd->op = OP_BRANCH;
3942 opd->cycles = 3;
3943 i_end = i + 1;
3944 if (op_flags[i + 1] & OF_DELAY_OP) {
3945 opd->cycles = 2;
3946 i_end++;
3947 }
3948 }
3949 else if (opd->op == OP_LOAD_POOL)
3950 {
3951 if (opd->imm < end_pc + MAX_LITERAL_OFFSET) {
3952 if (end_literals < opd->imm + opd->size * 2)
3953 end_literals = opd->imm + opd->size * 2;
3954 }
3955 }
3956 }
3957 end_pc = base_pc + i_end * 2;
3958 if (end_literals < end_pc)
3959 end_literals = end_pc;
3960
3961 *end_pc_out = end_pc;
3962 if (end_literals_out != NULL)
3963 *end_literals_out = end_literals;
00faec9c 3964}
3965
5f0ca48f 3966// vim:shiftwidth=2:ts=2:expandtab