workaround idledet breaking op test
[picodrive.git] / pico / memory.c
CommitLineData
cff531af 1/*\r
2 * memory handling\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
efcba75f 10#include "pico_int.h"\r
af37bca8 11#include "memory.h"\r
cc68a136 12\r
cc68a136 13#include "sound/ym2612.h"\r
14#include "sound/sn76496.h"\r
15\r
c8d1e9b6 16extern unsigned int lastSSRamWrite; // used by serial eeprom code\r
cc68a136 17\r
bcf65fd6 18uptr m68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
19uptr m68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
20uptr m68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
21uptr m68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
af37bca8 22\r
bcf65fd6 23static void xmap_set(uptr *map, int shift, int start_addr, int end_addr,\r
0ace9b9a 24 const void *func_or_mh, int is_func)\r
af37bca8 25{\r
faf543ce 26#ifdef __clang__\r
27 // workaround bug (segfault) in \r
28 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
29 volatile \r
30#endif\r
bcf65fd6 31 uptr addr = (uptr)func_or_mh;\r
af37bca8 32 int mask = (1 << shift) - 1;\r
33 int i;\r
34\r
35 if ((start_addr & mask) != 0 || (end_addr & mask) != mask) {\r
36 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: tried to map bad range: %06x-%06x",\r
37 start_addr, end_addr);\r
38 return;\r
39 }\r
40\r
41 if (addr & 1) {\r
42 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: ptr is not aligned: %08lx", addr);\r
43 return;\r
44 }\r
45\r
46 if (!is_func)\r
47 addr -= start_addr;\r
48\r
49 for (i = start_addr >> shift; i <= end_addr >> shift; i++) {\r
50 map[i] = addr >> 1;\r
51 if (is_func)\r
add51c49 52 map[i] |= MAP_FLAG;\r
af37bca8 53 }\r
54}\r
55\r
bcf65fd6 56void z80_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 57 const void *func_or_mh, int is_func)\r
af37bca8 58{\r
59 xmap_set(map, Z80_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
60}\r
61\r
bcf65fd6 62void cpu68k_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 63 const void *func_or_mh, int is_func)\r
af37bca8 64{\r
65 xmap_set(map, M68K_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
66}\r
67\r
68// more specialized/optimized function (does same as above)\r
69void cpu68k_map_all_ram(int start_addr, int end_addr, void *ptr, int is_sub)\r
70{\r
bcf65fd6 71 uptr *r8map, *r16map, *w8map, *w16map;\r
72 uptr addr = (uptr)ptr;\r
af37bca8 73 int shift = M68K_MEM_SHIFT;\r
74 int i;\r
75\r
76 if (!is_sub) {\r
77 r8map = m68k_read8_map;\r
78 r16map = m68k_read16_map;\r
79 w8map = m68k_write8_map;\r
80 w16map = m68k_write16_map;\r
81 } else {\r
82 r8map = s68k_read8_map;\r
83 r16map = s68k_read16_map;\r
84 w8map = s68k_write8_map;\r
85 w16map = s68k_write16_map;\r
86 }\r
87\r
88 addr -= start_addr;\r
89 addr >>= 1;\r
90 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
91 r8map[i] = r16map[i] = w8map[i] = w16map[i] = addr;\r
92}\r
93\r
94static u32 m68k_unmapped_read8(u32 a)\r
95{\r
96 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
97 return 0; // assume pulldown, as if MegaCD2 was attached\r
98}\r
99\r
100static u32 m68k_unmapped_read16(u32 a)\r
101{\r
102 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);\r
103 return 0;\r
104}\r
105\r
106static void m68k_unmapped_write8(u32 a, u32 d)\r
107{\r
108 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
109}\r
110\r
111static void m68k_unmapped_write16(u32 a, u32 d)\r
112{\r
113 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
114}\r
115\r
116void m68k_map_unmap(int start_addr, int end_addr)\r
117{\r
faf543ce 118#ifdef __clang__\r
119 // workaround bug (segfault) in \r
120 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
121 volatile \r
122#endif\r
bcf65fd6 123 uptr addr;\r
af37bca8 124 int shift = M68K_MEM_SHIFT;\r
125 int i;\r
126\r
bcf65fd6 127 addr = (uptr)m68k_unmapped_read8;\r
af37bca8 128 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 129 m68k_read8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 130\r
bcf65fd6 131 addr = (uptr)m68k_unmapped_read16;\r
af37bca8 132 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 133 m68k_read16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 134\r
bcf65fd6 135 addr = (uptr)m68k_unmapped_write8;\r
af37bca8 136 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 137 m68k_write8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 138\r
bcf65fd6 139 addr = (uptr)m68k_unmapped_write16;\r
af37bca8 140 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 141 m68k_write16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 142}\r
143\r
144MAKE_68K_READ8(m68k_read8, m68k_read8_map)\r
145MAKE_68K_READ16(m68k_read16, m68k_read16_map)\r
146MAKE_68K_READ32(m68k_read32, m68k_read16_map)\r
147MAKE_68K_WRITE8(m68k_write8, m68k_write8_map)\r
148MAKE_68K_WRITE16(m68k_write16, m68k_write16_map)\r
149MAKE_68K_WRITE32(m68k_write32, m68k_write16_map)\r
150\r
151// -----------------------------------------------------------------\r
152\r
153static u32 ym2612_read_local_68k(void);\r
154static int ym2612_write_local(u32 a, u32 d, int is_from_z80);\r
155static void z80_mem_setup(void);\r
cc68a136 156\r
0ace9b9a 157#ifdef _ASM_MEMORY_C\r
158u32 PicoRead8_sram(u32 a);\r
159u32 PicoRead16_sram(u32 a);\r
160#endif\r
cc68a136 161\r
03e4f2a3 162#ifdef EMU_CORE_DEBUG\r
cc68a136 163u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
164int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
165extern unsigned int ppop;\r
166#endif\r
167\r
4f65685b 168#ifdef IO_STATS\r
169void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 170#elif defined(_MSC_VER)\r
171#define log_io\r
4f65685b 172#else\r
173#define log_io(...)\r
174#endif\r
175\r
70357ce5 176#if defined(EMU_C68K)\r
5e89f0f5 177void cyclone_crashed(u32 pc, struct Cyclone *context)\r
cc68a136 178{\r
bf61bea0 179 elprintf(EL_STATUS|EL_ANOMALY, "%c68k crash detected @ %06x",\r
5e89f0f5 180 context == &PicoCpuCM68k ? 'm' : 's', pc);\r
181 context->membase = (u32)Pico.rom;\r
182 context->pc = (u32)Pico.rom + Pico.romsize;\r
cc68a136 183}\r
184#endif\r
185\r
cc68a136 186// -----------------------------------------------------------------\r
af37bca8 187// memmap helpers\r
cc68a136 188\r
531a8f38 189static u32 read_pad_3btn(int i, u32 out_bits)\r
e5503e2f 190{\r
531a8f38 191 u32 pad = ~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
192 u32 value;\r
e5503e2f 193\r
531a8f38 194 if (out_bits & 0x40) // TH\r
195 value = pad & 0x3f; // ?1CB RLDU\r
196 else\r
197 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 198\r
531a8f38 199 value |= out_bits & 0x40;\r
200 return value;\r
201}\r
202\r
203static u32 read_pad_6btn(int i, u32 out_bits)\r
204{\r
205 u32 pad = ~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
206 int phase = Pico.m.padTHPhase[i];\r
207 u32 value;\r
208\r
209 if (phase == 2 && !(out_bits & 0x40)) {\r
210 value = (pad & 0xc0) >> 2; // ?0SA 0000\r
211 goto out;\r
212 }\r
213 else if(phase == 3) {\r
214 if (out_bits & 0x40)\r
215 return (pad & 0x30) | ((pad >> 8) & 0xf); // ?1CB MXYZ\r
216 else\r
217 return ((pad & 0xc0) >> 2) | 0x0f; // ?0SA 1111\r
218 goto out;\r
e5503e2f 219 }\r
220\r
531a8f38 221 if (out_bits & 0x40) // TH\r
222 value = pad & 0x3f; // ?1CB RLDU\r
223 else\r
224 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 225\r
531a8f38 226out:\r
227 value |= out_bits & 0x40;\r
228 return value;\r
e5503e2f 229}\r
230\r
531a8f38 231static u32 read_nothing(int i, u32 out_bits)\r
232{\r
233 return 0xff;\r
234}\r
235\r
236typedef u32 (port_read_func)(int index, u32 out_bits);\r
237\r
238static port_read_func *port_readers[3] = {\r
239 read_pad_3btn,\r
240 read_pad_3btn,\r
241 read_nothing\r
242};\r
0ace9b9a 243\r
531a8f38 244static NOINLINE u32 port_read(int i)\r
245{\r
246 u32 data_reg = Pico.ioports[i + 1];\r
247 u32 ctrl_reg = Pico.ioports[i + 4] | 0x80;\r
248 u32 in, out;\r
249\r
250 out = data_reg & ctrl_reg;\r
251 out |= 0x7f & ~ctrl_reg; // pull-ups\r
252\r
253 in = port_readers[i](i, out);\r
254\r
255 return (in & ~ctrl_reg) | (data_reg & ctrl_reg);\r
256}\r
257\r
258void PicoSetInputDevice(int port, enum input_device device)\r
259{\r
260 port_read_func *func;\r
261\r
262 if (port < 0 || port > 2)\r
263 return;\r
264\r
265 switch (device) {\r
266 case PICO_INPUT_PAD_3BTN:\r
267 func = read_pad_3btn;\r
268 break;\r
269\r
270 case PICO_INPUT_PAD_6BTN:\r
271 func = read_pad_6btn;\r
272 break;\r
273\r
274 default:\r
275 func = read_nothing;\r
276 break;\r
277 }\r
278\r
279 port_readers[port] = func;\r
280}\r
281\r
282NOINLINE u32 io_ports_read(u32 a)\r
cc68a136 283{\r
af37bca8 284 u32 d;\r
285 a = (a>>1) & 0xf;\r
286 switch (a) {\r
287 case 0: d = Pico.m.hardware; break; // Hardware value (Version register)\r
531a8f38 288 case 1: d = port_read(0); break;\r
289 case 2: d = port_read(1); break;\r
290 case 3: d = port_read(2); break;\r
af37bca8 291 default: d = Pico.ioports[a]; break; // IO ports can be used as RAM\r
7969166e 292 }\r
af37bca8 293 return d;\r
cc68a136 294}\r
cc68a136 295\r
531a8f38 296NOINLINE void io_ports_write(u32 a, u32 d)\r
9dc09829 297{\r
af37bca8 298 a = (a>>1) & 0xf;\r
299\r
300 // 6 button gamepad: if TH went from 0 to 1, gamepad changes state\r
531a8f38 301 if (1 <= a && a <= 2)\r
af37bca8 302 {\r
303 Pico.m.padDelay[a - 1] = 0;\r
304 if (!(Pico.ioports[a] & 0x40) && (d & 0x40))\r
305 Pico.m.padTHPhase[a - 1]++;\r
9dc09829 306 }\r
af37bca8 307\r
5e89f0f5 308 // certain IO ports can be used as RAM\r
af37bca8 309 Pico.ioports[a] = d;\r
9dc09829 310}\r
311\r
ae214f1c 312// lame..\r
313static int z80_cycles_from_68k(void)\r
314{\r
315 return z80_cycle_aim\r
316 + cycles_68k_to_z80(SekCyclesDone() - last_z80_sync);\r
317}\r
318\r
0ace9b9a 319void NOINLINE ctl_write_z80busreq(u32 d)\r
7969166e 320{\r
af37bca8 321 d&=1; d^=1;\r
322 elprintf(EL_BUSREQ, "set_zrun: %i->%i [%i] @%06x", Pico.m.z80Run, d, SekCyclesDone(), SekPc);\r
323 if (d ^ Pico.m.z80Run)\r
324 {\r
325 if (d)\r
326 {\r
ae214f1c 327 z80_cycle_cnt = z80_cycles_from_68k();\r
af37bca8 328 }\r
329 else\r
330 {\r
f6c49d38 331 if ((PicoOpt&POPT_EN_Z80) && !Pico.m.z80_reset) {\r
332 pprof_start(m68k);\r
ae214f1c 333 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 334 pprof_end_sub(m68k);\r
335 }\r
af37bca8 336 }\r
337 Pico.m.z80Run = d;\r
7969166e 338 }\r
af37bca8 339}\r
340\r
0ace9b9a 341void NOINLINE ctl_write_z80reset(u32 d)\r
af37bca8 342{\r
343 d&=1; d^=1;\r
344 elprintf(EL_BUSREQ, "set_zreset: %i->%i [%i] @%06x", Pico.m.z80_reset, d, SekCyclesDone(), SekPc);\r
345 if (d ^ Pico.m.z80_reset)\r
346 {\r
347 if (d)\r
348 {\r
f6c49d38 349 if ((PicoOpt&POPT_EN_Z80) && Pico.m.z80Run) {\r
350 pprof_start(m68k);\r
af37bca8 351 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 352 pprof_end_sub(m68k);\r
353 }\r
af37bca8 354 YM2612ResetChip();\r
355 timers_reset();\r
7969166e 356 }\r
af37bca8 357 else\r
358 {\r
ae214f1c 359 z80_cycle_cnt = z80_cycles_from_68k();\r
af37bca8 360 z80_reset();\r
7969166e 361 }\r
af37bca8 362 Pico.m.z80_reset = d;\r
7969166e 363 }\r
364}\r
cc68a136 365\r
af37bca8 366// -----------------------------------------------------------------\r
fa1e5e29 367\r
0ace9b9a 368#ifndef _ASM_MEMORY_C\r
369\r
af37bca8 370// cart (save) RAM area (usually 0x200000 - ...)\r
371static u32 PicoRead8_sram(u32 a)\r
372{\r
af37bca8 373 u32 d;\r
45f2f245 374 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 375 {\r
45f2f245 376 if (SRam.flags & SRF_EEPROM) {\r
af37bca8 377 d = EEPROM_read();\r
45f2f245 378 if (!(a & 1))\r
379 d >>= 8;\r
380 } else\r
af37bca8 381 d = *(u8 *)(SRam.data - SRam.start + a);\r
45f2f245 382 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
af37bca8 383 return d;\r
384 }\r
cc68a136 385\r
45f2f245 386 // XXX: this is banking unfriendly\r
af37bca8 387 if (a < Pico.romsize)\r
388 return Pico.rom[a ^ 1];\r
389 \r
390 return m68k_unmapped_read8(a);\r
391}\r
cc68a136 392\r
af37bca8 393static u32 PicoRead16_sram(u32 a)\r
cc68a136 394{\r
af37bca8 395 u32 d;\r
b4db550e 396 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 397 {\r
45f2f245 398 if (SRam.flags & SRF_EEPROM)\r
af37bca8 399 d = EEPROM_read();\r
45f2f245 400 else {\r
af37bca8 401 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
402 d = pm[0] << 8;\r
403 d |= pm[1];\r
404 }\r
405 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
406 return d;\r
407 }\r
cc68a136 408\r
af37bca8 409 if (a < Pico.romsize)\r
410 return *(u16 *)(Pico.rom + a);\r
cc68a136 411\r
af37bca8 412 return m68k_unmapped_read16(a);\r
413}\r
cc68a136 414\r
0ace9b9a 415#endif // _ASM_MEMORY_C\r
416\r
af37bca8 417static void PicoWrite8_sram(u32 a, u32 d)\r
418{\r
45f2f245 419 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
420 m68k_unmapped_write8(a, d);\r
421 return;\r
422 }\r
423\r
424 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d & 0xff, SekPc);\r
425 if (SRam.flags & SRF_EEPROM)\r
af37bca8 426 {\r
45f2f245 427 EEPROM_write8(a, d);\r
cc68a136 428 }\r
45f2f245 429 else {\r
430 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
af37bca8 431 if (*pm != (u8)d) {\r
432 SRam.changed = 1;\r
433 *pm = (u8)d;\r
434 }\r
435 }\r
436}\r
cc68a136 437\r
af37bca8 438static void PicoWrite16_sram(u32 a, u32 d)\r
439{\r
45f2f245 440 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
441 m68k_unmapped_write16(a, d);\r
442 return;\r
443 }\r
444\r
445 elprintf(EL_SRAMIO, "sram w16 [%06x] %04x @ %06x", a, d & 0xffff, SekPc);\r
446 if (SRam.flags & SRF_EEPROM)\r
447 {\r
448 EEPROM_write16(d);\r
449 }\r
450 else {\r
451 // XXX: hardware could easily use MSB too..\r
452 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
453 if (*pm != (u8)d) {\r
454 SRam.changed = 1;\r
455 *pm = (u8)d;\r
456 }\r
457 }\r
af37bca8 458}\r
cc68a136 459\r
af37bca8 460// z80 area (0xa00000 - 0xa0ffff)\r
461// TODO: verify mirrors VDP and bank reg (bank area mirroring verified)\r
462static u32 PicoRead8_z80(u32 a)\r
463{\r
464 u32 d = 0xff;\r
465 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
466 elprintf(EL_ANOMALY, "68k z80 read with no bus! [%06x] @ %06x", a, SekPc);\r
467 // open bus. Pulled down if MegaCD2 is attached.\r
468 return 0;\r
469 }\r
c060a9ab 470\r
af37bca8 471 if ((a & 0x4000) == 0x0000)\r
472 d = Pico.zram[a & 0x1fff];\r
473 else if ((a & 0x6000) == 0x4000) // 0x4000-0x5fff\r
474 d = ym2612_read_local_68k(); \r
475 else\r
476 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
477 return d;\r
478}\r
b542be46 479\r
af37bca8 480static u32 PicoRead16_z80(u32 a)\r
481{\r
482 u32 d = PicoRead8_z80(a);\r
483 return d | (d << 8);\r
484}\r
485\r
486static void PicoWrite8_z80(u32 a, u32 d)\r
487{\r
488 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
489 // verified on real hw\r
490 elprintf(EL_ANOMALY, "68k z80 write with no bus or reset! [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
491 return;\r
492 }\r
493\r
494 if ((a & 0x4000) == 0x0000) { // z80 RAM\r
ae214f1c 495 SekCyclesBurnRun(2); // FIXME hack\r
af37bca8 496 Pico.zram[a & 0x1fff] = (u8)d;\r
497 return;\r
498 }\r
499 if ((a & 0x6000) == 0x4000) { // FM Sound\r
500 if (PicoOpt & POPT_EN_FM)\r
501 emustatus |= ym2612_write_local(a&3, d&0xff, 0)&1;\r
502 return;\r
503 }\r
504 // TODO: probably other VDP access too? Maybe more mirrors?\r
505 if ((a & 0x7ff9) == 0x7f11) { // PSG Sound\r
506 if (PicoOpt & POPT_EN_PSG)\r
507 SN76496Write(d);\r
508 return;\r
509 }\r
af37bca8 510 if ((a & 0x7f00) == 0x6000) // Z80 BANK register\r
511 {\r
512 Pico.m.z80_bank68k >>= 1;\r
513 Pico.m.z80_bank68k |= d << 8;\r
514 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
515 elprintf(EL_Z80BNK, "z80 bank=%06x", Pico.m.z80_bank68k << 15);\r
516 return;\r
cc68a136 517 }\r
af37bca8 518 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
cc68a136 519}\r
520\r
af37bca8 521static void PicoWrite16_z80(u32 a, u32 d)\r
cc68a136 522{\r
af37bca8 523 // for RAM, only most significant byte is sent\r
524 // TODO: verify remaining accesses\r
525 PicoWrite8_z80(a, d >> 8);\r
526}\r
cc68a136 527\r
0ace9b9a 528#ifndef _ASM_MEMORY_C\r
529\r
af37bca8 530// IO/control area (0xa10000 - 0xa1ffff)\r
531u32 PicoRead8_io(u32 a)\r
532{\r
533 u32 d;\r
cc68a136 534\r
af37bca8 535 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
536 d = io_ports_read(a);\r
cc68a136 537 goto end;\r
538 }\r
cc68a136 539\r
af37bca8 540 // faking open bus (MegaCD pulldowns don't work here curiously)\r
541 d = Pico.m.rotate++;\r
542 d ^= d << 6;\r
cc68a136 543\r
5e89f0f5 544 if ((a & 0xfc00) == 0x1000) {\r
545 // bit8 seems to be readable in this range\r
546 if (!(a & 1))\r
547 d &= ~0x01;\r
cc68a136 548\r
5e89f0f5 549 if ((a & 0xff01) == 0x1100) { // z80 busreq (verified)\r
550 d |= (Pico.m.z80Run | Pico.m.z80_reset) & 1;\r
551 elprintf(EL_BUSREQ, "get_zrun: %02x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
552 }\r
af37bca8 553 goto end;\r
cc68a136 554 }\r
af37bca8 555\r
db1d3564 556 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 557 d = PicoRead8_32x(a);\r
558 goto end;\r
559 }\r
560\r
af37bca8 561 d = m68k_unmapped_read8(a);\r
562end:\r
cc68a136 563 return d;\r
564}\r
565\r
af37bca8 566u32 PicoRead16_io(u32 a)\r
cc68a136 567{\r
af37bca8 568 u32 d;\r
cc68a136 569\r
af37bca8 570 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
571 d = io_ports_read(a);\r
bdd6a009 572 d |= d << 8;\r
cc68a136 573 goto end;\r
574 }\r
575\r
af37bca8 576 // faking open bus\r
577 d = (Pico.m.rotate += 0x41);\r
578 d ^= (d << 5) ^ (d << 8);\r
cc68a136 579\r
af37bca8 580 // bit8 seems to be readable in this range\r
5e89f0f5 581 if ((a & 0xfc00) == 0x1000) {\r
af37bca8 582 d &= ~0x0100;\r
cc68a136 583\r
5e89f0f5 584 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
585 d |= ((Pico.m.z80Run | Pico.m.z80_reset) & 1) << 8;\r
586 elprintf(EL_BUSREQ, "get_zrun: %04x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
587 }\r
af37bca8 588 goto end;\r
cc68a136 589 }\r
af37bca8 590\r
db1d3564 591 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 592 d = PicoRead16_32x(a);\r
593 goto end;\r
594 }\r
595\r
af37bca8 596 d = m68k_unmapped_read16(a);\r
597end:\r
cc68a136 598 return d;\r
599}\r
cc68a136 600\r
af37bca8 601void PicoWrite8_io(u32 a, u32 d)\r
602{\r
603 if ((a & 0xffe1) == 0x0001) { // I/O ports (verified: only LSB!)\r
604 io_ports_write(a, d);\r
605 return;\r
606 }\r
607 if ((a & 0xff01) == 0x1100) { // z80 busreq\r
608 ctl_write_z80busreq(d);\r
609 return;\r
610 }\r
611 if ((a & 0xff01) == 0x1200) { // z80 reset\r
612 ctl_write_z80reset(d);\r
613 return;\r
614 }\r
615 if (a == 0xa130f1) { // sram access register\r
616 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 617 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
618 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 619 return;\r
620 }\r
db1d3564 621 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 622 PicoWrite8_32x(a, d);\r
623 return;\r
624 }\r
625\r
af37bca8 626 m68k_unmapped_write8(a, d);\r
627}\r
cc68a136 628\r
af37bca8 629void PicoWrite16_io(u32 a, u32 d)\r
cc68a136 630{\r
af37bca8 631 if ((a & 0xffe0) == 0x0000) { // I/O ports (verified: only LSB!)\r
632 io_ports_write(a, d);\r
633 return;\r
634 }\r
635 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
636 ctl_write_z80busreq(d >> 8);\r
637 return;\r
638 }\r
639 if ((a & 0xff00) == 0x1200) { // z80 reset\r
640 ctl_write_z80reset(d >> 8);\r
641 return;\r
642 }\r
643 if (a == 0xa130f0) { // sram access register\r
644 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 645 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
646 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 647 return;\r
648 }\r
db1d3564 649 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 650 PicoWrite16_32x(a, d);\r
651 return;\r
652 }\r
af37bca8 653 m68k_unmapped_write16(a, d);\r
654}\r
cc68a136 655\r
0ace9b9a 656#endif // _ASM_MEMORY_C\r
657\r
af37bca8 658// VDP area (0xc00000 - 0xdfffff)\r
659// TODO: verify if lower byte goes to PSG on word writes\r
660static u32 PicoRead8_vdp(u32 a)\r
661{\r
662 if ((a & 0x00e0) == 0x0000)\r
663 return PicoVideoRead8(a);\r
cc68a136 664\r
af37bca8 665 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
666 return 0;\r
cc68a136 667}\r
668\r
af37bca8 669static u32 PicoRead16_vdp(u32 a)\r
cc68a136 670{\r
af37bca8 671 if ((a & 0x00e0) == 0x0000)\r
672 return PicoVideoRead(a);\r
cc68a136 673\r
af37bca8 674 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
675 return 0;\r
cc68a136 676}\r
677\r
af37bca8 678static void PicoWrite8_vdp(u32 a, u32 d)\r
cc68a136 679{\r
af37bca8 680 if ((a & 0x00f9) == 0x0011) { // PSG Sound\r
681 if (PicoOpt & POPT_EN_PSG)\r
682 SN76496Write(d);\r
cc68a136 683 return;\r
684 }\r
af37bca8 685 if ((a & 0x00e0) == 0x0000) {\r
686 d &= 0xff;\r
687 PicoVideoWrite(a, d | (d << 8));\r
b542be46 688 return;\r
689 }\r
690\r
af37bca8 691 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 692}\r
693\r
af37bca8 694static void PicoWrite16_vdp(u32 a, u32 d)\r
695{\r
696 if ((a & 0x00f9) == 0x0010) { // PSG Sound\r
697 if (PicoOpt & POPT_EN_PSG)\r
698 SN76496Write(d);\r
699 return;\r
700 }\r
701 if ((a & 0x00e0) == 0x0000) {\r
702 PicoVideoWrite(a, d);\r
703 return;\r
704 }\r
705\r
706 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
707}\r
cc68a136 708\r
709// -----------------------------------------------------------------\r
f53f286a 710\r
9037e45d 711#ifdef EMU_M68K\r
712static void m68k_mem_setup(void);\r
713#endif\r
714\r
f8ef8ff7 715PICO_INTERNAL void PicoMemSetup(void)\r
716{\r
af37bca8 717 int mask, rs, a;\r
718\r
719 // setup the memory map\r
720 cpu68k_map_set(m68k_read8_map, 0x000000, 0xffffff, m68k_unmapped_read8, 1);\r
721 cpu68k_map_set(m68k_read16_map, 0x000000, 0xffffff, m68k_unmapped_read16, 1);\r
722 cpu68k_map_set(m68k_write8_map, 0x000000, 0xffffff, m68k_unmapped_write8, 1);\r
723 cpu68k_map_set(m68k_write16_map, 0x000000, 0xffffff, m68k_unmapped_write16, 1);\r
724\r
725 // ROM\r
726 // align to bank size. We know ROM loader allocated enough for this\r
727 mask = (1 << M68K_MEM_SHIFT) - 1;\r
728 rs = (Pico.romsize + mask) & ~mask;\r
729 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico.rom, 0);\r
730 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico.rom, 0);\r
731\r
732 // Common case of on-cart (save) RAM, usually at 0x200000-...\r
45f2f245 733 if ((SRam.flags & SRF_ENABLED) && SRam.data != NULL) {\r
734 rs = SRam.end - SRam.start;\r
af37bca8 735 rs = (rs + mask) & ~mask;\r
736 if (SRam.start + rs >= 0x1000000)\r
737 rs = 0x1000000 - SRam.start;\r
738 cpu68k_map_set(m68k_read8_map, SRam.start, SRam.start + rs - 1, PicoRead8_sram, 1);\r
739 cpu68k_map_set(m68k_read16_map, SRam.start, SRam.start + rs - 1, PicoRead16_sram, 1);\r
740 cpu68k_map_set(m68k_write8_map, SRam.start, SRam.start + rs - 1, PicoWrite8_sram, 1);\r
741 cpu68k_map_set(m68k_write16_map, SRam.start, SRam.start + rs - 1, PicoWrite16_sram, 1);\r
742 }\r
743\r
744 // Z80 region\r
745 cpu68k_map_set(m68k_read8_map, 0xa00000, 0xa0ffff, PicoRead8_z80, 1);\r
746 cpu68k_map_set(m68k_read16_map, 0xa00000, 0xa0ffff, PicoRead16_z80, 1);\r
747 cpu68k_map_set(m68k_write8_map, 0xa00000, 0xa0ffff, PicoWrite8_z80, 1);\r
748 cpu68k_map_set(m68k_write16_map, 0xa00000, 0xa0ffff, PicoWrite16_z80, 1);\r
749\r
750 // IO/control region\r
751 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_io, 1);\r
752 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_io, 1);\r
753 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_io, 1);\r
754 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_io, 1);\r
755\r
756 // VDP region\r
757 for (a = 0xc00000; a < 0xe00000; a += 0x010000) {\r
758 if ((a & 0xe700e0) != 0xc00000)\r
759 continue;\r
760 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoRead8_vdp, 1);\r
761 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoRead16_vdp, 1);\r
762 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoWrite8_vdp, 1);\r
763 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoWrite16_vdp, 1);\r
764 }\r
765\r
766 // RAM and it's mirrors\r
767 for (a = 0xe00000; a < 0x1000000; a += 0x010000) {\r
768 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, Pico.ram, 0);\r
769 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, Pico.ram, 0);\r
770 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, Pico.ram, 0);\r
771 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, Pico.ram, 0);\r
772 }\r
773\r
cc68a136 774 // Setup memory callbacks:\r
70357ce5 775#ifdef EMU_C68K\r
5e89f0f5 776 PicoCpuCM68k.read8 = (void *)m68k_read8_map;\r
777 PicoCpuCM68k.read16 = (void *)m68k_read16_map;\r
778 PicoCpuCM68k.read32 = (void *)m68k_read16_map;\r
779 PicoCpuCM68k.write8 = (void *)m68k_write8_map;\r
780 PicoCpuCM68k.write16 = (void *)m68k_write16_map;\r
781 PicoCpuCM68k.write32 = (void *)m68k_write16_map;\r
782 PicoCpuCM68k.checkpc = NULL; /* unused */\r
783 PicoCpuCM68k.fetch8 = NULL;\r
784 PicoCpuCM68k.fetch16 = NULL;\r
785 PicoCpuCM68k.fetch32 = NULL;\r
cc68a136 786#endif\r
70357ce5 787#ifdef EMU_F68K\r
af37bca8 788 PicoCpuFM68k.read_byte = m68k_read8;\r
789 PicoCpuFM68k.read_word = m68k_read16;\r
790 PicoCpuFM68k.read_long = m68k_read32;\r
791 PicoCpuFM68k.write_byte = m68k_write8;\r
792 PicoCpuFM68k.write_word = m68k_write16;\r
793 PicoCpuFM68k.write_long = m68k_write32;\r
3aa1e148 794\r
795 // setup FAME fetchmap\r
796 {\r
797 int i;\r
9037e45d 798 // by default, point everything to first 64k of ROM\r
3aa1e148 799 for (i = 0; i < M68K_FETCHBANK1; i++)\r
be26eb23 800 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 801 // now real ROM\r
802 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 803 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
3aa1e148 804 // .. and RAM\r
805 for (i = M68K_FETCHBANK1*14/16; i < M68K_FETCHBANK1; i++)\r
be26eb23 806 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.ram - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 807 }\r
70357ce5 808#endif\r
9037e45d 809#ifdef EMU_M68K\r
810 m68k_mem_setup();\r
811#endif\r
c8d1e9b6 812\r
813 z80_mem_setup();\r
cc68a136 814}\r
815\r
cc68a136 816#ifdef EMU_M68K\r
9037e45d 817unsigned int (*pm68k_read_memory_8) (unsigned int address) = NULL;\r
818unsigned int (*pm68k_read_memory_16)(unsigned int address) = NULL;\r
819unsigned int (*pm68k_read_memory_32)(unsigned int address) = NULL;\r
820void (*pm68k_write_memory_8) (unsigned int address, unsigned char value) = NULL;\r
821void (*pm68k_write_memory_16)(unsigned int address, unsigned short value) = NULL;\r
822void (*pm68k_write_memory_32)(unsigned int address, unsigned int value) = NULL;\r
cc68a136 823\r
9037e45d 824/* it appears that Musashi doesn't always mask the unused bits */\r
825unsigned int m68k_read_memory_8 (unsigned int address) { return pm68k_read_memory_8 (address) & 0xff; }\r
826unsigned int m68k_read_memory_16(unsigned int address) { return pm68k_read_memory_16(address) & 0xffff; }\r
827unsigned int m68k_read_memory_32(unsigned int address) { return pm68k_read_memory_32(address); }\r
828void m68k_write_memory_8 (unsigned int address, unsigned int value) { pm68k_write_memory_8 (address, (u8)value); }\r
829void m68k_write_memory_16(unsigned int address, unsigned int value) { pm68k_write_memory_16(address,(u16)value); }\r
830void m68k_write_memory_32(unsigned int address, unsigned int value) { pm68k_write_memory_32(address, value); }\r
9037e45d 831\r
832static void m68k_mem_setup(void)\r
833{\r
af37bca8 834 pm68k_read_memory_8 = m68k_read8;\r
835 pm68k_read_memory_16 = m68k_read16;\r
836 pm68k_read_memory_32 = m68k_read32;\r
837 pm68k_write_memory_8 = m68k_write8;\r
838 pm68k_write_memory_16 = m68k_write16;\r
839 pm68k_write_memory_32 = m68k_write32;\r
cc68a136 840}\r
cc68a136 841#endif // EMU_M68K\r
842\r
843\r
4b9c5888 844// -----------------------------------------------------------------\r
845\r
4b9c5888 846static int get_scanline(int is_from_z80)\r
847{\r
848 if (is_from_z80) {\r
849 int cycles = z80_cyclesDone();\r
850 while (cycles - z80_scanline_cycles >= 228)\r
851 z80_scanline++, z80_scanline_cycles += 228;\r
852 return z80_scanline;\r
853 }\r
854\r
2aa27095 855 return Pico.m.scanline;\r
4b9c5888 856}\r
857\r
48dc74f2 858/* probably should not be in this file, but it's near related code here */\r
43e6eaad 859void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new)\r
860{\r
861 int xcycles = z80_cycles << 8;\r
862\r
863 /* check for overflows */\r
864 if ((mode_old & 4) && xcycles > timer_a_next_oflow)\r
865 ym2612.OPN.ST.status |= 1;\r
866\r
867 if ((mode_old & 8) && xcycles > timer_b_next_oflow)\r
868 ym2612.OPN.ST.status |= 2;\r
869\r
870 /* update timer a */\r
871 if (mode_old & 1)\r
e53704e6 872 while (xcycles > timer_a_next_oflow)\r
43e6eaad 873 timer_a_next_oflow += timer_a_step;\r
874\r
875 if ((mode_old ^ mode_new) & 1) // turning on/off\r
876 {\r
48dc74f2 877 if (mode_old & 1)\r
e53704e6 878 timer_a_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 879 else\r
48dc74f2 880 timer_a_next_oflow = xcycles + timer_a_step;\r
43e6eaad 881 }\r
882 if (mode_new & 1)\r
883 elprintf(EL_YMTIMER, "timer a upd to %i @ %i", timer_a_next_oflow>>8, z80_cycles);\r
884\r
885 /* update timer b */\r
886 if (mode_old & 2)\r
e53704e6 887 while (xcycles > timer_b_next_oflow)\r
43e6eaad 888 timer_b_next_oflow += timer_b_step;\r
889\r
890 if ((mode_old ^ mode_new) & 2)\r
891 {\r
48dc74f2 892 if (mode_old & 2)\r
e53704e6 893 timer_b_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 894 else\r
48dc74f2 895 timer_b_next_oflow = xcycles + timer_b_step;\r
43e6eaad 896 }\r
897 if (mode_new & 2)\r
898 elprintf(EL_YMTIMER, "timer b upd to %i @ %i", timer_b_next_oflow>>8, z80_cycles);\r
899}\r
900\r
4b9c5888 901// ym2612 DAC and timer I/O handlers for z80\r
af37bca8 902static int ym2612_write_local(u32 a, u32 d, int is_from_z80)\r
4b9c5888 903{\r
904 int addr;\r
905\r
906 a &= 3;\r
907 if (a == 1 && ym2612.OPN.ST.address == 0x2a) /* DAC data */\r
908 {\r
909 int scanline = get_scanline(is_from_z80);\r
910 //elprintf(EL_STATUS, "%03i -> %03i dac w %08x z80 %i", PsndDacLine, scanline, d, is_from_z80);\r
911 ym2612.dacout = ((int)d - 0x80) << 6;\r
912 if (PsndOut && ym2612.dacen && scanline >= PsndDacLine)\r
913 PsndDoDAC(scanline);\r
914 return 0;\r
915 }\r
916\r
917 switch (a)\r
918 {\r
919 case 0: /* address port 0 */\r
920 ym2612.OPN.ST.address = d;\r
921 ym2612.addr_A1 = 0;\r
922#ifdef __GP2X__\r
923 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
924#endif\r
925 return 0;\r
926\r
927 case 1: /* data port 0 */\r
928 if (ym2612.addr_A1 != 0)\r
929 return 0;\r
930\r
931 addr = ym2612.OPN.ST.address;\r
932 ym2612.REGS[addr] = d;\r
933\r
934 switch (addr)\r
935 {\r
936 case 0x24: // timer A High 8\r
937 case 0x25: { // timer A Low 2\r
938 int TAnew = (addr == 0x24) ? ((ym2612.OPN.ST.TA & 0x03)|(((int)d)<<2))\r
939 : ((ym2612.OPN.ST.TA & 0x3fc)|(d&3));\r
940 if (ym2612.OPN.ST.TA != TAnew)\r
941 {\r
942 //elprintf(EL_STATUS, "timer a set %i", TAnew);\r
943 ym2612.OPN.ST.TA = TAnew;\r
e53704e6 944 //ym2612.OPN.ST.TAC = (1024-TAnew)*18;\r
4b9c5888 945 //ym2612.OPN.ST.TAT = 0;\r
48dc74f2 946 timer_a_step = TIMER_A_TICK_ZCYCLES * (1024 - TAnew);\r
43e6eaad 947 if (ym2612.OPN.ST.mode & 1) {\r
48dc74f2 948 // this is not right, should really be done on overflow only\r
ae214f1c 949 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
4b9c5888 950 timer_a_next_oflow = (cycles << 8) + timer_a_step;\r
4b9c5888 951 }\r
43e6eaad 952 elprintf(EL_YMTIMER, "timer a set to %i, %i", 1024 - TAnew, timer_a_next_oflow>>8);\r
4b9c5888 953 }\r
954 return 0;\r
955 }\r
956 case 0x26: // timer B\r
957 if (ym2612.OPN.ST.TB != d) {\r
958 //elprintf(EL_STATUS, "timer b set %i", d);\r
959 ym2612.OPN.ST.TB = d;\r
e53704e6 960 //ym2612.OPN.ST.TBC = (256-d) * 288;\r
4b9c5888 961 //ym2612.OPN.ST.TBT = 0;\r
48dc74f2 962 timer_b_step = TIMER_B_TICK_ZCYCLES * (256 - d); // 262800\r
43e6eaad 963 if (ym2612.OPN.ST.mode & 2) {\r
ae214f1c 964 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 965 timer_b_next_oflow = (cycles << 8) + timer_b_step;\r
966 }\r
967 elprintf(EL_YMTIMER, "timer b set to %i, %i", 256 - d, timer_b_next_oflow>>8);\r
4b9c5888 968 }\r
969 return 0;\r
970 case 0x27: { /* mode, timer control */\r
971 int old_mode = ym2612.OPN.ST.mode;\r
ae214f1c 972 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 973 ym2612.OPN.ST.mode = d;\r
4b9c5888 974\r
43e6eaad 975 elprintf(EL_YMTIMER, "st mode %02x", d);\r
976 ym2612_sync_timers(cycles, old_mode, d);\r
4b9c5888 977\r
43e6eaad 978 /* reset Timer a flag */\r
979 if (d & 0x10)\r
980 ym2612.OPN.ST.status &= ~1;\r
4b9c5888 981\r
982 /* reset Timer b flag */\r
983 if (d & 0x20)\r
984 ym2612.OPN.ST.status &= ~2;\r
985\r
43e6eaad 986 if ((d ^ old_mode) & 0xc0) {\r
4b9c5888 987#ifdef __GP2X__\r
52250671 988 if (PicoOpt & POPT_EXT_FM) return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
4b9c5888 989#endif\r
43e6eaad 990 return 1;\r
991 }\r
4b9c5888 992 return 0;\r
993 }\r
994 case 0x2b: { /* DAC Sel (YM2612) */\r
995 int scanline = get_scanline(is_from_z80);\r
996 ym2612.dacen = d & 0x80;\r
997 if (d & 0x80) PsndDacLine = scanline;\r
998#ifdef __GP2X__\r
999 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, scanline);\r
1000#endif\r
1001 return 0;\r
1002 }\r
1003 }\r
1004 break;\r
1005\r
1006 case 2: /* address port 1 */\r
1007 ym2612.OPN.ST.address = d;\r
1008 ym2612.addr_A1 = 1;\r
1009#ifdef __GP2X__\r
1010 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
1011#endif\r
1012 return 0;\r
1013\r
1014 case 3: /* data port 1 */\r
1015 if (ym2612.addr_A1 != 1)\r
1016 return 0;\r
1017\r
1018 addr = ym2612.OPN.ST.address | 0x100;\r
1019 ym2612.REGS[addr] = d;\r
1020 break;\r
1021 }\r
1022\r
1023#ifdef __GP2X__\r
1024 if (PicoOpt & POPT_EXT_FM)\r
1025 return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
1026#endif\r
1027 return YM2612Write_(a, d);\r
1028}\r
1029\r
453d2a6e 1030\r
43e6eaad 1031#define ym2612_read_local() \\r
1032 if (xcycles >= timer_a_next_oflow) \\r
1033 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 1; \\r
1034 if (xcycles >= timer_b_next_oflow) \\r
1035 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 2\r
1036\r
553c3eaa 1037static u32 ym2612_read_local_z80(void)\r
4b9c5888 1038{\r
1039 int xcycles = z80_cyclesDone() << 8;\r
4b9c5888 1040\r
43e6eaad 1041 ym2612_read_local();\r
1042\r
1043 elprintf(EL_YMTIMER, "timer z80 read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1044 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
1045 return ym2612.OPN.ST.status;\r
1046}\r
1047\r
af37bca8 1048static u32 ym2612_read_local_68k(void)\r
43e6eaad 1049{\r
ae214f1c 1050 int xcycles = z80_cycles_from_68k() << 8;\r
43e6eaad 1051\r
1052 ym2612_read_local();\r
1053\r
1054 elprintf(EL_YMTIMER, "timer 68k read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1055 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
4b9c5888 1056 return ym2612.OPN.ST.status;\r
1057}\r
1058\r
d2721b08 1059void ym2612_pack_state(void)\r
1060{\r
e53704e6 1061 // timers are saved as tick counts, in 16.16 int format\r
1062 int tac, tat = 0, tbc, tbt = 0;\r
1063 tac = 1024 - ym2612.OPN.ST.TA;\r
1064 tbc = 256 - ym2612.OPN.ST.TB;\r
1065 if (timer_a_next_oflow != TIMER_NO_OFLOW)\r
1066 tat = (int)((double)(timer_a_step - timer_a_next_oflow) / (double)timer_a_step * tac * 65536);\r
1067 if (timer_b_next_oflow != TIMER_NO_OFLOW)\r
1068 tbt = (int)((double)(timer_b_step - timer_b_next_oflow) / (double)timer_b_step * tbc * 65536);\r
1069 elprintf(EL_YMTIMER, "save: timer a %i/%i", tat >> 16, tac);\r
1070 elprintf(EL_YMTIMER, "save: timer b %i/%i", tbt >> 16, tbc);\r
1071\r
d2721b08 1072#ifdef __GP2X__\r
1073 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1074 YM2612PicoStateSave2_940(tat, tbt);\r
d2721b08 1075 else\r
1076#endif\r
e53704e6 1077 YM2612PicoStateSave2(tat, tbt);\r
d2721b08 1078}\r
1079\r
453d2a6e 1080void ym2612_unpack_state(void)\r
1081{\r
e53704e6 1082 int i, ret, tac, tat, tbc, tbt;\r
453d2a6e 1083 YM2612PicoStateLoad();\r
1084\r
1085 // feed all the registers and update internal state\r
db49317b 1086 for (i = 0x20; i < 0xA0; i++) {\r
453d2a6e 1087 ym2612_write_local(0, i, 0);\r
1088 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1089 }\r
db49317b 1090 for (i = 0x30; i < 0xA0; i++) {\r
1091 ym2612_write_local(2, i, 0);\r
1092 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1093 }\r
1094 for (i = 0xAF; i >= 0xA0; i--) { // must apply backwards\r
1095 ym2612_write_local(2, i, 0);\r
1096 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1097 ym2612_write_local(0, i, 0);\r
1098 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1099 }\r
1100 for (i = 0xB0; i < 0xB8; i++) {\r
1101 ym2612_write_local(0, i, 0);\r
1102 ym2612_write_local(1, ym2612.REGS[i], 0);\r
453d2a6e 1103 ym2612_write_local(2, i, 0);\r
1104 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1105 }\r
d2721b08 1106\r
1107#ifdef __GP2X__\r
1108 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1109 ret = YM2612PicoStateLoad2_940(&tat, &tbt);\r
d2721b08 1110 else\r
1111#endif\r
1112 ret = YM2612PicoStateLoad2(&tat, &tbt);\r
db49317b 1113 if (ret != 0) {\r
1114 elprintf(EL_STATUS, "old ym2612 state");\r
1115 return; // no saved timers\r
1116 }\r
e53704e6 1117\r
1118 tac = (1024 - ym2612.OPN.ST.TA) << 16;\r
1119 tbc = (256 - ym2612.OPN.ST.TB) << 16;\r
1120 if (ym2612.OPN.ST.mode & 1)\r
48dc74f2 1121 timer_a_next_oflow = (int)((double)(tac - tat) / (double)tac * timer_a_step);\r
e53704e6 1122 else\r
1123 timer_a_next_oflow = TIMER_NO_OFLOW;\r
1124 if (ym2612.OPN.ST.mode & 2)\r
48dc74f2 1125 timer_b_next_oflow = (int)((double)(tbc - tbt) / (double)tbc * timer_b_step);\r
e53704e6 1126 else\r
1127 timer_b_next_oflow = TIMER_NO_OFLOW;\r
1128 elprintf(EL_YMTIMER, "load: %i/%i, timer_a_next_oflow %i", tat>>16, tac>>16, timer_a_next_oflow >> 8);\r
1129 elprintf(EL_YMTIMER, "load: %i/%i, timer_b_next_oflow %i", tbt>>16, tbc>>16, timer_b_next_oflow >> 8);\r
453d2a6e 1130}\r
1131\r
f3a57b2d 1132#if defined(NO_32X) && defined(_ASM_MEMORY_C)\r
1133// referenced by asm code\r
1134u32 PicoRead8_32x(u32 a) { return 0; }\r
1135u32 PicoRead16_32x(u32 a) { return 0; }\r
1136void PicoWrite8_32x(u32 a, u32 d) {}\r
1137void PicoWrite16_32x(u32 a, u32 d) {}\r
1138#endif\r
1139\r
cc68a136 1140// -----------------------------------------------------------------\r
1141// z80 memhandlers\r
1142\r
553c3eaa 1143static unsigned char z80_md_vdp_read(unsigned short a)\r
cc68a136 1144{\r
c8d1e9b6 1145 // TODO?\r
1146 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, 0xff);\r
1147 return 0xff;\r
1148}\r
cc68a136 1149\r
553c3eaa 1150static unsigned char z80_md_bank_read(unsigned short a)\r
c8d1e9b6 1151{\r
c8d1e9b6 1152 unsigned int addr68k;\r
1153 unsigned char ret;\r
cc68a136 1154\r
c8d1e9b6 1155 addr68k = Pico.m.z80_bank68k<<15;\r
1156 addr68k += a & 0x7fff;\r
1157\r
af37bca8 1158 ret = m68k_read8(addr68k);\r
cc68a136 1159\r
c8d1e9b6 1160 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
cc68a136 1161 return ret;\r
1162}\r
1163\r
553c3eaa 1164static void z80_md_ym2612_write(unsigned int a, unsigned char data)\r
cc68a136 1165{\r
c8d1e9b6 1166 if (PicoOpt & POPT_EN_FM)\r
1167 emustatus |= ym2612_write_local(a, data, 1) & 1;\r
1168}\r
cc68a136 1169\r
553c3eaa 1170static void z80_md_vdp_br_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1171{\r
1172 // TODO: allow full VDP access\r
1173 if ((a&0xfff9) == 0x7f11) // 7f11 7f13 7f15 7f17\r
cc68a136 1174 {\r
c8d1e9b6 1175 if (PicoOpt & POPT_EN_PSG)\r
1176 SN76496Write(data);\r
cc68a136 1177 return;\r
1178 }\r
1179\r
c8d1e9b6 1180 if ((a>>8) == 0x60)\r
cc68a136 1181 {\r
c8d1e9b6 1182 Pico.m.z80_bank68k >>= 1;\r
1183 Pico.m.z80_bank68k |= data << 8;\r
1184 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
cc68a136 1185 return;\r
1186 }\r
1187\r
c8d1e9b6 1188 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
1189}\r
cc68a136 1190\r
553c3eaa 1191static void z80_md_bank_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1192{\r
c8d1e9b6 1193 unsigned int addr68k;\r
69996cb7 1194\r
c8d1e9b6 1195 addr68k = Pico.m.z80_bank68k << 15;\r
1196 addr68k += a & 0x7fff;\r
1197\r
1198 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
af37bca8 1199 m68k_write8(addr68k, data);\r
cc68a136 1200}\r
1201\r
c8d1e9b6 1202// -----------------------------------------------------------------\r
1203\r
1204static unsigned char z80_md_in(unsigned short p)\r
a4221917 1205{\r
c8d1e9b6 1206 elprintf(EL_ANOMALY, "Z80 port %04x read", p);\r
1207 return 0xff;\r
a4221917 1208}\r
1209\r
c8d1e9b6 1210static void z80_md_out(unsigned short p, unsigned char d)\r
cc68a136 1211{\r
c8d1e9b6 1212 elprintf(EL_ANOMALY, "Z80 port %04x write %02x", p, d);\r
cc68a136 1213}\r
c8d1e9b6 1214\r
af37bca8 1215static void z80_mem_setup(void)\r
c8d1e9b6 1216{\r
1217 z80_map_set(z80_read_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1218 z80_map_set(z80_read_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1219 z80_map_set(z80_read_map, 0x4000, 0x5fff, ym2612_read_local_z80, 1);\r
1220 z80_map_set(z80_read_map, 0x6000, 0x7fff, z80_md_vdp_read, 1);\r
1221 z80_map_set(z80_read_map, 0x8000, 0xffff, z80_md_bank_read, 1);\r
1222\r
1223 z80_map_set(z80_write_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1224 z80_map_set(z80_write_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1225 z80_map_set(z80_write_map, 0x4000, 0x5fff, z80_md_ym2612_write, 1);\r
1226 z80_map_set(z80_write_map, 0x6000, 0x7fff, z80_md_vdp_br_write, 1);\r
1227 z80_map_set(z80_write_map, 0x8000, 0xffff, z80_md_bank_write, 1);\r
1228\r
1229#ifdef _USE_DRZ80\r
1230 drZ80.z80_in = z80_md_in;\r
1231 drZ80.z80_out = z80_md_out;\r
1232#endif\r
1233#ifdef _USE_CZ80\r
b8a1c09a 1234 Cz80_Set_Fetch(&CZ80, 0x0000, 0x1fff, (FPTR)Pico.zram); // main RAM\r
1235 Cz80_Set_Fetch(&CZ80, 0x2000, 0x3fff, (FPTR)Pico.zram); // mirror\r
c8d1e9b6 1236 Cz80_Set_INPort(&CZ80, z80_md_in);\r
1237 Cz80_Set_OUTPort(&CZ80, z80_md_out);\r
a4221917 1238#endif\r
c8d1e9b6 1239}\r
cc68a136 1240\r
531a8f38 1241// vim:shiftwidth=2:ts=2:expandtab\r