32x: improve interrupt handling
[picodrive.git] / pico / 32x / memory.c
CommitLineData
83ff19ec 1/*
cff531af 2 * PicoDrive
65514d85 3 * (C) notaz, 2009,2010,2013
cff531af 4 *
5 * This work is licensed under the terms of MAME license.
6 * See COPYING file in the top-level directory.
7 *
83ff19ec 8 * Register map:
9 * a15100 F....... R.....EA F.....AC N...VHMP 4000 // Fm Ren nrEs Aden Cart heN V H cMd Pwm
10 * a15102 ........ ......SM ? 4002 // intS intM
11 * a15104 ........ ......10 ........ hhhhhhhh 4004 // bk1 bk0 Hint
7eaa3812 12 * a15106 ........ F....SDR UE...... .....SDR 4006 // Full 68S Dma Rv fUll[fb] Empt[fb]
83ff19ec 13 * a15108 (32bit DREQ src) 4008
14 * a1510c (32bit DREQ dst) 400c
15 * a15110 llllllll llllll00 4010 // DREQ Len
16 * a15112 (16bit FIFO reg) 4012
7eaa3812 17 * a15114 0 (16bit VRES clr) 4014
18 * a15116 0 (16bit Vint clr) 4016
19 * a15118 0 (16bit Hint clr) 4018
20 * a1511a .......? .......C (16bit CMD clr) 401a // TV Cm
21 * a1511c 0 (16bit PWM clr) 401c
22 * a1511e 0 ? 401e
83ff19ec 23 * a15120 (16 bytes comm) 2020
24 * a15130 (PWM) 2030
65514d85 25 *
26 * SH2 addr lines:
27 * iii. .cc. ..xx * // Internal, Cs, x
28 *
29 * sh2 map, wait/bus cycles (from docs):
30 * r w
31 * rom 0000000-0003fff 1 -
32 * sys reg 0004000-00040ff 1 1
33 * vdp reg 0004100-00041ff 5 5
34 * vdp pal 0004200-00043ff 5 5
8a847c12 35 * cart 2000000-23fffff 6-15
65514d85 36 * dram/fb 4000000-401ffff 5-12 1-3
37 * fb ovr 4020000-403ffff
38 * sdram 6000000-603ffff 12 2 (cycles)
39 * d.a. c0000000-?
83ff19ec 40 */
be2c4208 41#include "../pico_int.h"
42#include "../memory.h"
f4bb5d6b 43#include "../../cpu/sh2/compiler.h"
be2c4208 44
45static const char str_mars[] = "MARS";
46
83ff19ec 47void *p32x_bios_g, *p32x_bios_m, *p32x_bios_s;
974fdb5b 48struct Pico32xMem *Pico32xMem;
49
5e49c3a8 50static void bank_switch(int b);
51
7eaa3812 52// addressing byte in 16bit reg
53#define REG8IN16(ptr, offs) ((u8 *)ptr)[(offs) ^ 1]
54
266c6afa 55// poll detection
19886062 56#define POLL_THRESHOLD 3
4ea707e1 57
19886062 58static struct {
59 u32 addr, cycles;
60 int cnt;
61} m68k_poll;
266c6afa 62
19886062 63static int m68k_poll_detect(u32 a, u32 cycles, u32 flags)
266c6afa 64{
19886062 65 int ret = 0;
66
67 if (a - 2 <= m68k_poll.addr && m68k_poll.addr <= a + 2
68 && cycles - m68k_poll.cycles <= 64)
69 {
70 if (m68k_poll.cnt++ > POLL_THRESHOLD) {
71 if (!(Pico32x.emu_flags & flags)) {
72 elprintf(EL_32X, "m68k poll addr %08x, cyc %u",
73 a, cycles - m68k_poll.cycles);
266c6afa 74 ret = 1;
75 }
19886062 76 Pico32x.emu_flags |= flags;
266c6afa 77 }
78 }
c987bb5c 79 else {
19886062 80 m68k_poll.cnt = 0;
81 m68k_poll.addr = a;
c987bb5c 82 }
19886062 83 m68k_poll.cycles = cycles;
266c6afa 84
85 return ret;
86}
87
19886062 88void p32x_m68k_poll_event(u32 flags)
89{
90 if (Pico32x.emu_flags & flags) {
91 elprintf(EL_32X, "m68k poll %02x -> %02x", Pico32x.emu_flags,
92 Pico32x.emu_flags & ~flags);
93 Pico32x.emu_flags &= ~flags;
94 SekSetStop(0);
95 }
96 m68k_poll.addr = m68k_poll.cnt = 0;
97}
98
4a1fb183 99static void sh2_poll_detect(SH2 *sh2, u32 a, u32 flags, int maxcnt)
266c6afa 100{
19886062 101 int cycles_left = sh2_cycles_left(sh2);
102
103 if (a == sh2->poll_addr && sh2->poll_cycles - cycles_left <= 10) {
4a1fb183 104 if (sh2->poll_cnt++ > maxcnt) {
19886062 105 if (!(sh2->state & flags))
f8675e28 106 elprintf_sh2(sh2, EL_32X, "state: %02x->%02x",
19886062 107 sh2->state, sh2->state | flags);
108
109 sh2->state |= flags;
110 sh2_end_run(sh2, 1);
111 pevt_log_sh2(sh2, EVT_POLL_START);
112 return;
113 }
114 }
be20816c 115 else
19886062 116 sh2->poll_cnt = 0;
117 sh2->poll_addr = a;
118 sh2->poll_cycles = cycles_left;
119}
120
121void p32x_sh2_poll_event(SH2 *sh2, u32 flags, u32 m68k_cycles)
122{
123 if (sh2->state & flags) {
f8675e28 124 elprintf_sh2(sh2, EL_32X, "state: %02x->%02x", sh2->state,
125 sh2->state & ~flags);
19886062 126
127 if (sh2->m68krcycles_done < m68k_cycles)
128 sh2->m68krcycles_done = m68k_cycles;
129
130 pevt_log_sh2_o(sh2, EVT_POLL_END);
be20816c 131 }
19886062 132
133 sh2->state &= ~flags;
134 sh2->poll_addr = sh2->poll_cycles = sh2->poll_cnt = 0;
266c6afa 135}
136
19886062 137static void sh2s_sync_on_read(SH2 *sh2)
4ea707e1 138{
19886062 139 int cycles;
140 if (sh2->poll_cnt != 0)
141 return;
142
143 cycles = sh2_cycles_done(sh2);
144 if (cycles > 600)
145 p32x_sync_other_sh2(sh2, sh2->m68krcycles_done + cycles / 3);
4ea707e1 146}
147
974fdb5b 148// SH2 faking
b78efee2 149//#define FAKE_SH2
acd35d4c 150#ifdef FAKE_SH2
27e26273 151static int p32x_csum_faked;
974fdb5b 152static const u16 comm_fakevals[] = {
153 0x4d5f, 0x4f4b, // M_OK
154 0x535f, 0x4f4b, // S_OK
5e49c3a8 155 0x4D41, 0x5346, // MASF - Brutal Unleashed
156 0x5331, 0x4d31, // Darxide
157 0x5332, 0x4d32,
158 0x5333, 0x4d33,
159 0x0000, 0x0000, // eq for doom
974fdb5b 160 0x0002, // Mortal Kombat
acd35d4c 161// 0, // pad
be2c4208 162};
acd35d4c 163
164static u32 sh2_comm_faker(u32 a)
165{
166 static int f = 0;
167 if (a == 0x28 && !p32x_csum_faked) {
168 p32x_csum_faked = 1;
169 return *(unsigned short *)(Pico.rom + 0x18e);
170 }
171 if (f >= sizeof(comm_fakevals) / sizeof(comm_fakevals[0]))
172 f = 0;
173 return comm_fakevals[f++];
174}
175#endif
be2c4208 176
4ea707e1 177// ------------------------------------------------------------------
b78efee2 178// 68k regs
4ea707e1 179
be2c4208 180static u32 p32x_reg_read16(u32 a)
181{
182 a &= 0x3e;
183
3cf9570b 184#if 0
974fdb5b 185 if ((a & 0x30) == 0x20)
acd35d4c 186 return sh2_comm_faker(a);
266c6afa 187#else
5fadfb1c 188 if ((a & 0x30) == 0x20) {
5fadfb1c 189 static u32 dr2 = 0;
a8fd6e37 190 unsigned int cycles = SekCyclesDoneT();
191 int comreg = 1 << (a & 0x0f) / 2;
192
193 // evil X-Men proto polls in a dbra loop and expects it to expire..
5fadfb1c 194 if (SekDar(2) != dr2)
195 m68k_poll.cnt = 0;
196 dr2 = SekDar(2);
197
a8fd6e37 198 if (cycles - msh2.m68krcycles_done > 500)
199 p32x_sync_sh2s(cycles);
200 if (Pico32x.comm_dirty_sh2 & comreg)
201 Pico32x.comm_dirty_sh2 &= ~comreg;
19886062 202 else if (m68k_poll_detect(a, cycles, P32XF_68KCPOLL)) {
5fadfb1c 203 SekSetStop(1);
3e5b912c 204 SekEndRun(16);
5fadfb1c 205 }
206 dr2 = SekDar(2);
a8fd6e37 207 goto out;
266c6afa 208 }
acd35d4c 209#endif
87accdf7 210
a8fd6e37 211 if (a == 2) { // INTM, INTS
212 unsigned int cycles = SekCyclesDoneT();
213 if (cycles - msh2.m68krcycles_done > 64)
214 p32x_sync_sh2s(cycles);
9e1fa0a6 215 goto out;
a8fd6e37 216 }
217
db1d3564 218 if ((a & 0x30) == 0x30)
c1931173 219 return p32x_pwm_read16(a, NULL, SekCyclesDoneT());
974fdb5b 220
a8fd6e37 221out:
be2c4208 222 return Pico32x.regs[a / 2];
223}
224
7eaa3812 225static void dreq0_write(u16 *r, u32 d)
226{
227 if (!(r[6 / 2] & P32XS_68S)) {
228 elprintf(EL_32X|EL_ANOMALY, "DREQ FIFO w16 without 68S?");
229 return; // ignored - tested
230 }
231 if (Pico32x.dmac0_fifo_ptr < DMAC_FIFO_LEN) {
232 Pico32x.dmac_fifo[Pico32x.dmac0_fifo_ptr++] = d;
233 if (Pico32x.dmac0_fifo_ptr == DMAC_FIFO_LEN)
234 r[6 / 2] |= P32XS_FULL;
235 // tested: len register decrements and 68S clears
236 // even if SH2s/DMAC aren't active..
237 r[0x10 / 2]--;
238 if (r[0x10 / 2] == 0)
239 r[6 / 2] &= ~P32XS_68S;
240
241 if ((Pico32x.dmac0_fifo_ptr & 3) == 0) {
242 p32x_sync_sh2s(SekCyclesDoneT());
243 p32x_dreq0_trigger();
244 }
245 }
246 else
247 elprintf(EL_32X|EL_ANOMALY, "DREQ FIFO overflow!");
248}
249
250// writable bits tested
be2c4208 251static void p32x_reg_write8(u32 a, u32 d)
252{
acd35d4c 253 u16 *r = Pico32x.regs;
be2c4208 254 a &= 0x3f;
255
97d3f47f 256 // for things like bset on comm port
257 m68k_poll.cnt = 0;
258
acd35d4c 259 switch (a) {
7eaa3812 260 case 0x00: // adapter ctl: FM writable
261 REG8IN16(r, 0x00) = d & 0x80;
83ff19ec 262 return;
7eaa3812 263 case 0x01: // adapter ctl: RES and ADEN writable
83ff19ec 264 if ((d ^ r[0]) & d & P32XS_nRES)
265 p32x_reset_sh2s();
7eaa3812 266 REG8IN16(r, 0x01) &= ~(P32XS_nRES|P32XS_ADEN);
267 REG8IN16(r, 0x01) |= d & (P32XS_nRES|P32XS_ADEN);
268 return;
269 case 0x02: // ignored, always 0
1b3f5844 270 return;
7eaa3812 271 case 0x03: // irq ctl
9e1fa0a6 272 if ((d ^ r[0x02 / 2]) & 3) {
273 int cycles = SekCyclesDoneT();
274 p32x_sync_sh2s(cycles);
275 r[0x02 / 2] = d & 3;
276 p32x_update_cmd_irq(NULL, cycles);
b78efee2 277 }
1b3f5844 278 return;
7eaa3812 279 case 0x04: // ignored, always 0
280 return;
281 case 0x05: // bank
282 d &= 3;
283 if (r[0x04 / 2] != d) {
284 r[0x04 / 2] = d;
acd35d4c 285 bank_switch(d);
286 }
1b3f5844 287 return;
7eaa3812 288 case 0x06: // ignored, always 0
289 return;
290 case 0x07: // DREQ ctl
291 REG8IN16(r, 0x07) &= ~(P32XS_68S|P32XS_DMA|P32XS_RV);
292 if (!(d & P32XS_68S)) {
293 Pico32x.dmac0_fifo_ptr = 0;
294 REG8IN16(r, 0x07) &= ~P32XS_FULL;
295 }
296 REG8IN16(r, 0x07) |= d & (P32XS_68S|P32XS_DMA|P32XS_RV);
297 return;
298 case 0x08: // ignored, always 0
299 return;
300 case 0x09: // DREQ src
301 REG8IN16(r, 0x09) = d;
302 return;
303 case 0x0a:
304 REG8IN16(r, 0x0a) = d;
305 return;
306 case 0x0b:
307 REG8IN16(r, 0x0b) = d & 0xfe;
308 return;
309 case 0x0c: // ignored, always 0
310 return;
311 case 0x0d: // DREQ dest
312 case 0x0e:
313 case 0x0f:
314 case 0x10: // DREQ len
315 REG8IN16(r, a) = d;
316 return;
317 case 0x11:
318 REG8IN16(r, a) = d & 0xfc;
319 return;
320 // DREQ FIFO - writes to odd addr go to fifo
321 // do writes to even work? Reads return 0
322 case 0x12:
323 REG8IN16(r, a) = d;
324 return;
325 case 0x13:
326 d = (REG8IN16(r, 0x12) << 8) | (d & 0xff);
327 REG8IN16(r, 0x12) = 0;
328 dreq0_write(r, d);
329 return;
330 case 0x14: // ignored, always 0
331 case 0x15:
332 case 0x16:
333 case 0x17:
334 case 0x18:
335 case 0x19:
336 return;
337 case 0x1a: // what's this?
338 elprintf(EL_32X|EL_ANOMALY, "mystery w8 %02x %02x", a, d);
339 REG8IN16(r, a) = d & 0x01;
1b3f5844 340 return;
87accdf7 341 case 0x1b: // TV
7eaa3812 342 REG8IN16(r, a) = d & 0x01;
343 return;
344 case 0x1c: // ignored, always 0
345 case 0x1d:
346 case 0x1e:
347 case 0x1f:
348 case 0x30:
349 return;
350 case 0x31: // PWM control
351 REG8IN16(r, a) &= ~0x0f;
352 REG8IN16(r, a) |= d & 0x0f;
353 goto pwm_write;
354 case 0x32: // PWM cycle
355 REG8IN16(r, a) = d & 0x0f;
356 goto pwm_write;
357 case 0x33:
358 REG8IN16(r, a) = d;
359 goto pwm_write;
360 // PWM pulse regs.. Only writes to odd address send a value
361 // to FIFO; reads are 0 (except status bits)
362 case 0x34:
363 case 0x36:
364 case 0x38:
365 REG8IN16(r, a) = d;
366 return;
367 case 0x35:
368 case 0x37:
369 case 0x39:
370 d = (REG8IN16(r, a) << 8) | (d & 0xff);
371 REG8IN16(r, a) = 0;
372 goto pwm_write;
373 case 0x3a: // ignored, always 0
374 case 0x3b:
375 case 0x3c:
376 case 0x3d:
377 case 0x3e:
378 case 0x3f:
379 return;
380 pwm_write:
381 p32x_pwm_write16(a & ~1, r[a / 2], NULL, SekCyclesDoneT());
1b3f5844 382 return;
383 }
384
385 if ((a & 0x30) == 0x20) {
a8fd6e37 386 int cycles = SekCyclesDoneT();
387 int comreg;
388
7eaa3812 389 if (REG8IN16(r, a) == d)
a8fd6e37 390 return;
19886062 391
a8fd6e37 392 comreg = 1 << (a & 0x0f) / 2;
393 if (Pico32x.comm_dirty_68k & comreg)
394 p32x_sync_sh2s(cycles);
395
7eaa3812 396 REG8IN16(r, a) = d;
19886062 397 p32x_sh2_poll_event(&sh2s[0], SH2_STATE_CPOLL, cycles);
398 p32x_sh2_poll_event(&sh2s[1], SH2_STATE_CPOLL, cycles);
a8fd6e37 399 Pico32x.comm_dirty_68k |= comreg;
400
401 if (cycles - (int)msh2.m68krcycles_done > 120)
402 p32x_sync_sh2s(cycles);
1b3f5844 403 return;
5e49c3a8 404 }
405}
406
407static void p32x_reg_write16(u32 a, u32 d)
408{
acd35d4c 409 u16 *r = Pico32x.regs;
410 a &= 0x3e;
411
97d3f47f 412 // for things like bset on comm port
413 m68k_poll.cnt = 0;
414
acd35d4c 415 switch (a) {
4ea707e1 416 case 0x00: // adapter ctl
83ff19ec 417 if ((d ^ r[0]) & d & P32XS_nRES)
418 p32x_reset_sh2s();
7eaa3812 419 r[0] &= ~(P32XS_FM|P32XS_nRES|P32XS_ADEN);
420 r[0] |= d & (P32XS_FM|P32XS_nRES|P32XS_ADEN);
421 return;
422 case 0x08: // DREQ src
423 r[a / 2] = d & 0xff;
424 return;
425 case 0x0a:
426 r[a / 2] = d & ~1;
427 return;
428 case 0x0c: // DREQ dest
429 r[a / 2] = d & 0xff;
430 return;
431 case 0x0e:
432 r[a / 2] = d;
acd35d4c 433 return;
4ea707e1 434 case 0x10: // DREQ len
435 r[a / 2] = d & ~3;
436 return;
437 case 0x12: // FIFO reg
7eaa3812 438 dreq0_write(r, d);
439 return;
440 case 0x1a: // TV + mystery bit
441 r[a / 2] = d & 0x0101;
442 return;
acd35d4c 443 }
444
4ea707e1 445 // comm port
7eaa3812 446 if ((a & 0x30) == 0x20) {
a8fd6e37 447 int cycles = SekCyclesDoneT();
448 int comreg;
449
450 if (r[a / 2] == d)
451 return;
452
453 comreg = 1 << (a & 0x0f) / 2;
454 if (Pico32x.comm_dirty_68k & comreg)
455 p32x_sync_sh2s(cycles);
456
acd35d4c 457 r[a / 2] = d;
19886062 458 p32x_sh2_poll_event(&sh2s[0], SH2_STATE_CPOLL, cycles);
459 p32x_sh2_poll_event(&sh2s[1], SH2_STATE_CPOLL, cycles);
a8fd6e37 460 Pico32x.comm_dirty_68k |= comreg;
461
462 if (cycles - (int)msh2.m68krcycles_done > 120)
463 p32x_sync_sh2s(cycles);
acd35d4c 464 return;
465 }
db1d3564 466 // PWM
467 else if ((a & 0x30) == 0x30) {
c1931173 468 p32x_pwm_write16(a, d, NULL, SekCyclesDoneT());
db1d3564 469 return;
470 }
acd35d4c 471
5e49c3a8 472 p32x_reg_write8(a + 1, d);
be2c4208 473}
474
4ea707e1 475// ------------------------------------------------------------------
be2c4208 476// VDP regs
477static u32 p32x_vdp_read16(u32 a)
478{
4a1fb183 479 u32 d;
be2c4208 480 a &= 0x0e;
481
4a1fb183 482 d = Pico32x.vdp_regs[a / 2];
483 if (a == 0x0a) {
484 // tested: FEN seems to be randomly pulsing on hcnt 0x80-0xf0,
485 // most often at 0xb1-0xb5, even during vblank,
486 // what's the deal with that?
487 // we'll just fake it along with hblank for now
488 Pico32x.vdp_fbcr_fake++;
489 if (Pico32x.vdp_fbcr_fake & 4)
490 d |= P32XV_HBLK;
491 if ((Pico32x.vdp_fbcr_fake & 7) == 0)
492 d |= P32XV_nFEN;
493 }
494 return d;
be2c4208 495}
496
be2c4208 497static void p32x_vdp_write8(u32 a, u32 d)
498{
974fdb5b 499 u16 *r = Pico32x.vdp_regs;
be2c4208 500 a &= 0x0f;
501
974fdb5b 502 // TODO: verify what's writeable
be2c4208 503 switch (a) {
974fdb5b 504 case 0x01:
5e49c3a8 505 // priority inversion is handled in palette
506 if ((r[0] ^ d) & P32XV_PRI)
507 Pico32x.dirty_pal = 1;
974fdb5b 508 r[0] = (r[0] & P32XV_nPAL) | (d & 0xff);
be20816c 509 break;
e51e5983 510 case 0x03: // shift (for pp mode)
511 r[2 / 2] = d & 1;
512 break;
be20816c 513 case 0x05: // fill len
514 r[4 / 2] = d & 0xff;
974fdb5b 515 break;
be2c4208 516 case 0x0b:
974fdb5b 517 d &= 1;
518 Pico32x.pending_fb = d;
519 // if we are blanking and FS bit is changing
4ea707e1 520 if (((r[0x0a/2] & P32XV_VBLK) || (r[0] & P32XV_Mx) == 0) && ((r[0x0a/2] ^ d) & P32XV_FS)) {
b4db550e 521 r[0x0a/2] ^= P32XV_FS;
5609d343 522 Pico32xSwapDRAM(d ^ 1);
266c6afa 523 elprintf(EL_32X, "VDP FS: %d", r[0x0a/2] & P32XV_FS);
be2c4208 524 }
525 break;
526 }
527}
528
19886062 529static void p32x_vdp_write16(u32 a, u32 d, SH2 *sh2)
974fdb5b 530{
be20816c 531 a &= 0x0e;
532 if (a == 6) { // fill start
533 Pico32x.vdp_regs[6 / 2] = d;
534 return;
535 }
536 if (a == 8) { // fill data
537 u16 *dram = Pico32xMem->dram[(Pico32x.vdp_regs[0x0a/2] & P32XV_FS) ^ 1];
1b3f5844 538 int len = Pico32x.vdp_regs[4 / 2] + 1;
a8fd6e37 539 int len1 = len;
be20816c 540 a = Pico32x.vdp_regs[6 / 2];
a8fd6e37 541 while (len1--) {
be20816c 542 dram[a] = d;
543 a = (a & 0xff00) | ((a + 1) & 0xff);
544 }
a8fd6e37 545 Pico32x.vdp_regs[0x06 / 2] = a;
546 Pico32x.vdp_regs[0x08 / 2] = d;
19886062 547 if (sh2 != NULL && len > 4) {
a8fd6e37 548 Pico32x.vdp_regs[0x0a / 2] |= P32XV_nFEN;
19886062 549 // supposedly takes 3 bus/6 sh2 cycles? or 3 sh2 cycles?
550 p32x_event_schedule_sh2(sh2, P32X_EVENT_FILLEND, 3 + len);
a8fd6e37 551 }
be20816c 552 return;
553 }
554
974fdb5b 555 p32x_vdp_write8(a | 1, d);
556}
557
4ea707e1 558// ------------------------------------------------------------------
acd35d4c 559// SH2 regs
b78efee2 560
f81107f5 561static u32 p32x_sh2reg_read16(u32 a, SH2 *sh2)
acd35d4c 562{
4ea707e1 563 u16 *r = Pico32x.regs;
564 a &= 0xfe; // ?
266c6afa 565
4ea707e1 566 switch (a) {
567 case 0x00: // adapter/irq ctl
f81107f5 568 return (r[0] & P32XS_FM) | Pico32x.sh2_regs[0]
569 | Pico32x.sh2irq_mask[sh2->is_slave];
c987bb5c 570 case 0x04: // H count (often as comm too)
4a1fb183 571 sh2_poll_detect(sh2, a, SH2_STATE_CPOLL, 3);
f81107f5 572 sh2s_sync_on_read(sh2);
87accdf7 573 return Pico32x.sh2_regs[4 / 2];
7eaa3812 574 case 0x06:
575 return (r[a / 2] & ~P32XS_FULL) | 0x4000;
576 case 0x08: // DREQ src
577 case 0x0a:
578 case 0x0c: // DREQ dst
579 case 0x0e:
4ea707e1 580 case 0x10: // DREQ len
581 return r[a / 2];
7eaa3812 582 case 0x12: // DREQ FIFO - does this work on hw?
583 if (Pico32x.dmac0_fifo_ptr > 0) {
584 Pico32x.dmac0_fifo_ptr--;
585 r[a / 2] = Pico32x.dmac_fifo[0];
586 memmove(&Pico32x.dmac_fifo[0], &Pico32x.dmac_fifo[1],
587 Pico32x.dmac0_fifo_ptr * 2);
588 }
589 return r[a / 2];
590 case 0x14:
591 case 0x16:
592 case 0x18:
593 case 0x1a:
594 case 0x1c:
595 return 0; // ?
acd35d4c 596 }
4ea707e1 597
db1d3564 598 // comm port
599 if ((a & 0x30) == 0x20) {
a8fd6e37 600 int comreg = 1 << (a & 0x0f) / 2;
601 if (Pico32x.comm_dirty_68k & comreg)
602 Pico32x.comm_dirty_68k &= ~comreg;
19886062 603 else
4a1fb183 604 sh2_poll_detect(sh2, a, SH2_STATE_CPOLL, 3);
f81107f5 605 sh2s_sync_on_read(sh2);
db1d3564 606 return r[a / 2];
607 }
7eaa3812 608 if ((a & 0x30) == 0x30)
f81107f5 609 return p32x_pwm_read16(a, sh2, sh2_cycles_done_m68k(sh2));
acd35d4c 610
7eaa3812 611 elprintf_sh2(sh2, EL_32X|EL_ANOMALY,
612 "unhandled sysreg r16 [%06x] @%06x", a, SekPc);
acd35d4c 613 return 0;
614}
615
f81107f5 616static void p32x_sh2reg_write8(u32 a, u32 d, SH2 *sh2)
acd35d4c 617{
9e1fa0a6 618 u32 old;
19886062 619
9e1fa0a6 620 a &= 0xff;
f81107f5 621 sh2->poll_addr = 0;
19886062 622
87accdf7 623 switch (a) {
624 case 0: // FM
625 Pico32x.regs[0] &= ~P32XS_FM;
626 Pico32x.regs[0] |= (d << 8) & P32XS_FM;
1b3f5844 627 return;
19886062 628 case 1: // HEN/irq masks
9e1fa0a6 629 old = Pico32x.sh2irq_mask[sh2->is_slave];
630 if ((d ^ old) & 1)
631 p32x_pwm_sync_to_sh2(sh2);
632
5ac99d9a 633 Pico32x.sh2irq_mask[sh2->is_slave] = d & 0x0f;
87accdf7 634 Pico32x.sh2_regs[0] &= ~0x80;
635 Pico32x.sh2_regs[0] |= d & 0x80;
9e1fa0a6 636
637 if ((d ^ old) & 1)
f81107f5 638 p32x_pwm_schedule_sh2(sh2);
9e1fa0a6 639 if ((old ^ d) & 2)
640 p32x_update_cmd_irq(sh2, 0);
641 if ((old ^ d) & 4)
5ac99d9a 642 p32x_schedule_hint(sh2, 0);
1b3f5844 643 return;
87accdf7 644 case 5: // H count
19886062 645 d &= 0xff;
646 if (Pico32x.sh2_regs[4 / 2] != d) {
647 Pico32x.sh2_regs[4 / 2] = d;
f81107f5 648 p32x_sh2_poll_event(sh2->other_sh2, SH2_STATE_CPOLL,
649 sh2_cycles_done_m68k(sh2));
650 sh2_end_run(sh2, 4);
19886062 651 }
1b3f5844 652 return;
653 }
654
655 if ((a & 0x30) == 0x20) {
656 u8 *r8 = (u8 *)Pico32x.regs;
a8fd6e37 657 int comreg;
658 if (r8[a ^ 1] == d)
659 return;
660
1b3f5844 661 r8[a ^ 1] = d;
19886062 662 p32x_m68k_poll_event(P32XF_68KCPOLL);
f81107f5 663 p32x_sh2_poll_event(sh2->other_sh2, SH2_STATE_CPOLL,
664 sh2_cycles_done_m68k(sh2));
a8fd6e37 665 comreg = 1 << (a & 0x0f) / 2;
666 Pico32x.comm_dirty_sh2 |= comreg;
1b3f5844 667 return;
4ea707e1 668 }
acd35d4c 669}
670
f81107f5 671static void p32x_sh2reg_write16(u32 a, u32 d, SH2 *sh2)
acd35d4c 672{
4ea707e1 673 a &= 0xfe;
acd35d4c 674
f81107f5 675 sh2->poll_addr = 0;
19886062 676
db1d3564 677 // comm
a8fd6e37 678 if ((a & 0x30) == 0x20) {
679 int comreg;
680 if (Pico32x.regs[a / 2] == d)
681 return;
682
b78efee2 683 Pico32x.regs[a / 2] = d;
19886062 684 p32x_m68k_poll_event(P32XF_68KCPOLL);
f81107f5 685 p32x_sh2_poll_event(sh2->other_sh2, SH2_STATE_CPOLL,
686 sh2_cycles_done_m68k(sh2));
a8fd6e37 687 comreg = 1 << (a & 0x0f) / 2;
688 Pico32x.comm_dirty_sh2 |= comreg;
acd35d4c 689 return;
690 }
db1d3564 691 // PWM
692 else if ((a & 0x30) == 0x30) {
f81107f5 693 p32x_pwm_write16(a, d, sh2, sh2_cycles_done_m68k(sh2));
db1d3564 694 return;
695 }
acd35d4c 696
4ea707e1 697 switch (a) {
87accdf7 698 case 0: // FM
699 Pico32x.regs[0] &= ~P32XS_FM;
700 Pico32x.regs[0] |= d & P32XS_FM;
701 break;
9e1fa0a6 702 case 0x14:
703 Pico32x.sh2irqs &= ~P32XI_VRES;
704 goto irls;
705 case 0x16:
706 Pico32x.sh2irqi[sh2->is_slave] &= ~P32XI_VINT;
707 goto irls;
708 case 0x18:
709 Pico32x.sh2irqi[sh2->is_slave] &= ~P32XI_HINT;
710 goto irls;
711 case 0x1a:
712 Pico32x.regs[2 / 2] &= ~(1 << sh2->is_slave);
713 p32x_update_cmd_irq(sh2, 0);
714 return;
be20816c 715 case 0x1c:
9e1fa0a6 716 p32x_pwm_sync_to_sh2(sh2);
717 Pico32x.sh2irqi[sh2->is_slave] &= ~P32XI_PWM;
f81107f5 718 p32x_pwm_schedule_sh2(sh2);
be20816c 719 goto irls;
4ea707e1 720 }
721
f81107f5 722 p32x_sh2reg_write8(a | 1, d, sh2);
4ea707e1 723 return;
724
725irls:
f81107f5 726 p32x_update_irls(sh2, 0);
4ea707e1 727}
728
4ea707e1 729// ------------------------------------------------------------------
34280f9b 730// 32x 68k handlers
83ff19ec 731
732// after ADEN
733static u32 PicoRead8_32x_on(u32 a)
be2c4208 734{
735 u32 d = 0;
736 if ((a & 0xffc0) == 0x5100) { // a15100
737 d = p32x_reg_read16(a);
738 goto out_16to8;
739 }
740
83ff19ec 741 if ((a & 0xfc00) != 0x5000)
742 return PicoRead8_io(a);
974fdb5b 743
744 if ((a & 0xfff0) == 0x5180) { // a15180
be2c4208 745 d = p32x_vdp_read16(a);
746 goto out_16to8;
747 }
748
974fdb5b 749 if ((a & 0xfe00) == 0x5200) { // a15200
750 d = Pico32xMem->pal[(a & 0x1ff) / 2];
751 goto out_16to8;
752 }
753
be2c4208 754 if ((a & 0xfffc) == 0x30ec) { // a130ec
755 d = str_mars[a & 3];
756 goto out;
757 }
758
759 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);
760 return d;
761
762out_16to8:
763 if (a & 1)
764 d &= 0xff;
765 else
766 d >>= 8;
767
768out:
769 elprintf(EL_32X, "m68k 32x r8 [%06x] %02x @%06x", a, d, SekPc);
770 return d;
771}
772
83ff19ec 773static u32 PicoRead16_32x_on(u32 a)
be2c4208 774{
775 u32 d = 0;
776 if ((a & 0xffc0) == 0x5100) { // a15100
777 d = p32x_reg_read16(a);
778 goto out;
779 }
780
83ff19ec 781 if ((a & 0xfc00) != 0x5000)
782 return PicoRead16_io(a);
974fdb5b 783
784 if ((a & 0xfff0) == 0x5180) { // a15180
be2c4208 785 d = p32x_vdp_read16(a);
786 goto out;
787 }
788
974fdb5b 789 if ((a & 0xfe00) == 0x5200) { // a15200
790 d = Pico32xMem->pal[(a & 0x1ff) / 2];
791 goto out;
792 }
793
be2c4208 794 if ((a & 0xfffc) == 0x30ec) { // a130ec
795 d = !(a & 2) ? ('M'<<8)|'A' : ('R'<<8)|'S';
796 goto out;
797 }
798
799 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);
800 return d;
801
802out:
803 elprintf(EL_32X, "m68k 32x r16 [%06x] %04x @%06x", a, d, SekPc);
804 return d;
805}
806
83ff19ec 807static void PicoWrite8_32x_on(u32 a, u32 d)
be2c4208 808{
809 if ((a & 0xfc00) == 0x5000)
810 elprintf(EL_32X, "m68k 32x w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
811
812 if ((a & 0xffc0) == 0x5100) { // a15100
813 p32x_reg_write8(a, d);
814 return;
815 }
816
83ff19ec 817 if ((a & 0xfc00) != 0x5000) {
818 PicoWrite8_io(a, d);
819 return;
820 }
974fdb5b 821
5609d343 822 if (!(Pico32x.regs[0] & P32XS_FM)) {
823 if ((a & 0xfff0) == 0x5180) { // a15180
824 p32x_vdp_write8(a, d);
825 return;
826 }
be2c4208 827
5609d343 828 // TODO: verify
829 if ((a & 0xfe00) == 0x5200) { // a15200
830 elprintf(EL_32X|EL_ANOMALY, "m68k 32x PAL w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
831 ((u8 *)Pico32xMem->pal)[(a & 0x1ff) ^ 1] = d;
832 Pico32x.dirty_pal = 1;
833 return;
834 }
974fdb5b 835 }
836
be2c4208 837 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
838}
839
83ff19ec 840static void PicoWrite16_32x_on(u32 a, u32 d)
be2c4208 841{
842 if ((a & 0xfc00) == 0x5000)
553c3eaa 843 elprintf(EL_32X, "m68k 32x w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
be2c4208 844
845 if ((a & 0xffc0) == 0x5100) { // a15100
846 p32x_reg_write16(a, d);
847 return;
848 }
849
83ff19ec 850 if ((a & 0xfc00) != 0x5000) {
851 PicoWrite16_io(a, d);
852 return;
853 }
974fdb5b 854
5609d343 855 if (!(Pico32x.regs[0] & P32XS_FM)) {
856 if ((a & 0xfff0) == 0x5180) { // a15180
857 p32x_vdp_write16(a, d, NULL); // FIXME?
858 return;
859 }
be2c4208 860
5609d343 861 if ((a & 0xfe00) == 0x5200) { // a15200
862 Pico32xMem->pal[(a & 0x1ff) / 2] = d;
863 Pico32x.dirty_pal = 1;
864 return;
865 }
974fdb5b 866 }
867
be2c4208 868 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
869}
870
83ff19ec 871// before ADEN
872u32 PicoRead8_32x(u32 a)
873{
874 u32 d = 0;
875 if ((a & 0xffc0) == 0x5100) { // a15100
876 // regs are always readable
877 d = ((u8 *)Pico32x.regs)[(a & 0x3f) ^ 1];
878 goto out;
879 }
880
881 if ((a & 0xfffc) == 0x30ec) { // a130ec
882 d = str_mars[a & 3];
883 goto out;
884 }
885
886 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);
887 return d;
888
889out:
890 elprintf(EL_32X, "m68k 32x r8 [%06x] %02x @%06x", a, d, SekPc);
891 return d;
892}
893
894u32 PicoRead16_32x(u32 a)
895{
896 u32 d = 0;
897 if ((a & 0xffc0) == 0x5100) { // a15100
898 d = Pico32x.regs[(a & 0x3f) / 2];
899 goto out;
900 }
901
902 if ((a & 0xfffc) == 0x30ec) { // a130ec
903 d = !(a & 2) ? ('M'<<8)|'A' : ('R'<<8)|'S';
904 goto out;
905 }
906
907 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);
908 return d;
909
910out:
911 elprintf(EL_32X, "m68k 32x r16 [%06x] %04x @%06x", a, d, SekPc);
912 return d;
913}
914
915void PicoWrite8_32x(u32 a, u32 d)
916{
917 if ((a & 0xffc0) == 0x5100) { // a15100
918 u16 *r = Pico32x.regs;
919
920 elprintf(EL_32X, "m68k 32x w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
921 a &= 0x3f;
922 if (a == 1) {
923 if ((d ^ r[0]) & d & P32XS_ADEN) {
924 Pico32xStartup();
925 r[0] &= ~P32XS_nRES; // causes reset if specified by this write
926 r[0] |= P32XS_ADEN;
927 p32x_reg_write8(a, d); // forward for reset processing
928 }
929 return;
930 }
931
932 // allow only COMM for now
933 if ((a & 0x30) == 0x20) {
934 u8 *r8 = (u8 *)r;
935 r8[a ^ 1] = d;
936 }
937 return;
938 }
939
940 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
941}
942
943void PicoWrite16_32x(u32 a, u32 d)
944{
945 if ((a & 0xffc0) == 0x5100) { // a15100
946 u16 *r = Pico32x.regs;
947
948 elprintf(EL_UIO, "m68k 32x w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
949 a &= 0x3e;
950 if (a == 0) {
951 if ((d ^ r[0]) & d & P32XS_ADEN) {
952 Pico32xStartup();
953 r[0] &= ~P32XS_nRES; // causes reset if specified by this write
954 r[0] |= P32XS_ADEN;
955 p32x_reg_write16(a, d); // forward for reset processing
956 }
957 return;
958 }
959
960 // allow only COMM for now
961 if ((a & 0x30) == 0x20)
962 r[a / 2] = d;
963 return;
964 }
965
966 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
967}
968
34280f9b 969/* quirk: in both normal and overwrite areas only nonzero values go through */
970#define sh2_write8_dramN(n) \
971 if ((d & 0xff) != 0) { \
972 u8 *dram = (u8 *)Pico32xMem->dram[n]; \
973 dram[(a & 0x1ffff) ^ 1] = d; \
974 }
975
976static void m68k_write8_dram0_ow(u32 a, u32 d)
977{
978 sh2_write8_dramN(0);
979}
980
981static void m68k_write8_dram1_ow(u32 a, u32 d)
982{
983 sh2_write8_dramN(1);
984}
985
f81107f5 986#define sh2_write16_dramN(n) \
34280f9b 987 u16 *pd = &Pico32xMem->dram[n][(a & 0x1ffff) / 2]; \
988 if (!(a & 0x20000)) { \
989 *pd = d; \
f81107f5 990 return; \
34280f9b 991 } \
992 /* overwrite */ \
993 if (!(d & 0xff00)) d |= *pd & 0xff00; \
994 if (!(d & 0x00ff)) d |= *pd & 0x00ff; \
f81107f5 995 *pd = d;
34280f9b 996
997static void m68k_write16_dram0_ow(u32 a, u32 d)
998{
f81107f5 999 sh2_write16_dramN(0);
34280f9b 1000}
1001
1002static void m68k_write16_dram1_ow(u32 a, u32 d)
1003{
f81107f5 1004 sh2_write16_dramN(1);
34280f9b 1005}
1006
83ff19ec 1007// -----------------------------------------------------------------
1008
be2c4208 1009// hint vector is writeable
1010static void PicoWrite8_hint(u32 a, u32 d)
1011{
1012 if ((a & 0xfffc) == 0x0070) {
1013 Pico32xMem->m68k_rom[a ^ 1] = d;
1014 return;
1015 }
1016
1017 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);
1018}
1019
1020static void PicoWrite16_hint(u32 a, u32 d)
1021{
1022 if ((a & 0xfffc) == 0x0070) {
1023 ((u16 *)Pico32xMem->m68k_rom)[a/2] = d;
1024 return;
1025 }
1026
1027 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);
1028}
1029
5e49c3a8 1030static void bank_switch(int b)
1031{
1032 unsigned int rs, bank;
1033
1034 bank = b << 20;
1035 if (bank >= Pico.romsize) {
1036 elprintf(EL_32X|EL_ANOMALY, "missing bank @ %06x", bank);
1037 return;
1038 }
1039
1040 // 32X ROM (unbanked, XXX: consider mirroring?)
1041 rs = (Pico.romsize + M68K_BANK_MASK) & ~M68K_BANK_MASK;
1042 rs -= bank;
1043 if (rs > 0x100000)
1044 rs = 0x100000;
1045 cpu68k_map_set(m68k_read8_map, 0x900000, 0x900000 + rs - 1, Pico.rom + bank, 0);
1046 cpu68k_map_set(m68k_read16_map, 0x900000, 0x900000 + rs - 1, Pico.rom + bank, 0);
1047
1048 elprintf(EL_32X, "bank %06x-%06x -> %06x", 0x900000, 0x900000 + rs - 1, bank);
602c28ca 1049
1050#ifdef EMU_F68K
1051 // setup FAME fetchmap
1052 for (rs = 0x90; rs < 0xa0; rs++)
be26eb23 1053 PicoCpuFM68k.Fetch[rs] = (unsigned long)Pico.rom + bank - 0x900000;
602c28ca 1054#endif
5e49c3a8 1055}
1056
acd35d4c 1057// -----------------------------------------------------------------
1058// SH2
1059// -----------------------------------------------------------------
1060
bcf65fd6 1061// read8
f81107f5 1062static u32 sh2_read8_unmapped(u32 a, SH2 *sh2)
acd35d4c 1063{
f8675e28 1064 elprintf_sh2(sh2, EL_32X, "unmapped r8 [%08x] %02x @%06x",
1065 a, 0, sh2_pc(sh2));
bcf65fd6 1066 return 0;
1067}
b78efee2 1068
f81107f5 1069static u32 sh2_read8_cs0(u32 a, SH2 *sh2)
bcf65fd6 1070{
1071 u32 d = 0;
97d3f47f 1072
8a847c12 1073 sh2_burn_cycles(sh2, 1*2);
1074
bcf65fd6 1075 // 0x3ff00 is veridied
1076 if ((a & 0x3ff00) == 0x4000) {
f81107f5 1077 d = p32x_sh2reg_read16(a, sh2);
db1d3564 1078 goto out_16to8;
acd35d4c 1079 }
1080
bcf65fd6 1081 if ((a & 0x3ff00) == 0x4100) {
acd35d4c 1082 d = p32x_vdp_read16(a);
4a1fb183 1083 sh2_poll_detect(sh2, a, SH2_STATE_VPOLL, 7);
db1d3564 1084 goto out_16to8;
acd35d4c 1085 }
1086
bcf65fd6 1087 // TODO: mirroring?
f81107f5 1088 if (!sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_m))
bcf65fd6 1089 return Pico32xMem->sh2_rom_m[a ^ 1];
f81107f5 1090 if (sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_s))
bcf65fd6 1091 return Pico32xMem->sh2_rom_s[a ^ 1];
1092
1f1ff763 1093 if ((a & 0x3fe00) == 0x4200) {
acd35d4c 1094 d = Pico32xMem->pal[(a & 0x1ff) / 2];
1095 goto out_16to8;
1096 }
1097
f81107f5 1098 return sh2_read8_unmapped(a, sh2);
acd35d4c 1099
1100out_16to8:
1101 if (a & 1)
1102 d &= 0xff;
1103 else
1104 d >>= 8;
1105
f8675e28 1106 elprintf_sh2(sh2, EL_32X, "r8 [%08x] %02x @%06x",
1107 a, d, sh2_pc(sh2));
acd35d4c 1108 return d;
1109}
1110
f81107f5 1111static u32 sh2_read8_da(u32 a, SH2 *sh2)
acd35d4c 1112{
f81107f5 1113 return sh2->data_array[(a & 0xfff) ^ 1];
bcf65fd6 1114}
acd35d4c 1115
bcf65fd6 1116// read16
f81107f5 1117static u32 sh2_read16_unmapped(u32 a, SH2 *sh2)
bcf65fd6 1118{
f8675e28 1119 elprintf_sh2(sh2, EL_32X, "unmapped r16 [%08x] %04x @%06x",
1120 a, 0, sh2_pc(sh2));
bcf65fd6 1121 return 0;
1122}
b78efee2 1123
f81107f5 1124static u32 sh2_read16_cs0(u32 a, SH2 *sh2)
bcf65fd6 1125{
1126 u32 d = 0;
97d3f47f 1127
8a847c12 1128 sh2_burn_cycles(sh2, 1*2);
1129
bcf65fd6 1130 if ((a & 0x3ff00) == 0x4000) {
f81107f5 1131 d = p32x_sh2reg_read16(a, sh2);
1b3f5844 1132 if (!(EL_LOGMASK & EL_PWM) && (a & 0x30) == 0x30) // hide PWM
1133 return d;
db1d3564 1134 goto out;
acd35d4c 1135 }
1136
bcf65fd6 1137 if ((a & 0x3ff00) == 0x4100) {
acd35d4c 1138 d = p32x_vdp_read16(a);
4a1fb183 1139 sh2_poll_detect(sh2, a, SH2_STATE_VPOLL, 7);
db1d3564 1140 goto out;
acd35d4c 1141 }
1142
f81107f5 1143 if (!sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_m))
bcf65fd6 1144 return *(u16 *)(Pico32xMem->sh2_rom_m + a);
f81107f5 1145 if (sh2->is_slave && a < sizeof(Pico32xMem->sh2_rom_s))
bcf65fd6 1146 return *(u16 *)(Pico32xMem->sh2_rom_s + a);
1147
1f1ff763 1148 if ((a & 0x3fe00) == 0x4200) {
acd35d4c 1149 d = Pico32xMem->pal[(a & 0x1ff) / 2];
1150 goto out;
1151 }
1152
f81107f5 1153 return sh2_read16_unmapped(a, sh2);
acd35d4c 1154
1155out:
f8675e28 1156 elprintf_sh2(sh2, EL_32X, "r16 [%08x] %04x @%06x",
1157 a, d, sh2_pc(sh2));
acd35d4c 1158 return d;
1159}
1160
f81107f5 1161static u32 sh2_read16_da(u32 a, SH2 *sh2)
acd35d4c 1162{
f81107f5 1163 return ((u16 *)sh2->data_array)[(a & 0xfff) / 2];
acd35d4c 1164}
1165
f81107f5 1166// writes
1167static void REGPARM(3) sh2_write_ignore(u32 a, u32 d, SH2 *sh2)
4b315c21 1168{
1169}
1170
bcf65fd6 1171// write8
f81107f5 1172static void REGPARM(3) sh2_write8_unmapped(u32 a, u32 d, SH2 *sh2)
acd35d4c 1173{
f8675e28 1174 elprintf_sh2(sh2, EL_32X, "unmapped w8 [%08x] %02x @%06x",
1175 a, d & 0xff, sh2_pc(sh2));
bcf65fd6 1176}
266c6afa 1177
f81107f5 1178static void REGPARM(3) sh2_write8_cs0(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1179{
f8675e28 1180 elprintf_sh2(sh2, EL_32X, "w8 [%08x] %02x @%06x",
1181 a, d & 0xff, sh2_pc(sh2));
b78efee2 1182
5609d343 1183 if (Pico32x.regs[0] & P32XS_FM) {
1184 if ((a & 0x3ff00) == 0x4100) {
f81107f5 1185 sh2->poll_addr = 0;
5609d343 1186 p32x_vdp_write8(a, d);
f81107f5 1187 return;
5609d343 1188 }
acd35d4c 1189 }
1190
bcf65fd6 1191 if ((a & 0x3ff00) == 0x4000) {
f81107f5 1192 p32x_sh2reg_write8(a, d, sh2);
1193 return;
acd35d4c 1194 }
1195
f81107f5 1196 sh2_write8_unmapped(a, d, sh2);
bcf65fd6 1197}
1198
f81107f5 1199static void REGPARM(3) sh2_write8_dram0(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1200{
1201 sh2_write8_dramN(0);
acd35d4c 1202}
1203
f81107f5 1204static void REGPARM(3) sh2_write8_dram1(u32 a, u32 d, SH2 *sh2)
acd35d4c 1205{
bcf65fd6 1206 sh2_write8_dramN(1);
1207}
87accdf7 1208
f81107f5 1209static void REGPARM(3) sh2_write8_sdram(u32 a, u32 d, SH2 *sh2)
f4bb5d6b 1210{
1211 u32 a1 = a & 0x3ffff;
1212#ifdef DRC_SH2
1213 int t = Pico32xMem->drcblk_ram[a1 >> SH2_DRCBLK_RAM_SHIFT];
1214 if (t)
f81107f5 1215 sh2_drc_wcheck_ram(a, t, sh2->is_slave);
f4bb5d6b 1216#endif
1217 Pico32xMem->sdram[a1 ^ 1] = d;
1218}
1219
8a847c12 1220static void REGPARM(3) sh2_write8_sdram_wt(u32 a, u32 d, SH2 *sh2)
1221{
1222 // xmen sync hack..
1223 if (a < 0x26000200)
1224 sh2_end_run(sh2, 32);
1225
1226 sh2_write8_sdram(a, d, sh2);
1227}
1228
f81107f5 1229static void REGPARM(3) sh2_write8_da(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1230{
f4bb5d6b 1231 u32 a1 = a & 0xfff;
1232#ifdef DRC_SH2
f81107f5 1233 int id = sh2->is_slave;
f4bb5d6b 1234 int t = Pico32xMem->drcblk_da[id][a1 >> SH2_DRCBLK_DA_SHIFT];
1235 if (t)
1236 sh2_drc_wcheck_da(a, t, id);
1237#endif
f81107f5 1238 sh2->data_array[a1 ^ 1] = d;
bcf65fd6 1239}
acd35d4c 1240
bcf65fd6 1241// write16
f81107f5 1242static void REGPARM(3) sh2_write16_unmapped(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1243{
f8675e28 1244 elprintf_sh2(sh2, EL_32X, "unmapped w16 [%08x] %04x @%06x",
1245 a, d & 0xffff, sh2_pc(sh2));
bcf65fd6 1246}
b78efee2 1247
f81107f5 1248static void REGPARM(3) sh2_write16_cs0(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1249{
1250 if (((EL_LOGMASK & EL_PWM) || (a & 0x30) != 0x30)) // hide PWM
f8675e28 1251 elprintf_sh2(sh2, EL_32X, "w16 [%08x] %04x @%06x",
1252 a, d & 0xffff, sh2_pc(sh2));
266c6afa 1253
5609d343 1254 if (Pico32x.regs[0] & P32XS_FM) {
1255 if ((a & 0x3ff00) == 0x4100) {
f81107f5 1256 sh2->poll_addr = 0;
1257 p32x_vdp_write16(a, d, sh2);
1258 return;
5609d343 1259 }
acd35d4c 1260
5609d343 1261 if ((a & 0x3fe00) == 0x4200) {
1262 Pico32xMem->pal[(a & 0x1ff) / 2] = d;
1263 Pico32x.dirty_pal = 1;
f81107f5 1264 return;
5609d343 1265 }
acd35d4c 1266 }
1267
bcf65fd6 1268 if ((a & 0x3ff00) == 0x4000) {
f81107f5 1269 p32x_sh2reg_write16(a, d, sh2);
1270 return;
acd35d4c 1271 }
1272
f81107f5 1273 sh2_write16_unmapped(a, d, sh2);
bcf65fd6 1274}
1275
f81107f5 1276static void REGPARM(3) sh2_write16_dram0(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1277{
f81107f5 1278 sh2_write16_dramN(0);
bcf65fd6 1279}
1280
f81107f5 1281static void REGPARM(3) sh2_write16_dram1(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1282{
f81107f5 1283 sh2_write16_dramN(1);
bcf65fd6 1284}
1285
f81107f5 1286static void REGPARM(3) sh2_write16_sdram(u32 a, u32 d, SH2 *sh2)
f4bb5d6b 1287{
1288 u32 a1 = a & 0x3ffff;
1289#ifdef DRC_SH2
1290 int t = Pico32xMem->drcblk_ram[a1 >> SH2_DRCBLK_RAM_SHIFT];
1291 if (t)
f81107f5 1292 sh2_drc_wcheck_ram(a, t, sh2->is_slave);
f4bb5d6b 1293#endif
1294 ((u16 *)Pico32xMem->sdram)[a1 / 2] = d;
1295}
1296
f81107f5 1297static void REGPARM(3) sh2_write16_da(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1298{
f4bb5d6b 1299 u32 a1 = a & 0xfff;
1300#ifdef DRC_SH2
f81107f5 1301 int id = sh2->is_slave;
f4bb5d6b 1302 int t = Pico32xMem->drcblk_da[id][a1 >> SH2_DRCBLK_DA_SHIFT];
1303 if (t)
1304 sh2_drc_wcheck_da(a, t, id);
1305#endif
f81107f5 1306 ((u16 *)sh2->data_array)[a1 / 2] = d;
bcf65fd6 1307}
1308
1309
f81107f5 1310typedef u32 (sh2_read_handler)(u32 a, SH2 *sh2);
1311typedef void REGPARM(3) (sh2_write_handler)(u32 a, u32 d, SH2 *sh2);
bcf65fd6 1312
e05b81fc 1313#define SH2MAP_ADDR2OFFS_R(a) \
f81107f5 1314 ((u32)(a) >> SH2_READ_SHIFT)
e05b81fc 1315
1316#define SH2MAP_ADDR2OFFS_W(a) \
1317 ((u32)(a) >> SH2_WRITE_SHIFT)
bcf65fd6 1318
80599a42 1319u32 REGPARM(2) p32x_sh2_read8(u32 a, SH2 *sh2)
bcf65fd6 1320{
1321 const sh2_memmap *sh2_map = sh2->read8_map;
1322 uptr p;
1323
e05b81fc 1324 sh2_map += SH2MAP_ADDR2OFFS_R(a);
bcf65fd6 1325 p = sh2_map->addr;
b8a1c09a 1326 if (map_flag_set(p))
f81107f5 1327 return ((sh2_read_handler *)(p << 1))(a, sh2);
bcf65fd6 1328 else
1329 return *(u8 *)((p << 1) + ((a & sh2_map->mask) ^ 1));
1330}
1331
80599a42 1332u32 REGPARM(2) p32x_sh2_read16(u32 a, SH2 *sh2)
bcf65fd6 1333{
1334 const sh2_memmap *sh2_map = sh2->read16_map;
1335 uptr p;
1336
e05b81fc 1337 sh2_map += SH2MAP_ADDR2OFFS_R(a);
bcf65fd6 1338 p = sh2_map->addr;
b8a1c09a 1339 if (map_flag_set(p))
f81107f5 1340 return ((sh2_read_handler *)(p << 1))(a, sh2);
bcf65fd6 1341 else
1342 return *(u16 *)((p << 1) + ((a & sh2_map->mask) & ~1));
1343}
1344
80599a42 1345u32 REGPARM(2) p32x_sh2_read32(u32 a, SH2 *sh2)
bcf65fd6 1346{
1347 const sh2_memmap *sh2_map = sh2->read16_map;
1348 sh2_read_handler *handler;
1349 u32 offs;
1350 uptr p;
1351
e05b81fc 1352 offs = SH2MAP_ADDR2OFFS_R(a);
bcf65fd6 1353 sh2_map += offs;
1354 p = sh2_map->addr;
b8a1c09a 1355 if (!map_flag_set(p)) {
bcf65fd6 1356 // XXX: maybe 32bit access instead with ror?
1357 u16 *pd = (u16 *)((p << 1) + ((a & sh2_map->mask) & ~1));
1358 return (pd[0] << 16) | pd[1];
1d7a28a7 1359 }
1360
bcf65fd6 1361 if (offs == 0x1f)
f81107f5 1362 return sh2_peripheral_read32(a, sh2);
bcf65fd6 1363
1364 handler = (sh2_read_handler *)(p << 1);
f81107f5 1365 return (handler(a, sh2) << 16) | handler(a + 2, sh2);
bcf65fd6 1366}
1367
f81107f5 1368void REGPARM(3) p32x_sh2_write8(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1369{
f4bb5d6b 1370 const void **sh2_wmap = sh2->write8_tab;
1371 sh2_write_handler *wh;
bcf65fd6 1372
e05b81fc 1373 wh = sh2_wmap[SH2MAP_ADDR2OFFS_W(a)];
f81107f5 1374 wh(a, d, sh2);
bcf65fd6 1375}
1376
f81107f5 1377void REGPARM(3) p32x_sh2_write16(u32 a, u32 d, SH2 *sh2)
bcf65fd6 1378{
f4bb5d6b 1379 const void **sh2_wmap = sh2->write16_tab;
1380 sh2_write_handler *wh;
bcf65fd6 1381
e05b81fc 1382 wh = sh2_wmap[SH2MAP_ADDR2OFFS_W(a)];
f81107f5 1383 wh(a, d, sh2);
acd35d4c 1384}
1385
f81107f5 1386void REGPARM(3) p32x_sh2_write32(u32 a, u32 d, SH2 *sh2)
acd35d4c 1387{
f4bb5d6b 1388 const void **sh2_wmap = sh2->write16_tab;
f81107f5 1389 sh2_write_handler *wh;
bcf65fd6 1390 u32 offs;
bcf65fd6 1391
e05b81fc 1392 offs = SH2MAP_ADDR2OFFS_W(a);
bcf65fd6 1393
e05b81fc 1394 if (offs == SH2MAP_ADDR2OFFS_W(0xffffc000)) {
f81107f5 1395 sh2_peripheral_write32(a, d, sh2);
1396 return;
4ea707e1 1397 }
1398
f81107f5 1399 wh = sh2_wmap[offs];
1400 wh(a, d >> 16, sh2);
1401 wh(a + 2, d, sh2);
acd35d4c 1402}
1403
bcf65fd6 1404// -----------------------------------------------------------------
1405
83ff19ec 1406static const u16 msh2_code[] = {
1407 // trap instructions
1408 0xaffe, // bra <self>
1409 0x0009, // nop
1410 // have to wait a bit until m68k initial program finishes clearing stuff
1411 // to avoid races with game SH2 code, like in Tempo
1412 0xd004, // mov.l @(_m_ok,pc), r0
1413 0xd105, // mov.l @(_cnt,pc), r1
1414 0xd205, // mov.l @(_start,pc), r2
1415 0x71ff, // add #-1, r1
1416 0x4115, // cmp/pl r1
1417 0x89fc, // bt -2
1418 0xc208, // mov.l r0, @(h'20,gbr)
1419 0x6822, // mov.l @r2, r8
1420 0x482b, // jmp @r8
1421 0x0009, // nop
1422 ('M'<<8)|'_', ('O'<<8)|'K',
1423 0x0001, 0x0000,
1424 0x2200, 0x03e0 // master start pointer in ROM
1425};
1426
1427static const u16 ssh2_code[] = {
1428 0xaffe, // bra <self>
1429 0x0009, // nop
1430 // code to wait for master, in case authentic master BIOS is used
1431 0xd104, // mov.l @(_m_ok,pc), r1
1432 0xd206, // mov.l @(_start,pc), r2
1433 0xc608, // mov.l @(h'20,gbr), r0
1434 0x3100, // cmp/eq r0, r1
1435 0x8bfc, // bf #-2
1436 0xd003, // mov.l @(_s_ok,pc), r0
1437 0xc209, // mov.l r0, @(h'24,gbr)
1438 0x6822, // mov.l @r2, r8
1439 0x482b, // jmp @r8
1440 0x0009, // nop
1441 ('M'<<8)|'_', ('O'<<8)|'K',
1442 ('S'<<8)|'_', ('O'<<8)|'K',
1443 0x2200, 0x03e4 // slave start pointer in ROM
1444};
1445
da77daa9 1446#define HWSWAP(x) (((u16)(x) << 16) | ((x) >> 16))
83ff19ec 1447static void get_bios(void)
be2c4208 1448{
83ff19ec 1449 u16 *ps;
1450 u32 *pl;
be2c4208 1451 int i;
1452
83ff19ec 1453 // M68K ROM
1454 if (p32x_bios_g != NULL) {
1455 elprintf(EL_STATUS|EL_32X, "32x: using supplied 68k BIOS");
b4db550e 1456 Byteswap(Pico32xMem->m68k_rom, p32x_bios_g, sizeof(Pico32xMem->m68k_rom));
be2c4208 1457 }
83ff19ec 1458 else {
1459 // generate 68k ROM
1460 ps = (u16 *)Pico32xMem->m68k_rom;
1461 pl = (u32 *)ps;
1462 for (i = 1; i < 0xc0/4; i++)
1463 pl[i] = HWSWAP(0x880200 + (i - 1) * 6);
be2c4208 1464
83ff19ec 1465 // fill with nops
1466 for (i = 0xc0/2; i < 0x100/2; i++)
1467 ps[i] = 0x4e71;
be2c4208 1468
5e49c3a8 1469#if 0
83ff19ec 1470 ps[0xc0/2] = 0x46fc;
1471 ps[0xc2/2] = 0x2700; // move #0x2700,sr
1472 ps[0xfe/2] = 0x60fe; // jump to self
5e49c3a8 1473#else
83ff19ec 1474 ps[0xfe/2] = 0x4e75; // rts
5e49c3a8 1475#endif
83ff19ec 1476 }
1477 // fill remaining m68k_rom page with game ROM
b4db550e 1478 memcpy(Pico32xMem->m68k_rom_bank + sizeof(Pico32xMem->m68k_rom),
1479 Pico.rom + sizeof(Pico32xMem->m68k_rom),
1480 sizeof(Pico32xMem->m68k_rom_bank) - sizeof(Pico32xMem->m68k_rom));
be2c4208 1481
83ff19ec 1482 // MSH2
1483 if (p32x_bios_m != NULL) {
1484 elprintf(EL_STATUS|EL_32X, "32x: using supplied master SH2 BIOS");
1485 Byteswap(Pico32xMem->sh2_rom_m, p32x_bios_m, sizeof(Pico32xMem->sh2_rom_m));
acd35d4c 1486 }
83ff19ec 1487 else {
1488 pl = (u32 *)Pico32xMem->sh2_rom_m;
1489
1490 // fill exception vector table to our trap address
1491 for (i = 0; i < 128; i++)
1492 pl[i] = HWSWAP(0x200);
1493
1494 // startup code
1495 memcpy(Pico32xMem->sh2_rom_m + 0x200, msh2_code, sizeof(msh2_code));
1496
1497 // reset SP
1498 pl[1] = pl[3] = HWSWAP(0x6040000);
1499 // start
1500 pl[0] = pl[2] = HWSWAP(0x204);
1501 }
1502
1503 // SSH2
1504 if (p32x_bios_s != NULL) {
1505 elprintf(EL_STATUS|EL_32X, "32x: using supplied slave SH2 BIOS");
1506 Byteswap(Pico32xMem->sh2_rom_s, p32x_bios_s, sizeof(Pico32xMem->sh2_rom_s));
1507 }
1508 else {
1509 pl = (u32 *)Pico32xMem->sh2_rom_s;
1510
1511 // fill exception vector table to our trap address
1512 for (i = 0; i < 128; i++)
1513 pl[i] = HWSWAP(0x200);
1514
1515 // startup code
1516 memcpy(Pico32xMem->sh2_rom_s + 0x200, ssh2_code, sizeof(ssh2_code));
1517
1518 // reset SP
1519 pl[1] = pl[3] = HWSWAP(0x603f800);
1520 // start
1521 pl[0] = pl[2] = HWSWAP(0x204);
1522 }
1523}
1524
bcf65fd6 1525#define MAP_MEMORY(m) ((uptr)(m) >> 1)
b8a1c09a 1526#define MAP_HANDLER(h) ( ((uptr)(h) >> 1) | ((uptr)1 << (sizeof(uptr) * 8 - 1)) )
bcf65fd6 1527
f81107f5 1528static sh2_memmap sh2_read8_map[0x80], sh2_read16_map[0x80];
f4bb5d6b 1529// for writes we are using handlers only
e05b81fc 1530static sh2_write_handler *sh2_write8_map[0x80], *sh2_write16_map[0x80];
bcf65fd6 1531
1532void Pico32xSwapDRAM(int b)
1533{
1534 cpu68k_map_set(m68k_read8_map, 0x840000, 0x85ffff, Pico32xMem->dram[b], 0);
1535 cpu68k_map_set(m68k_read16_map, 0x840000, 0x85ffff, Pico32xMem->dram[b], 0);
34280f9b 1536 cpu68k_map_set(m68k_read8_map, 0x860000, 0x87ffff, Pico32xMem->dram[b], 0);
1537 cpu68k_map_set(m68k_read16_map, 0x860000, 0x87ffff, Pico32xMem->dram[b], 0);
1538 cpu68k_map_set(m68k_write8_map, 0x840000, 0x87ffff,
1539 b ? m68k_write8_dram1_ow : m68k_write8_dram0_ow, 1);
1540 cpu68k_map_set(m68k_write16_map, 0x840000, 0x87ffff,
1541 b ? m68k_write16_dram1_ow : m68k_write16_dram0_ow, 1);
bcf65fd6 1542
1543 // SH2
f81107f5 1544 sh2_read8_map[0x04/2].addr = sh2_read8_map[0x24/2].addr =
1545 sh2_read16_map[0x04/2].addr = sh2_read16_map[0x24/2].addr = MAP_MEMORY(Pico32xMem->dram[b]);
bcf65fd6 1546
e05b81fc 1547 sh2_write8_map[0x04/2] = sh2_write8_map[0x24/2] = b ? sh2_write8_dram1 : sh2_write8_dram0;
1548 sh2_write16_map[0x04/2] = sh2_write16_map[0x24/2] = b ? sh2_write16_dram1 : sh2_write16_dram0;
bcf65fd6 1549}
1550
83ff19ec 1551void PicoMemSetup32x(void)
1552{
1553 unsigned int rs;
bcf65fd6 1554 int i;
83ff19ec 1555
e743be20 1556 Pico32xMem = plat_mmap(0x06000000, sizeof(*Pico32xMem), 0, 0);
83ff19ec 1557 if (Pico32xMem == NULL) {
1558 elprintf(EL_STATUS, "OOM");
1559 return;
1560 }
1561
83ff19ec 1562 get_bios();
acd35d4c 1563
be2c4208 1564 // cartridge area becomes unmapped
1565 // XXX: we take the easy way and don't unmap ROM,
1566 // so that we can avoid handling the RV bit.
1567 // m68k_map_unmap(0x000000, 0x3fffff);
1568
1569 // MD ROM area
b4db550e 1570 rs = sizeof(Pico32xMem->m68k_rom_bank);
1571 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico32xMem->m68k_rom_bank, 0);
1572 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico32xMem->m68k_rom_bank, 0);
974fdb5b 1573 cpu68k_map_set(m68k_write8_map, 0x000000, rs - 1, PicoWrite8_hint, 1); // TODO verify
1574 cpu68k_map_set(m68k_write16_map, 0x000000, rs - 1, PicoWrite16_hint, 1);
1575
be2c4208 1576 // 32X ROM (unbanked, XXX: consider mirroring?)
5e49c3a8 1577 rs = (Pico.romsize + M68K_BANK_MASK) & ~M68K_BANK_MASK;
1578 if (rs > 0x80000)
1579 rs = 0x80000;
1580 cpu68k_map_set(m68k_read8_map, 0x880000, 0x880000 + rs - 1, Pico.rom, 0);
1581 cpu68k_map_set(m68k_read16_map, 0x880000, 0x880000 + rs - 1, Pico.rom, 0);
602c28ca 1582#ifdef EMU_F68K
1583 // setup FAME fetchmap
be26eb23 1584 PicoCpuFM68k.Fetch[0] = (unsigned long)Pico32xMem->m68k_rom;
602c28ca 1585 for (rs = 0x88; rs < 0x90; rs++)
be26eb23 1586 PicoCpuFM68k.Fetch[rs] = (unsigned long)Pico.rom - 0x880000;
602c28ca 1587#endif
be2c4208 1588
1589 // 32X ROM (banked)
5e49c3a8 1590 bank_switch(0);
b78efee2 1591
83ff19ec 1592 // SYS regs
1593 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_32x_on, 1);
1594 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_32x_on, 1);
1595 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_32x_on, 1);
1596 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_32x_on, 1);
1597
bcf65fd6 1598 // SH2 maps: A31,A30,A29,CS1,CS0
1599 // all unmapped by default
e05b81fc 1600 for (i = 0; i < ARRAY_SIZE(sh2_read8_map); i++) {
bcf65fd6 1601 sh2_read8_map[i].addr = MAP_HANDLER(sh2_read8_unmapped);
1602 sh2_read16_map[i].addr = MAP_HANDLER(sh2_read16_unmapped);
e05b81fc 1603 }
1604
1605 for (i = 0; i < ARRAY_SIZE(sh2_write8_map); i++) {
f4bb5d6b 1606 sh2_write8_map[i] = sh2_write8_unmapped;
1607 sh2_write16_map[i] = sh2_write16_unmapped;
bcf65fd6 1608 }
1609
4b315c21 1610 // "purge area"
e05b81fc 1611 for (i = 0x40; i <= 0x5f; i++) {
1612 sh2_write8_map[i >> 1] =
1613 sh2_write16_map[i >> 1] = sh2_write_ignore;
4b315c21 1614 }
1615
bcf65fd6 1616 // CS0
f81107f5 1617 sh2_read8_map[0x00/2].addr = sh2_read8_map[0x20/2].addr = MAP_HANDLER(sh2_read8_cs0);
1618 sh2_read16_map[0x00/2].addr = sh2_read16_map[0x20/2].addr = MAP_HANDLER(sh2_read16_cs0);
e05b81fc 1619 sh2_write8_map[0x00/2] = sh2_write8_map[0x20/2] = sh2_write8_cs0;
1620 sh2_write16_map[0x00/2] = sh2_write16_map[0x20/2] = sh2_write16_cs0;
bcf65fd6 1621 // CS1 - ROM
f81107f5 1622 sh2_read8_map[0x02/2].addr = sh2_read8_map[0x22/2].addr =
1623 sh2_read16_map[0x02/2].addr = sh2_read16_map[0x22/2].addr = MAP_MEMORY(Pico.rom);
1624 sh2_read8_map[0x02/2].mask = sh2_read8_map[0x22/2].mask =
1625 sh2_read16_map[0x02/2].mask = sh2_read16_map[0x22/2].mask = 0x3fffff; // FIXME
bcf65fd6 1626 // CS2 - DRAM - done by Pico32xSwapDRAM()
f81107f5 1627 sh2_read8_map[0x04/2].mask = sh2_read8_map[0x24/2].mask =
1628 sh2_read16_map[0x04/2].mask = sh2_read16_map[0x24/2].mask = 0x01ffff;
bcf65fd6 1629 // CS3 - SDRAM
f81107f5 1630 sh2_read8_map[0x06/2].addr = sh2_read8_map[0x26/2].addr =
1631 sh2_read16_map[0x06/2].addr = sh2_read16_map[0x26/2].addr = MAP_MEMORY(Pico32xMem->sdram);
8a847c12 1632 sh2_write8_map[0x06/2] = sh2_write8_sdram;
1633 sh2_write8_map[0x26/2] = sh2_write8_sdram_wt;
f81107f5 1634 sh2_write16_map[0x06/2] = sh2_write16_map[0x26/2] = sh2_write16_sdram;
1635 sh2_read8_map[0x06/2].mask = sh2_read8_map[0x26/2].mask =
1636 sh2_read16_map[0x06/2].mask = sh2_read16_map[0x26/2].mask = 0x03ffff;
bcf65fd6 1637 // SH2 data array
f81107f5 1638 sh2_read8_map[0xc0/2].addr = MAP_HANDLER(sh2_read8_da);
1639 sh2_read16_map[0xc0/2].addr = MAP_HANDLER(sh2_read16_da);
1640 sh2_write8_map[0xc0/2] = sh2_write8_da;
1641 sh2_write16_map[0xc0/2] = sh2_write16_da;
bcf65fd6 1642 // SH2 IO
f81107f5 1643 sh2_read8_map[0xff/2].addr = MAP_HANDLER(sh2_peripheral_read8);
1644 sh2_read16_map[0xff/2].addr = MAP_HANDLER(sh2_peripheral_read16);
1645 sh2_write8_map[0xff/2] = sh2_peripheral_write8;
1646 sh2_write16_map[0xff/2] = sh2_peripheral_write16;
bcf65fd6 1647
1648 // map DRAM area, both 68k and SH2
1649 Pico32xSwapDRAM(1);
1650
1651 msh2.read8_map = ssh2.read8_map = sh2_read8_map;
1652 msh2.read16_map = ssh2.read16_map = sh2_read16_map;
23686515 1653 msh2.write8_tab = ssh2.write8_tab = (const void **)(void *)sh2_write8_map;
1654 msh2.write16_tab = ssh2.write16_tab = (const void **)(void *)sh2_write16_map;
bcf65fd6 1655
23686515 1656 sh2_drc_mem_setup(&msh2);
1657 sh2_drc_mem_setup(&ssh2);
be2c4208 1658}
1659
27e26273 1660void Pico32xMemStateLoaded(void)
b4db550e 1661{
1662 bank_switch(Pico32x.regs[4 / 2]);
1663 Pico32xSwapDRAM((Pico32x.vdp_regs[0x0a / 2] & P32XV_FS) ^ P32XV_FS);
b4db550e 1664 memset(Pico32xMem->pwm, 0, sizeof(Pico32xMem->pwm));
27e26273 1665 Pico32x.dirty_pal = 1;
51d86e55 1666
19886062 1667 Pico32x.emu_flags &= ~(P32XF_68KCPOLL | P32XF_68KVPOLL);
1668 memset(&m68k_poll, 0, sizeof(m68k_poll));
1669 msh2.state = 0;
1670 msh2.poll_addr = msh2.poll_cycles = msh2.poll_cnt = 0;
1671 ssh2.state = 0;
1672 ssh2.poll_addr = ssh2.poll_cycles = ssh2.poll_cnt = 0;
1673
b4db550e 1674 sh2_drc_flush_all();
b4db550e 1675}
1676
ed4402a7 1677// vim:shiftwidth=2:ts=2:expandtab