clean up dac code a bit
[picodrive.git] / pico / memory.c
CommitLineData
cff531af 1/*\r
2 * memory handling\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
efcba75f 10#include "pico_int.h"\r
af37bca8 11#include "memory.h"\r
cc68a136 12\r
cc68a136 13#include "sound/ym2612.h"\r
14#include "sound/sn76496.h"\r
15\r
c8d1e9b6 16extern unsigned int lastSSRamWrite; // used by serial eeprom code\r
cc68a136 17\r
bcf65fd6 18uptr m68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
19uptr m68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
20uptr m68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
21uptr m68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
af37bca8 22\r
bcf65fd6 23static void xmap_set(uptr *map, int shift, int start_addr, int end_addr,\r
0ace9b9a 24 const void *func_or_mh, int is_func)\r
af37bca8 25{\r
faf543ce 26#ifdef __clang__\r
27 // workaround bug (segfault) in \r
28 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
29 volatile \r
30#endif\r
bcf65fd6 31 uptr addr = (uptr)func_or_mh;\r
af37bca8 32 int mask = (1 << shift) - 1;\r
33 int i;\r
34\r
35 if ((start_addr & mask) != 0 || (end_addr & mask) != mask) {\r
36 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: tried to map bad range: %06x-%06x",\r
37 start_addr, end_addr);\r
38 return;\r
39 }\r
40\r
41 if (addr & 1) {\r
42 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: ptr is not aligned: %08lx", addr);\r
43 return;\r
44 }\r
45\r
46 if (!is_func)\r
47 addr -= start_addr;\r
48\r
49 for (i = start_addr >> shift; i <= end_addr >> shift; i++) {\r
50 map[i] = addr >> 1;\r
51 if (is_func)\r
add51c49 52 map[i] |= MAP_FLAG;\r
af37bca8 53 }\r
54}\r
55\r
bcf65fd6 56void z80_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 57 const void *func_or_mh, int is_func)\r
af37bca8 58{\r
59 xmap_set(map, Z80_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
60}\r
61\r
bcf65fd6 62void cpu68k_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 63 const void *func_or_mh, int is_func)\r
af37bca8 64{\r
65 xmap_set(map, M68K_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
c6b118c0 66#ifdef EMU_F68K\r
67 // setup FAME fetchmap\r
68 if (!is_func)\r
69 {\r
70 int shiftout = 24 - FAMEC_FETCHBITS;\r
71 int i = start_addr >> shiftout;\r
72 uptr base = (uptr)func_or_mh - (i << shiftout);\r
73 for (; i <= (end_addr >> shiftout); i++)\r
74 PicoCpuFM68k.Fetch[i] = base;\r
75 }\r
76#endif\r
af37bca8 77}\r
78\r
79// more specialized/optimized function (does same as above)\r
80void cpu68k_map_all_ram(int start_addr, int end_addr, void *ptr, int is_sub)\r
81{\r
bcf65fd6 82 uptr *r8map, *r16map, *w8map, *w16map;\r
83 uptr addr = (uptr)ptr;\r
af37bca8 84 int shift = M68K_MEM_SHIFT;\r
85 int i;\r
86\r
87 if (!is_sub) {\r
88 r8map = m68k_read8_map;\r
89 r16map = m68k_read16_map;\r
90 w8map = m68k_write8_map;\r
91 w16map = m68k_write16_map;\r
92 } else {\r
93 r8map = s68k_read8_map;\r
94 r16map = s68k_read16_map;\r
95 w8map = s68k_write8_map;\r
96 w16map = s68k_write16_map;\r
97 }\r
98\r
99 addr -= start_addr;\r
100 addr >>= 1;\r
101 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
102 r8map[i] = r16map[i] = w8map[i] = w16map[i] = addr;\r
c6b118c0 103#ifdef EMU_F68K\r
104 // setup FAME fetchmap\r
105 {\r
106 M68K_CONTEXT *ctx = is_sub ? &PicoCpuFS68k : &PicoCpuFM68k;\r
107 int shiftout = 24 - FAMEC_FETCHBITS;\r
108 i = start_addr >> shiftout;\r
109 addr = (uptr)ptr - (i << shiftout);\r
110 for (; i <= (end_addr >> shiftout); i++)\r
111 ctx->Fetch[i] = addr;\r
112 }\r
113#endif\r
af37bca8 114}\r
115\r
116static u32 m68k_unmapped_read8(u32 a)\r
117{\r
118 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
119 return 0; // assume pulldown, as if MegaCD2 was attached\r
120}\r
121\r
122static u32 m68k_unmapped_read16(u32 a)\r
123{\r
124 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);\r
125 return 0;\r
126}\r
127\r
128static void m68k_unmapped_write8(u32 a, u32 d)\r
129{\r
130 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
131}\r
132\r
133static void m68k_unmapped_write16(u32 a, u32 d)\r
134{\r
135 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
136}\r
137\r
138void m68k_map_unmap(int start_addr, int end_addr)\r
139{\r
faf543ce 140#ifdef __clang__\r
141 // workaround bug (segfault) in \r
142 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
143 volatile \r
144#endif\r
bcf65fd6 145 uptr addr;\r
af37bca8 146 int shift = M68K_MEM_SHIFT;\r
147 int i;\r
148\r
bcf65fd6 149 addr = (uptr)m68k_unmapped_read8;\r
af37bca8 150 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 151 m68k_read8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 152\r
bcf65fd6 153 addr = (uptr)m68k_unmapped_read16;\r
af37bca8 154 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 155 m68k_read16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 156\r
bcf65fd6 157 addr = (uptr)m68k_unmapped_write8;\r
af37bca8 158 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 159 m68k_write8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 160\r
bcf65fd6 161 addr = (uptr)m68k_unmapped_write16;\r
af37bca8 162 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 163 m68k_write16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 164}\r
165\r
166MAKE_68K_READ8(m68k_read8, m68k_read8_map)\r
167MAKE_68K_READ16(m68k_read16, m68k_read16_map)\r
168MAKE_68K_READ32(m68k_read32, m68k_read16_map)\r
169MAKE_68K_WRITE8(m68k_write8, m68k_write8_map)\r
170MAKE_68K_WRITE16(m68k_write16, m68k_write16_map)\r
171MAKE_68K_WRITE32(m68k_write32, m68k_write16_map)\r
172\r
173// -----------------------------------------------------------------\r
174\r
175static u32 ym2612_read_local_68k(void);\r
176static int ym2612_write_local(u32 a, u32 d, int is_from_z80);\r
177static void z80_mem_setup(void);\r
cc68a136 178\r
0ace9b9a 179#ifdef _ASM_MEMORY_C\r
180u32 PicoRead8_sram(u32 a);\r
181u32 PicoRead16_sram(u32 a);\r
182#endif\r
cc68a136 183\r
03e4f2a3 184#ifdef EMU_CORE_DEBUG\r
cc68a136 185u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
186int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
187extern unsigned int ppop;\r
188#endif\r
189\r
4f65685b 190#ifdef IO_STATS\r
191void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 192#elif defined(_MSC_VER)\r
193#define log_io\r
4f65685b 194#else\r
195#define log_io(...)\r
196#endif\r
197\r
70357ce5 198#if defined(EMU_C68K)\r
5e89f0f5 199void cyclone_crashed(u32 pc, struct Cyclone *context)\r
cc68a136 200{\r
bf61bea0 201 elprintf(EL_STATUS|EL_ANOMALY, "%c68k crash detected @ %06x",\r
5e89f0f5 202 context == &PicoCpuCM68k ? 'm' : 's', pc);\r
203 context->membase = (u32)Pico.rom;\r
204 context->pc = (u32)Pico.rom + Pico.romsize;\r
cc68a136 205}\r
206#endif\r
207\r
cc68a136 208// -----------------------------------------------------------------\r
af37bca8 209// memmap helpers\r
cc68a136 210\r
531a8f38 211static u32 read_pad_3btn(int i, u32 out_bits)\r
e5503e2f 212{\r
531a8f38 213 u32 pad = ~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
214 u32 value;\r
e5503e2f 215\r
531a8f38 216 if (out_bits & 0x40) // TH\r
217 value = pad & 0x3f; // ?1CB RLDU\r
218 else\r
219 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 220\r
531a8f38 221 value |= out_bits & 0x40;\r
222 return value;\r
223}\r
224\r
225static u32 read_pad_6btn(int i, u32 out_bits)\r
226{\r
227 u32 pad = ~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
228 int phase = Pico.m.padTHPhase[i];\r
229 u32 value;\r
230\r
231 if (phase == 2 && !(out_bits & 0x40)) {\r
232 value = (pad & 0xc0) >> 2; // ?0SA 0000\r
233 goto out;\r
234 }\r
235 else if(phase == 3) {\r
236 if (out_bits & 0x40)\r
237 return (pad & 0x30) | ((pad >> 8) & 0xf); // ?1CB MXYZ\r
238 else\r
239 return ((pad & 0xc0) >> 2) | 0x0f; // ?0SA 1111\r
240 goto out;\r
e5503e2f 241 }\r
242\r
531a8f38 243 if (out_bits & 0x40) // TH\r
244 value = pad & 0x3f; // ?1CB RLDU\r
245 else\r
246 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 247\r
531a8f38 248out:\r
249 value |= out_bits & 0x40;\r
250 return value;\r
e5503e2f 251}\r
252\r
531a8f38 253static u32 read_nothing(int i, u32 out_bits)\r
254{\r
255 return 0xff;\r
256}\r
257\r
258typedef u32 (port_read_func)(int index, u32 out_bits);\r
259\r
260static port_read_func *port_readers[3] = {\r
261 read_pad_3btn,\r
262 read_pad_3btn,\r
263 read_nothing\r
264};\r
0ace9b9a 265\r
531a8f38 266static NOINLINE u32 port_read(int i)\r
267{\r
268 u32 data_reg = Pico.ioports[i + 1];\r
269 u32 ctrl_reg = Pico.ioports[i + 4] | 0x80;\r
270 u32 in, out;\r
271\r
272 out = data_reg & ctrl_reg;\r
273 out |= 0x7f & ~ctrl_reg; // pull-ups\r
274\r
275 in = port_readers[i](i, out);\r
276\r
277 return (in & ~ctrl_reg) | (data_reg & ctrl_reg);\r
278}\r
279\r
280void PicoSetInputDevice(int port, enum input_device device)\r
281{\r
282 port_read_func *func;\r
283\r
284 if (port < 0 || port > 2)\r
285 return;\r
286\r
287 switch (device) {\r
288 case PICO_INPUT_PAD_3BTN:\r
289 func = read_pad_3btn;\r
290 break;\r
291\r
292 case PICO_INPUT_PAD_6BTN:\r
293 func = read_pad_6btn;\r
294 break;\r
295\r
296 default:\r
297 func = read_nothing;\r
298 break;\r
299 }\r
300\r
301 port_readers[port] = func;\r
302}\r
303\r
304NOINLINE u32 io_ports_read(u32 a)\r
cc68a136 305{\r
af37bca8 306 u32 d;\r
307 a = (a>>1) & 0xf;\r
308 switch (a) {\r
309 case 0: d = Pico.m.hardware; break; // Hardware value (Version register)\r
531a8f38 310 case 1: d = port_read(0); break;\r
311 case 2: d = port_read(1); break;\r
312 case 3: d = port_read(2); break;\r
af37bca8 313 default: d = Pico.ioports[a]; break; // IO ports can be used as RAM\r
7969166e 314 }\r
af37bca8 315 return d;\r
cc68a136 316}\r
cc68a136 317\r
531a8f38 318NOINLINE void io_ports_write(u32 a, u32 d)\r
9dc09829 319{\r
af37bca8 320 a = (a>>1) & 0xf;\r
321\r
322 // 6 button gamepad: if TH went from 0 to 1, gamepad changes state\r
531a8f38 323 if (1 <= a && a <= 2)\r
af37bca8 324 {\r
325 Pico.m.padDelay[a - 1] = 0;\r
326 if (!(Pico.ioports[a] & 0x40) && (d & 0x40))\r
327 Pico.m.padTHPhase[a - 1]++;\r
9dc09829 328 }\r
af37bca8 329\r
5e89f0f5 330 // certain IO ports can be used as RAM\r
af37bca8 331 Pico.ioports[a] = d;\r
9dc09829 332}\r
333\r
ae214f1c 334// lame..\r
335static int z80_cycles_from_68k(void)\r
336{\r
337 return z80_cycle_aim\r
338 + cycles_68k_to_z80(SekCyclesDone() - last_z80_sync);\r
339}\r
340\r
0ace9b9a 341void NOINLINE ctl_write_z80busreq(u32 d)\r
7969166e 342{\r
af37bca8 343 d&=1; d^=1;\r
344 elprintf(EL_BUSREQ, "set_zrun: %i->%i [%i] @%06x", Pico.m.z80Run, d, SekCyclesDone(), SekPc);\r
345 if (d ^ Pico.m.z80Run)\r
346 {\r
347 if (d)\r
348 {\r
ae214f1c 349 z80_cycle_cnt = z80_cycles_from_68k();\r
af37bca8 350 }\r
351 else\r
352 {\r
f6c49d38 353 if ((PicoOpt&POPT_EN_Z80) && !Pico.m.z80_reset) {\r
354 pprof_start(m68k);\r
ae214f1c 355 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 356 pprof_end_sub(m68k);\r
357 }\r
af37bca8 358 }\r
359 Pico.m.z80Run = d;\r
7969166e 360 }\r
af37bca8 361}\r
362\r
0ace9b9a 363void NOINLINE ctl_write_z80reset(u32 d)\r
af37bca8 364{\r
365 d&=1; d^=1;\r
366 elprintf(EL_BUSREQ, "set_zreset: %i->%i [%i] @%06x", Pico.m.z80_reset, d, SekCyclesDone(), SekPc);\r
367 if (d ^ Pico.m.z80_reset)\r
368 {\r
369 if (d)\r
370 {\r
f6c49d38 371 if ((PicoOpt&POPT_EN_Z80) && Pico.m.z80Run) {\r
372 pprof_start(m68k);\r
af37bca8 373 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 374 pprof_end_sub(m68k);\r
375 }\r
af37bca8 376 YM2612ResetChip();\r
377 timers_reset();\r
7969166e 378 }\r
af37bca8 379 else\r
380 {\r
ae214f1c 381 z80_cycle_cnt = z80_cycles_from_68k();\r
af37bca8 382 z80_reset();\r
7969166e 383 }\r
af37bca8 384 Pico.m.z80_reset = d;\r
7969166e 385 }\r
386}\r
cc68a136 387\r
af37bca8 388// -----------------------------------------------------------------\r
fa1e5e29 389\r
0ace9b9a 390#ifndef _ASM_MEMORY_C\r
391\r
af37bca8 392// cart (save) RAM area (usually 0x200000 - ...)\r
393static u32 PicoRead8_sram(u32 a)\r
394{\r
af37bca8 395 u32 d;\r
45f2f245 396 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 397 {\r
45f2f245 398 if (SRam.flags & SRF_EEPROM) {\r
af37bca8 399 d = EEPROM_read();\r
45f2f245 400 if (!(a & 1))\r
401 d >>= 8;\r
402 } else\r
af37bca8 403 d = *(u8 *)(SRam.data - SRam.start + a);\r
45f2f245 404 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
af37bca8 405 return d;\r
406 }\r
cc68a136 407\r
45f2f245 408 // XXX: this is banking unfriendly\r
af37bca8 409 if (a < Pico.romsize)\r
410 return Pico.rom[a ^ 1];\r
411 \r
412 return m68k_unmapped_read8(a);\r
413}\r
cc68a136 414\r
af37bca8 415static u32 PicoRead16_sram(u32 a)\r
cc68a136 416{\r
af37bca8 417 u32 d;\r
b4db550e 418 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 419 {\r
45f2f245 420 if (SRam.flags & SRF_EEPROM)\r
af37bca8 421 d = EEPROM_read();\r
45f2f245 422 else {\r
af37bca8 423 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
424 d = pm[0] << 8;\r
425 d |= pm[1];\r
426 }\r
427 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
428 return d;\r
429 }\r
cc68a136 430\r
af37bca8 431 if (a < Pico.romsize)\r
432 return *(u16 *)(Pico.rom + a);\r
cc68a136 433\r
af37bca8 434 return m68k_unmapped_read16(a);\r
435}\r
cc68a136 436\r
0ace9b9a 437#endif // _ASM_MEMORY_C\r
438\r
af37bca8 439static void PicoWrite8_sram(u32 a, u32 d)\r
440{\r
45f2f245 441 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
442 m68k_unmapped_write8(a, d);\r
443 return;\r
444 }\r
445\r
446 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d & 0xff, SekPc);\r
447 if (SRam.flags & SRF_EEPROM)\r
af37bca8 448 {\r
45f2f245 449 EEPROM_write8(a, d);\r
cc68a136 450 }\r
45f2f245 451 else {\r
452 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
af37bca8 453 if (*pm != (u8)d) {\r
454 SRam.changed = 1;\r
455 *pm = (u8)d;\r
456 }\r
457 }\r
458}\r
cc68a136 459\r
af37bca8 460static void PicoWrite16_sram(u32 a, u32 d)\r
461{\r
45f2f245 462 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
463 m68k_unmapped_write16(a, d);\r
464 return;\r
465 }\r
466\r
467 elprintf(EL_SRAMIO, "sram w16 [%06x] %04x @ %06x", a, d & 0xffff, SekPc);\r
468 if (SRam.flags & SRF_EEPROM)\r
469 {\r
470 EEPROM_write16(d);\r
471 }\r
472 else {\r
45f2f245 473 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
1dd0871f 474 if (pm[0] != (u8)(d >> 8)) {\r
45f2f245 475 SRam.changed = 1;\r
1dd0871f 476 pm[0] = (u8)(d >> 8);\r
477 }\r
478 if (pm[1] != (u8)d) {\r
479 SRam.changed = 1;\r
480 pm[1] = (u8)d;\r
45f2f245 481 }\r
482 }\r
af37bca8 483}\r
cc68a136 484\r
af37bca8 485// z80 area (0xa00000 - 0xa0ffff)\r
486// TODO: verify mirrors VDP and bank reg (bank area mirroring verified)\r
487static u32 PicoRead8_z80(u32 a)\r
488{\r
489 u32 d = 0xff;\r
490 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
491 elprintf(EL_ANOMALY, "68k z80 read with no bus! [%06x] @ %06x", a, SekPc);\r
492 // open bus. Pulled down if MegaCD2 is attached.\r
493 return 0;\r
494 }\r
c060a9ab 495\r
af37bca8 496 if ((a & 0x4000) == 0x0000)\r
497 d = Pico.zram[a & 0x1fff];\r
498 else if ((a & 0x6000) == 0x4000) // 0x4000-0x5fff\r
499 d = ym2612_read_local_68k(); \r
500 else\r
501 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
502 return d;\r
503}\r
b542be46 504\r
af37bca8 505static u32 PicoRead16_z80(u32 a)\r
506{\r
507 u32 d = PicoRead8_z80(a);\r
508 return d | (d << 8);\r
509}\r
510\r
511static void PicoWrite8_z80(u32 a, u32 d)\r
512{\r
513 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
514 // verified on real hw\r
515 elprintf(EL_ANOMALY, "68k z80 write with no bus or reset! [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
516 return;\r
517 }\r
518\r
519 if ((a & 0x4000) == 0x0000) { // z80 RAM\r
ae214f1c 520 SekCyclesBurnRun(2); // FIXME hack\r
af37bca8 521 Pico.zram[a & 0x1fff] = (u8)d;\r
522 return;\r
523 }\r
524 if ((a & 0x6000) == 0x4000) { // FM Sound\r
525 if (PicoOpt & POPT_EN_FM)\r
526 emustatus |= ym2612_write_local(a&3, d&0xff, 0)&1;\r
527 return;\r
528 }\r
529 // TODO: probably other VDP access too? Maybe more mirrors?\r
530 if ((a & 0x7ff9) == 0x7f11) { // PSG Sound\r
531 if (PicoOpt & POPT_EN_PSG)\r
532 SN76496Write(d);\r
533 return;\r
534 }\r
af37bca8 535 if ((a & 0x7f00) == 0x6000) // Z80 BANK register\r
536 {\r
537 Pico.m.z80_bank68k >>= 1;\r
538 Pico.m.z80_bank68k |= d << 8;\r
539 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
540 elprintf(EL_Z80BNK, "z80 bank=%06x", Pico.m.z80_bank68k << 15);\r
541 return;\r
cc68a136 542 }\r
af37bca8 543 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
cc68a136 544}\r
545\r
af37bca8 546static void PicoWrite16_z80(u32 a, u32 d)\r
cc68a136 547{\r
af37bca8 548 // for RAM, only most significant byte is sent\r
549 // TODO: verify remaining accesses\r
550 PicoWrite8_z80(a, d >> 8);\r
551}\r
cc68a136 552\r
0ace9b9a 553#ifndef _ASM_MEMORY_C\r
554\r
af37bca8 555// IO/control area (0xa10000 - 0xa1ffff)\r
556u32 PicoRead8_io(u32 a)\r
557{\r
558 u32 d;\r
cc68a136 559\r
af37bca8 560 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
561 d = io_ports_read(a);\r
cc68a136 562 goto end;\r
563 }\r
cc68a136 564\r
af37bca8 565 // faking open bus (MegaCD pulldowns don't work here curiously)\r
566 d = Pico.m.rotate++;\r
567 d ^= d << 6;\r
cc68a136 568\r
5e89f0f5 569 if ((a & 0xfc00) == 0x1000) {\r
570 // bit8 seems to be readable in this range\r
571 if (!(a & 1))\r
572 d &= ~0x01;\r
cc68a136 573\r
5e89f0f5 574 if ((a & 0xff01) == 0x1100) { // z80 busreq (verified)\r
575 d |= (Pico.m.z80Run | Pico.m.z80_reset) & 1;\r
576 elprintf(EL_BUSREQ, "get_zrun: %02x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
577 }\r
af37bca8 578 goto end;\r
cc68a136 579 }\r
af37bca8 580\r
db1d3564 581 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 582 d = PicoRead8_32x(a);\r
583 goto end;\r
584 }\r
585\r
af37bca8 586 d = m68k_unmapped_read8(a);\r
587end:\r
cc68a136 588 return d;\r
589}\r
590\r
af37bca8 591u32 PicoRead16_io(u32 a)\r
cc68a136 592{\r
af37bca8 593 u32 d;\r
cc68a136 594\r
af37bca8 595 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
596 d = io_ports_read(a);\r
bdd6a009 597 d |= d << 8;\r
cc68a136 598 goto end;\r
599 }\r
600\r
af37bca8 601 // faking open bus\r
602 d = (Pico.m.rotate += 0x41);\r
603 d ^= (d << 5) ^ (d << 8);\r
cc68a136 604\r
af37bca8 605 // bit8 seems to be readable in this range\r
5e89f0f5 606 if ((a & 0xfc00) == 0x1000) {\r
af37bca8 607 d &= ~0x0100;\r
cc68a136 608\r
5e89f0f5 609 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
610 d |= ((Pico.m.z80Run | Pico.m.z80_reset) & 1) << 8;\r
611 elprintf(EL_BUSREQ, "get_zrun: %04x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
612 }\r
af37bca8 613 goto end;\r
cc68a136 614 }\r
af37bca8 615\r
db1d3564 616 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 617 d = PicoRead16_32x(a);\r
618 goto end;\r
619 }\r
620\r
af37bca8 621 d = m68k_unmapped_read16(a);\r
622end:\r
cc68a136 623 return d;\r
624}\r
cc68a136 625\r
af37bca8 626void PicoWrite8_io(u32 a, u32 d)\r
627{\r
628 if ((a & 0xffe1) == 0x0001) { // I/O ports (verified: only LSB!)\r
629 io_ports_write(a, d);\r
630 return;\r
631 }\r
632 if ((a & 0xff01) == 0x1100) { // z80 busreq\r
633 ctl_write_z80busreq(d);\r
634 return;\r
635 }\r
636 if ((a & 0xff01) == 0x1200) { // z80 reset\r
637 ctl_write_z80reset(d);\r
638 return;\r
639 }\r
640 if (a == 0xa130f1) { // sram access register\r
641 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 642 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
643 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 644 return;\r
645 }\r
db1d3564 646 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 647 PicoWrite8_32x(a, d);\r
648 return;\r
649 }\r
650\r
af37bca8 651 m68k_unmapped_write8(a, d);\r
652}\r
cc68a136 653\r
af37bca8 654void PicoWrite16_io(u32 a, u32 d)\r
cc68a136 655{\r
af37bca8 656 if ((a & 0xffe0) == 0x0000) { // I/O ports (verified: only LSB!)\r
657 io_ports_write(a, d);\r
658 return;\r
659 }\r
660 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
661 ctl_write_z80busreq(d >> 8);\r
662 return;\r
663 }\r
664 if ((a & 0xff00) == 0x1200) { // z80 reset\r
665 ctl_write_z80reset(d >> 8);\r
666 return;\r
667 }\r
668 if (a == 0xa130f0) { // sram access register\r
669 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 670 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
671 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 672 return;\r
673 }\r
db1d3564 674 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 675 PicoWrite16_32x(a, d);\r
676 return;\r
677 }\r
af37bca8 678 m68k_unmapped_write16(a, d);\r
679}\r
cc68a136 680\r
0ace9b9a 681#endif // _ASM_MEMORY_C\r
682\r
af37bca8 683// VDP area (0xc00000 - 0xdfffff)\r
684// TODO: verify if lower byte goes to PSG on word writes\r
685static u32 PicoRead8_vdp(u32 a)\r
686{\r
687 if ((a & 0x00e0) == 0x0000)\r
688 return PicoVideoRead8(a);\r
cc68a136 689\r
af37bca8 690 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
691 return 0;\r
cc68a136 692}\r
693\r
af37bca8 694static u32 PicoRead16_vdp(u32 a)\r
cc68a136 695{\r
af37bca8 696 if ((a & 0x00e0) == 0x0000)\r
697 return PicoVideoRead(a);\r
cc68a136 698\r
af37bca8 699 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
700 return 0;\r
cc68a136 701}\r
702\r
af37bca8 703static void PicoWrite8_vdp(u32 a, u32 d)\r
cc68a136 704{\r
af37bca8 705 if ((a & 0x00f9) == 0x0011) { // PSG Sound\r
706 if (PicoOpt & POPT_EN_PSG)\r
707 SN76496Write(d);\r
cc68a136 708 return;\r
709 }\r
af37bca8 710 if ((a & 0x00e0) == 0x0000) {\r
711 d &= 0xff;\r
712 PicoVideoWrite(a, d | (d << 8));\r
b542be46 713 return;\r
714 }\r
715\r
af37bca8 716 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 717}\r
718\r
af37bca8 719static void PicoWrite16_vdp(u32 a, u32 d)\r
720{\r
721 if ((a & 0x00f9) == 0x0010) { // PSG Sound\r
722 if (PicoOpt & POPT_EN_PSG)\r
723 SN76496Write(d);\r
724 return;\r
725 }\r
726 if ((a & 0x00e0) == 0x0000) {\r
727 PicoVideoWrite(a, d);\r
728 return;\r
729 }\r
730\r
731 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
732}\r
cc68a136 733\r
734// -----------------------------------------------------------------\r
f53f286a 735\r
9037e45d 736#ifdef EMU_M68K\r
737static void m68k_mem_setup(void);\r
738#endif\r
739\r
f8ef8ff7 740PICO_INTERNAL void PicoMemSetup(void)\r
741{\r
af37bca8 742 int mask, rs, a;\r
743\r
744 // setup the memory map\r
745 cpu68k_map_set(m68k_read8_map, 0x000000, 0xffffff, m68k_unmapped_read8, 1);\r
746 cpu68k_map_set(m68k_read16_map, 0x000000, 0xffffff, m68k_unmapped_read16, 1);\r
747 cpu68k_map_set(m68k_write8_map, 0x000000, 0xffffff, m68k_unmapped_write8, 1);\r
748 cpu68k_map_set(m68k_write16_map, 0x000000, 0xffffff, m68k_unmapped_write16, 1);\r
749\r
750 // ROM\r
751 // align to bank size. We know ROM loader allocated enough for this\r
752 mask = (1 << M68K_MEM_SHIFT) - 1;\r
753 rs = (Pico.romsize + mask) & ~mask;\r
754 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico.rom, 0);\r
755 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico.rom, 0);\r
756\r
757 // Common case of on-cart (save) RAM, usually at 0x200000-...\r
45f2f245 758 if ((SRam.flags & SRF_ENABLED) && SRam.data != NULL) {\r
759 rs = SRam.end - SRam.start;\r
af37bca8 760 rs = (rs + mask) & ~mask;\r
761 if (SRam.start + rs >= 0x1000000)\r
762 rs = 0x1000000 - SRam.start;\r
763 cpu68k_map_set(m68k_read8_map, SRam.start, SRam.start + rs - 1, PicoRead8_sram, 1);\r
764 cpu68k_map_set(m68k_read16_map, SRam.start, SRam.start + rs - 1, PicoRead16_sram, 1);\r
765 cpu68k_map_set(m68k_write8_map, SRam.start, SRam.start + rs - 1, PicoWrite8_sram, 1);\r
766 cpu68k_map_set(m68k_write16_map, SRam.start, SRam.start + rs - 1, PicoWrite16_sram, 1);\r
767 }\r
768\r
769 // Z80 region\r
770 cpu68k_map_set(m68k_read8_map, 0xa00000, 0xa0ffff, PicoRead8_z80, 1);\r
771 cpu68k_map_set(m68k_read16_map, 0xa00000, 0xa0ffff, PicoRead16_z80, 1);\r
772 cpu68k_map_set(m68k_write8_map, 0xa00000, 0xa0ffff, PicoWrite8_z80, 1);\r
773 cpu68k_map_set(m68k_write16_map, 0xa00000, 0xa0ffff, PicoWrite16_z80, 1);\r
774\r
775 // IO/control region\r
776 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_io, 1);\r
777 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_io, 1);\r
778 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_io, 1);\r
779 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_io, 1);\r
780\r
781 // VDP region\r
782 for (a = 0xc00000; a < 0xe00000; a += 0x010000) {\r
783 if ((a & 0xe700e0) != 0xc00000)\r
784 continue;\r
785 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoRead8_vdp, 1);\r
786 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoRead16_vdp, 1);\r
787 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoWrite8_vdp, 1);\r
788 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoWrite16_vdp, 1);\r
789 }\r
790\r
791 // RAM and it's mirrors\r
792 for (a = 0xe00000; a < 0x1000000; a += 0x010000) {\r
793 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, Pico.ram, 0);\r
794 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, Pico.ram, 0);\r
795 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, Pico.ram, 0);\r
796 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, Pico.ram, 0);\r
797 }\r
798\r
cc68a136 799 // Setup memory callbacks:\r
70357ce5 800#ifdef EMU_C68K\r
5e89f0f5 801 PicoCpuCM68k.read8 = (void *)m68k_read8_map;\r
802 PicoCpuCM68k.read16 = (void *)m68k_read16_map;\r
803 PicoCpuCM68k.read32 = (void *)m68k_read16_map;\r
804 PicoCpuCM68k.write8 = (void *)m68k_write8_map;\r
805 PicoCpuCM68k.write16 = (void *)m68k_write16_map;\r
806 PicoCpuCM68k.write32 = (void *)m68k_write16_map;\r
807 PicoCpuCM68k.checkpc = NULL; /* unused */\r
808 PicoCpuCM68k.fetch8 = NULL;\r
809 PicoCpuCM68k.fetch16 = NULL;\r
810 PicoCpuCM68k.fetch32 = NULL;\r
cc68a136 811#endif\r
70357ce5 812#ifdef EMU_F68K\r
af37bca8 813 PicoCpuFM68k.read_byte = m68k_read8;\r
814 PicoCpuFM68k.read_word = m68k_read16;\r
815 PicoCpuFM68k.read_long = m68k_read32;\r
816 PicoCpuFM68k.write_byte = m68k_write8;\r
817 PicoCpuFM68k.write_word = m68k_write16;\r
818 PicoCpuFM68k.write_long = m68k_write32;\r
3aa1e148 819\r
820 // setup FAME fetchmap\r
821 {\r
822 int i;\r
9037e45d 823 // by default, point everything to first 64k of ROM\r
c6b118c0 824 for (i = 0; i < M68K_FETCHBANK1 * 0xe0 / 0x100; i++)\r
be26eb23 825 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 826 // now real ROM\r
827 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 828 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
c6b118c0 829 // RAM already set\r
3aa1e148 830 }\r
70357ce5 831#endif\r
9037e45d 832#ifdef EMU_M68K\r
833 m68k_mem_setup();\r
834#endif\r
c8d1e9b6 835\r
836 z80_mem_setup();\r
cc68a136 837}\r
838\r
cc68a136 839#ifdef EMU_M68K\r
9037e45d 840unsigned int (*pm68k_read_memory_8) (unsigned int address) = NULL;\r
841unsigned int (*pm68k_read_memory_16)(unsigned int address) = NULL;\r
842unsigned int (*pm68k_read_memory_32)(unsigned int address) = NULL;\r
843void (*pm68k_write_memory_8) (unsigned int address, unsigned char value) = NULL;\r
844void (*pm68k_write_memory_16)(unsigned int address, unsigned short value) = NULL;\r
845void (*pm68k_write_memory_32)(unsigned int address, unsigned int value) = NULL;\r
cc68a136 846\r
9037e45d 847/* it appears that Musashi doesn't always mask the unused bits */\r
848unsigned int m68k_read_memory_8 (unsigned int address) { return pm68k_read_memory_8 (address) & 0xff; }\r
849unsigned int m68k_read_memory_16(unsigned int address) { return pm68k_read_memory_16(address) & 0xffff; }\r
850unsigned int m68k_read_memory_32(unsigned int address) { return pm68k_read_memory_32(address); }\r
851void m68k_write_memory_8 (unsigned int address, unsigned int value) { pm68k_write_memory_8 (address, (u8)value); }\r
852void m68k_write_memory_16(unsigned int address, unsigned int value) { pm68k_write_memory_16(address,(u16)value); }\r
853void m68k_write_memory_32(unsigned int address, unsigned int value) { pm68k_write_memory_32(address, value); }\r
9037e45d 854\r
855static void m68k_mem_setup(void)\r
856{\r
af37bca8 857 pm68k_read_memory_8 = m68k_read8;\r
858 pm68k_read_memory_16 = m68k_read16;\r
859 pm68k_read_memory_32 = m68k_read32;\r
860 pm68k_write_memory_8 = m68k_write8;\r
861 pm68k_write_memory_16 = m68k_write16;\r
862 pm68k_write_memory_32 = m68k_write32;\r
cc68a136 863}\r
cc68a136 864#endif // EMU_M68K\r
865\r
866\r
4b9c5888 867// -----------------------------------------------------------------\r
868\r
4b9c5888 869static int get_scanline(int is_from_z80)\r
870{\r
871 if (is_from_z80) {\r
872 int cycles = z80_cyclesDone();\r
873 while (cycles - z80_scanline_cycles >= 228)\r
874 z80_scanline++, z80_scanline_cycles += 228;\r
875 return z80_scanline;\r
876 }\r
877\r
2aa27095 878 return Pico.m.scanline;\r
4b9c5888 879}\r
880\r
48dc74f2 881/* probably should not be in this file, but it's near related code here */\r
43e6eaad 882void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new)\r
883{\r
884 int xcycles = z80_cycles << 8;\r
885\r
886 /* check for overflows */\r
887 if ((mode_old & 4) && xcycles > timer_a_next_oflow)\r
888 ym2612.OPN.ST.status |= 1;\r
889\r
890 if ((mode_old & 8) && xcycles > timer_b_next_oflow)\r
891 ym2612.OPN.ST.status |= 2;\r
892\r
893 /* update timer a */\r
894 if (mode_old & 1)\r
e53704e6 895 while (xcycles > timer_a_next_oflow)\r
43e6eaad 896 timer_a_next_oflow += timer_a_step;\r
897\r
898 if ((mode_old ^ mode_new) & 1) // turning on/off\r
899 {\r
48dc74f2 900 if (mode_old & 1)\r
e53704e6 901 timer_a_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 902 else\r
48dc74f2 903 timer_a_next_oflow = xcycles + timer_a_step;\r
43e6eaad 904 }\r
905 if (mode_new & 1)\r
906 elprintf(EL_YMTIMER, "timer a upd to %i @ %i", timer_a_next_oflow>>8, z80_cycles);\r
907\r
908 /* update timer b */\r
909 if (mode_old & 2)\r
e53704e6 910 while (xcycles > timer_b_next_oflow)\r
43e6eaad 911 timer_b_next_oflow += timer_b_step;\r
912\r
913 if ((mode_old ^ mode_new) & 2)\r
914 {\r
48dc74f2 915 if (mode_old & 2)\r
e53704e6 916 timer_b_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 917 else\r
48dc74f2 918 timer_b_next_oflow = xcycles + timer_b_step;\r
43e6eaad 919 }\r
920 if (mode_new & 2)\r
921 elprintf(EL_YMTIMER, "timer b upd to %i @ %i", timer_b_next_oflow>>8, z80_cycles);\r
922}\r
923\r
4b9c5888 924// ym2612 DAC and timer I/O handlers for z80\r
af37bca8 925static int ym2612_write_local(u32 a, u32 d, int is_from_z80)\r
4b9c5888 926{\r
927 int addr;\r
928\r
929 a &= 3;\r
930 if (a == 1 && ym2612.OPN.ST.address == 0x2a) /* DAC data */\r
931 {\r
932 int scanline = get_scanline(is_from_z80);\r
933 //elprintf(EL_STATUS, "%03i -> %03i dac w %08x z80 %i", PsndDacLine, scanline, d, is_from_z80);\r
934 ym2612.dacout = ((int)d - 0x80) << 6;\r
4f2cdbf5 935 if (ym2612.dacen)\r
4b9c5888 936 PsndDoDAC(scanline);\r
937 return 0;\r
938 }\r
939\r
940 switch (a)\r
941 {\r
942 case 0: /* address port 0 */\r
943 ym2612.OPN.ST.address = d;\r
944 ym2612.addr_A1 = 0;\r
945#ifdef __GP2X__\r
946 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
947#endif\r
948 return 0;\r
949\r
950 case 1: /* data port 0 */\r
951 if (ym2612.addr_A1 != 0)\r
952 return 0;\r
953\r
954 addr = ym2612.OPN.ST.address;\r
955 ym2612.REGS[addr] = d;\r
956\r
957 switch (addr)\r
958 {\r
959 case 0x24: // timer A High 8\r
960 case 0x25: { // timer A Low 2\r
961 int TAnew = (addr == 0x24) ? ((ym2612.OPN.ST.TA & 0x03)|(((int)d)<<2))\r
962 : ((ym2612.OPN.ST.TA & 0x3fc)|(d&3));\r
963 if (ym2612.OPN.ST.TA != TAnew)\r
964 {\r
965 //elprintf(EL_STATUS, "timer a set %i", TAnew);\r
966 ym2612.OPN.ST.TA = TAnew;\r
e53704e6 967 //ym2612.OPN.ST.TAC = (1024-TAnew)*18;\r
4b9c5888 968 //ym2612.OPN.ST.TAT = 0;\r
48dc74f2 969 timer_a_step = TIMER_A_TICK_ZCYCLES * (1024 - TAnew);\r
43e6eaad 970 if (ym2612.OPN.ST.mode & 1) {\r
48dc74f2 971 // this is not right, should really be done on overflow only\r
ae214f1c 972 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
4b9c5888 973 timer_a_next_oflow = (cycles << 8) + timer_a_step;\r
4b9c5888 974 }\r
43e6eaad 975 elprintf(EL_YMTIMER, "timer a set to %i, %i", 1024 - TAnew, timer_a_next_oflow>>8);\r
4b9c5888 976 }\r
977 return 0;\r
978 }\r
979 case 0x26: // timer B\r
980 if (ym2612.OPN.ST.TB != d) {\r
981 //elprintf(EL_STATUS, "timer b set %i", d);\r
982 ym2612.OPN.ST.TB = d;\r
e53704e6 983 //ym2612.OPN.ST.TBC = (256-d) * 288;\r
4b9c5888 984 //ym2612.OPN.ST.TBT = 0;\r
48dc74f2 985 timer_b_step = TIMER_B_TICK_ZCYCLES * (256 - d); // 262800\r
43e6eaad 986 if (ym2612.OPN.ST.mode & 2) {\r
ae214f1c 987 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 988 timer_b_next_oflow = (cycles << 8) + timer_b_step;\r
989 }\r
990 elprintf(EL_YMTIMER, "timer b set to %i, %i", 256 - d, timer_b_next_oflow>>8);\r
4b9c5888 991 }\r
992 return 0;\r
993 case 0x27: { /* mode, timer control */\r
994 int old_mode = ym2612.OPN.ST.mode;\r
ae214f1c 995 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 996 ym2612.OPN.ST.mode = d;\r
4b9c5888 997\r
43e6eaad 998 elprintf(EL_YMTIMER, "st mode %02x", d);\r
999 ym2612_sync_timers(cycles, old_mode, d);\r
4b9c5888 1000\r
43e6eaad 1001 /* reset Timer a flag */\r
1002 if (d & 0x10)\r
1003 ym2612.OPN.ST.status &= ~1;\r
4b9c5888 1004\r
1005 /* reset Timer b flag */\r
1006 if (d & 0x20)\r
1007 ym2612.OPN.ST.status &= ~2;\r
1008\r
43e6eaad 1009 if ((d ^ old_mode) & 0xc0) {\r
4b9c5888 1010#ifdef __GP2X__\r
52250671 1011 if (PicoOpt & POPT_EXT_FM) return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
4b9c5888 1012#endif\r
43e6eaad 1013 return 1;\r
1014 }\r
4b9c5888 1015 return 0;\r
1016 }\r
1017 case 0x2b: { /* DAC Sel (YM2612) */\r
1018 int scanline = get_scanline(is_from_z80);\r
4f2cdbf5 1019 if (ym2612.dacen != (d & 0x80)) {\r
1020 ym2612.dacen = d & 0x80;\r
1021 PsndDacLine = scanline;\r
1022 }\r
4b9c5888 1023#ifdef __GP2X__\r
1024 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, scanline);\r
1025#endif\r
1026 return 0;\r
1027 }\r
1028 }\r
1029 break;\r
1030\r
1031 case 2: /* address port 1 */\r
1032 ym2612.OPN.ST.address = d;\r
1033 ym2612.addr_A1 = 1;\r
1034#ifdef __GP2X__\r
1035 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
1036#endif\r
1037 return 0;\r
1038\r
1039 case 3: /* data port 1 */\r
1040 if (ym2612.addr_A1 != 1)\r
1041 return 0;\r
1042\r
1043 addr = ym2612.OPN.ST.address | 0x100;\r
1044 ym2612.REGS[addr] = d;\r
1045 break;\r
1046 }\r
1047\r
1048#ifdef __GP2X__\r
1049 if (PicoOpt & POPT_EXT_FM)\r
1050 return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
1051#endif\r
1052 return YM2612Write_(a, d);\r
1053}\r
1054\r
453d2a6e 1055\r
43e6eaad 1056#define ym2612_read_local() \\r
1057 if (xcycles >= timer_a_next_oflow) \\r
1058 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 1; \\r
1059 if (xcycles >= timer_b_next_oflow) \\r
1060 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 2\r
1061\r
553c3eaa 1062static u32 ym2612_read_local_z80(void)\r
4b9c5888 1063{\r
1064 int xcycles = z80_cyclesDone() << 8;\r
4b9c5888 1065\r
43e6eaad 1066 ym2612_read_local();\r
1067\r
1068 elprintf(EL_YMTIMER, "timer z80 read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1069 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
1070 return ym2612.OPN.ST.status;\r
1071}\r
1072\r
af37bca8 1073static u32 ym2612_read_local_68k(void)\r
43e6eaad 1074{\r
ae214f1c 1075 int xcycles = z80_cycles_from_68k() << 8;\r
43e6eaad 1076\r
1077 ym2612_read_local();\r
1078\r
1079 elprintf(EL_YMTIMER, "timer 68k read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1080 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
4b9c5888 1081 return ym2612.OPN.ST.status;\r
1082}\r
1083\r
d2721b08 1084void ym2612_pack_state(void)\r
1085{\r
e53704e6 1086 // timers are saved as tick counts, in 16.16 int format\r
1087 int tac, tat = 0, tbc, tbt = 0;\r
1088 tac = 1024 - ym2612.OPN.ST.TA;\r
1089 tbc = 256 - ym2612.OPN.ST.TB;\r
1090 if (timer_a_next_oflow != TIMER_NO_OFLOW)\r
1091 tat = (int)((double)(timer_a_step - timer_a_next_oflow) / (double)timer_a_step * tac * 65536);\r
1092 if (timer_b_next_oflow != TIMER_NO_OFLOW)\r
1093 tbt = (int)((double)(timer_b_step - timer_b_next_oflow) / (double)timer_b_step * tbc * 65536);\r
1094 elprintf(EL_YMTIMER, "save: timer a %i/%i", tat >> 16, tac);\r
1095 elprintf(EL_YMTIMER, "save: timer b %i/%i", tbt >> 16, tbc);\r
1096\r
d2721b08 1097#ifdef __GP2X__\r
1098 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1099 YM2612PicoStateSave2_940(tat, tbt);\r
d2721b08 1100 else\r
1101#endif\r
e53704e6 1102 YM2612PicoStateSave2(tat, tbt);\r
d2721b08 1103}\r
1104\r
453d2a6e 1105void ym2612_unpack_state(void)\r
1106{\r
e53704e6 1107 int i, ret, tac, tat, tbc, tbt;\r
453d2a6e 1108 YM2612PicoStateLoad();\r
1109\r
1110 // feed all the registers and update internal state\r
db49317b 1111 for (i = 0x20; i < 0xA0; i++) {\r
453d2a6e 1112 ym2612_write_local(0, i, 0);\r
1113 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1114 }\r
db49317b 1115 for (i = 0x30; i < 0xA0; i++) {\r
1116 ym2612_write_local(2, i, 0);\r
1117 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1118 }\r
1119 for (i = 0xAF; i >= 0xA0; i--) { // must apply backwards\r
1120 ym2612_write_local(2, i, 0);\r
1121 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1122 ym2612_write_local(0, i, 0);\r
1123 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1124 }\r
1125 for (i = 0xB0; i < 0xB8; i++) {\r
1126 ym2612_write_local(0, i, 0);\r
1127 ym2612_write_local(1, ym2612.REGS[i], 0);\r
453d2a6e 1128 ym2612_write_local(2, i, 0);\r
1129 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1130 }\r
d2721b08 1131\r
1132#ifdef __GP2X__\r
1133 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1134 ret = YM2612PicoStateLoad2_940(&tat, &tbt);\r
d2721b08 1135 else\r
1136#endif\r
1137 ret = YM2612PicoStateLoad2(&tat, &tbt);\r
db49317b 1138 if (ret != 0) {\r
1139 elprintf(EL_STATUS, "old ym2612 state");\r
1140 return; // no saved timers\r
1141 }\r
e53704e6 1142\r
1143 tac = (1024 - ym2612.OPN.ST.TA) << 16;\r
1144 tbc = (256 - ym2612.OPN.ST.TB) << 16;\r
1145 if (ym2612.OPN.ST.mode & 1)\r
48dc74f2 1146 timer_a_next_oflow = (int)((double)(tac - tat) / (double)tac * timer_a_step);\r
e53704e6 1147 else\r
1148 timer_a_next_oflow = TIMER_NO_OFLOW;\r
1149 if (ym2612.OPN.ST.mode & 2)\r
48dc74f2 1150 timer_b_next_oflow = (int)((double)(tbc - tbt) / (double)tbc * timer_b_step);\r
e53704e6 1151 else\r
1152 timer_b_next_oflow = TIMER_NO_OFLOW;\r
1153 elprintf(EL_YMTIMER, "load: %i/%i, timer_a_next_oflow %i", tat>>16, tac>>16, timer_a_next_oflow >> 8);\r
1154 elprintf(EL_YMTIMER, "load: %i/%i, timer_b_next_oflow %i", tbt>>16, tbc>>16, timer_b_next_oflow >> 8);\r
453d2a6e 1155}\r
1156\r
f3a57b2d 1157#if defined(NO_32X) && defined(_ASM_MEMORY_C)\r
1158// referenced by asm code\r
1159u32 PicoRead8_32x(u32 a) { return 0; }\r
1160u32 PicoRead16_32x(u32 a) { return 0; }\r
1161void PicoWrite8_32x(u32 a, u32 d) {}\r
1162void PicoWrite16_32x(u32 a, u32 d) {}\r
1163#endif\r
1164\r
cc68a136 1165// -----------------------------------------------------------------\r
1166// z80 memhandlers\r
1167\r
553c3eaa 1168static unsigned char z80_md_vdp_read(unsigned short a)\r
cc68a136 1169{\r
b0e08dff 1170 if ((a & 0x00e0) == 0x0000)\r
1171 return PicoVideoRead8(a); // FIXME: depends on 68k cycles\r
1172\r
c8d1e9b6 1173 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, 0xff);\r
1174 return 0xff;\r
1175}\r
cc68a136 1176\r
553c3eaa 1177static unsigned char z80_md_bank_read(unsigned short a)\r
c8d1e9b6 1178{\r
c8d1e9b6 1179 unsigned int addr68k;\r
1180 unsigned char ret;\r
cc68a136 1181\r
c8d1e9b6 1182 addr68k = Pico.m.z80_bank68k<<15;\r
1183 addr68k += a & 0x7fff;\r
1184\r
af37bca8 1185 ret = m68k_read8(addr68k);\r
cc68a136 1186\r
c8d1e9b6 1187 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
cc68a136 1188 return ret;\r
1189}\r
1190\r
553c3eaa 1191static void z80_md_ym2612_write(unsigned int a, unsigned char data)\r
cc68a136 1192{\r
c8d1e9b6 1193 if (PicoOpt & POPT_EN_FM)\r
1194 emustatus |= ym2612_write_local(a, data, 1) & 1;\r
1195}\r
cc68a136 1196\r
553c3eaa 1197static void z80_md_vdp_br_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1198{\r
c8d1e9b6 1199 if ((a&0xfff9) == 0x7f11) // 7f11 7f13 7f15 7f17\r
cc68a136 1200 {\r
c8d1e9b6 1201 if (PicoOpt & POPT_EN_PSG)\r
1202 SN76496Write(data);\r
cc68a136 1203 return;\r
1204 }\r
b0e08dff 1205 // at least VDP data writes hang my machine\r
cc68a136 1206\r
c8d1e9b6 1207 if ((a>>8) == 0x60)\r
cc68a136 1208 {\r
c8d1e9b6 1209 Pico.m.z80_bank68k >>= 1;\r
1210 Pico.m.z80_bank68k |= data << 8;\r
1211 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
cc68a136 1212 return;\r
1213 }\r
1214\r
c8d1e9b6 1215 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
1216}\r
cc68a136 1217\r
553c3eaa 1218static void z80_md_bank_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1219{\r
c8d1e9b6 1220 unsigned int addr68k;\r
69996cb7 1221\r
c8d1e9b6 1222 addr68k = Pico.m.z80_bank68k << 15;\r
1223 addr68k += a & 0x7fff;\r
1224\r
1225 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
af37bca8 1226 m68k_write8(addr68k, data);\r
cc68a136 1227}\r
1228\r
c8d1e9b6 1229// -----------------------------------------------------------------\r
1230\r
1231static unsigned char z80_md_in(unsigned short p)\r
a4221917 1232{\r
c8d1e9b6 1233 elprintf(EL_ANOMALY, "Z80 port %04x read", p);\r
1234 return 0xff;\r
a4221917 1235}\r
1236\r
c8d1e9b6 1237static void z80_md_out(unsigned short p, unsigned char d)\r
cc68a136 1238{\r
c8d1e9b6 1239 elprintf(EL_ANOMALY, "Z80 port %04x write %02x", p, d);\r
cc68a136 1240}\r
c8d1e9b6 1241\r
af37bca8 1242static void z80_mem_setup(void)\r
c8d1e9b6 1243{\r
1244 z80_map_set(z80_read_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1245 z80_map_set(z80_read_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1246 z80_map_set(z80_read_map, 0x4000, 0x5fff, ym2612_read_local_z80, 1);\r
1247 z80_map_set(z80_read_map, 0x6000, 0x7fff, z80_md_vdp_read, 1);\r
1248 z80_map_set(z80_read_map, 0x8000, 0xffff, z80_md_bank_read, 1);\r
1249\r
1250 z80_map_set(z80_write_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1251 z80_map_set(z80_write_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1252 z80_map_set(z80_write_map, 0x4000, 0x5fff, z80_md_ym2612_write, 1);\r
1253 z80_map_set(z80_write_map, 0x6000, 0x7fff, z80_md_vdp_br_write, 1);\r
1254 z80_map_set(z80_write_map, 0x8000, 0xffff, z80_md_bank_write, 1);\r
1255\r
1256#ifdef _USE_DRZ80\r
1257 drZ80.z80_in = z80_md_in;\r
1258 drZ80.z80_out = z80_md_out;\r
1259#endif\r
1260#ifdef _USE_CZ80\r
b8a1c09a 1261 Cz80_Set_Fetch(&CZ80, 0x0000, 0x1fff, (FPTR)Pico.zram); // main RAM\r
1262 Cz80_Set_Fetch(&CZ80, 0x2000, 0x3fff, (FPTR)Pico.zram); // mirror\r
c8d1e9b6 1263 Cz80_Set_INPort(&CZ80, z80_md_in);\r
1264 Cz80_Set_OUTPort(&CZ80, z80_md_out);\r
a4221917 1265#endif\r
c8d1e9b6 1266}\r
cc68a136 1267\r
531a8f38 1268// vim:shiftwidth=2:ts=2:expandtab\r