slightly better z80 vdp reads
[picodrive.git] / pico / memory.c
CommitLineData
cff531af 1/*\r
2 * memory handling\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
efcba75f 10#include "pico_int.h"\r
af37bca8 11#include "memory.h"\r
cc68a136 12\r
cc68a136 13#include "sound/ym2612.h"\r
14#include "sound/sn76496.h"\r
15\r
c8d1e9b6 16extern unsigned int lastSSRamWrite; // used by serial eeprom code\r
cc68a136 17\r
bcf65fd6 18uptr m68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
19uptr m68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
20uptr m68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
21uptr m68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
af37bca8 22\r
bcf65fd6 23static void xmap_set(uptr *map, int shift, int start_addr, int end_addr,\r
0ace9b9a 24 const void *func_or_mh, int is_func)\r
af37bca8 25{\r
faf543ce 26#ifdef __clang__\r
27 // workaround bug (segfault) in \r
28 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
29 volatile \r
30#endif\r
bcf65fd6 31 uptr addr = (uptr)func_or_mh;\r
af37bca8 32 int mask = (1 << shift) - 1;\r
33 int i;\r
34\r
35 if ((start_addr & mask) != 0 || (end_addr & mask) != mask) {\r
36 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: tried to map bad range: %06x-%06x",\r
37 start_addr, end_addr);\r
38 return;\r
39 }\r
40\r
41 if (addr & 1) {\r
42 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: ptr is not aligned: %08lx", addr);\r
43 return;\r
44 }\r
45\r
46 if (!is_func)\r
47 addr -= start_addr;\r
48\r
49 for (i = start_addr >> shift; i <= end_addr >> shift; i++) {\r
50 map[i] = addr >> 1;\r
51 if (is_func)\r
add51c49 52 map[i] |= MAP_FLAG;\r
af37bca8 53 }\r
54}\r
55\r
bcf65fd6 56void z80_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 57 const void *func_or_mh, int is_func)\r
af37bca8 58{\r
59 xmap_set(map, Z80_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
60}\r
61\r
bcf65fd6 62void cpu68k_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 63 const void *func_or_mh, int is_func)\r
af37bca8 64{\r
65 xmap_set(map, M68K_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
c6b118c0 66#ifdef EMU_F68K\r
67 // setup FAME fetchmap\r
68 if (!is_func)\r
69 {\r
70 int shiftout = 24 - FAMEC_FETCHBITS;\r
71 int i = start_addr >> shiftout;\r
72 uptr base = (uptr)func_or_mh - (i << shiftout);\r
73 for (; i <= (end_addr >> shiftout); i++)\r
74 PicoCpuFM68k.Fetch[i] = base;\r
75 }\r
76#endif\r
af37bca8 77}\r
78\r
79// more specialized/optimized function (does same as above)\r
80void cpu68k_map_all_ram(int start_addr, int end_addr, void *ptr, int is_sub)\r
81{\r
bcf65fd6 82 uptr *r8map, *r16map, *w8map, *w16map;\r
83 uptr addr = (uptr)ptr;\r
af37bca8 84 int shift = M68K_MEM_SHIFT;\r
85 int i;\r
86\r
87 if (!is_sub) {\r
88 r8map = m68k_read8_map;\r
89 r16map = m68k_read16_map;\r
90 w8map = m68k_write8_map;\r
91 w16map = m68k_write16_map;\r
92 } else {\r
93 r8map = s68k_read8_map;\r
94 r16map = s68k_read16_map;\r
95 w8map = s68k_write8_map;\r
96 w16map = s68k_write16_map;\r
97 }\r
98\r
99 addr -= start_addr;\r
100 addr >>= 1;\r
101 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
102 r8map[i] = r16map[i] = w8map[i] = w16map[i] = addr;\r
c6b118c0 103#ifdef EMU_F68K\r
104 // setup FAME fetchmap\r
105 {\r
106 M68K_CONTEXT *ctx = is_sub ? &PicoCpuFS68k : &PicoCpuFM68k;\r
107 int shiftout = 24 - FAMEC_FETCHBITS;\r
108 i = start_addr >> shiftout;\r
109 addr = (uptr)ptr - (i << shiftout);\r
110 for (; i <= (end_addr >> shiftout); i++)\r
111 ctx->Fetch[i] = addr;\r
112 }\r
113#endif\r
af37bca8 114}\r
115\r
116static u32 m68k_unmapped_read8(u32 a)\r
117{\r
118 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
119 return 0; // assume pulldown, as if MegaCD2 was attached\r
120}\r
121\r
122static u32 m68k_unmapped_read16(u32 a)\r
123{\r
124 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);\r
125 return 0;\r
126}\r
127\r
128static void m68k_unmapped_write8(u32 a, u32 d)\r
129{\r
130 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
131}\r
132\r
133static void m68k_unmapped_write16(u32 a, u32 d)\r
134{\r
135 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
136}\r
137\r
138void m68k_map_unmap(int start_addr, int end_addr)\r
139{\r
faf543ce 140#ifdef __clang__\r
141 // workaround bug (segfault) in \r
142 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
143 volatile \r
144#endif\r
bcf65fd6 145 uptr addr;\r
af37bca8 146 int shift = M68K_MEM_SHIFT;\r
147 int i;\r
148\r
bcf65fd6 149 addr = (uptr)m68k_unmapped_read8;\r
af37bca8 150 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 151 m68k_read8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 152\r
bcf65fd6 153 addr = (uptr)m68k_unmapped_read16;\r
af37bca8 154 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 155 m68k_read16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 156\r
bcf65fd6 157 addr = (uptr)m68k_unmapped_write8;\r
af37bca8 158 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 159 m68k_write8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 160\r
bcf65fd6 161 addr = (uptr)m68k_unmapped_write16;\r
af37bca8 162 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 163 m68k_write16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 164}\r
165\r
166MAKE_68K_READ8(m68k_read8, m68k_read8_map)\r
167MAKE_68K_READ16(m68k_read16, m68k_read16_map)\r
168MAKE_68K_READ32(m68k_read32, m68k_read16_map)\r
169MAKE_68K_WRITE8(m68k_write8, m68k_write8_map)\r
170MAKE_68K_WRITE16(m68k_write16, m68k_write16_map)\r
171MAKE_68K_WRITE32(m68k_write32, m68k_write16_map)\r
172\r
173// -----------------------------------------------------------------\r
174\r
175static u32 ym2612_read_local_68k(void);\r
176static int ym2612_write_local(u32 a, u32 d, int is_from_z80);\r
177static void z80_mem_setup(void);\r
cc68a136 178\r
0ace9b9a 179#ifdef _ASM_MEMORY_C\r
180u32 PicoRead8_sram(u32 a);\r
181u32 PicoRead16_sram(u32 a);\r
182#endif\r
cc68a136 183\r
03e4f2a3 184#ifdef EMU_CORE_DEBUG\r
cc68a136 185u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
186int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
187extern unsigned int ppop;\r
188#endif\r
189\r
4f65685b 190#ifdef IO_STATS\r
191void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 192#elif defined(_MSC_VER)\r
193#define log_io\r
4f65685b 194#else\r
195#define log_io(...)\r
196#endif\r
197\r
70357ce5 198#if defined(EMU_C68K)\r
5e89f0f5 199void cyclone_crashed(u32 pc, struct Cyclone *context)\r
cc68a136 200{\r
bf61bea0 201 elprintf(EL_STATUS|EL_ANOMALY, "%c68k crash detected @ %06x",\r
5e89f0f5 202 context == &PicoCpuCM68k ? 'm' : 's', pc);\r
203 context->membase = (u32)Pico.rom;\r
204 context->pc = (u32)Pico.rom + Pico.romsize;\r
cc68a136 205}\r
206#endif\r
207\r
cc68a136 208// -----------------------------------------------------------------\r
af37bca8 209// memmap helpers\r
cc68a136 210\r
531a8f38 211static u32 read_pad_3btn(int i, u32 out_bits)\r
e5503e2f 212{\r
531a8f38 213 u32 pad = ~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
214 u32 value;\r
e5503e2f 215\r
531a8f38 216 if (out_bits & 0x40) // TH\r
217 value = pad & 0x3f; // ?1CB RLDU\r
218 else\r
219 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 220\r
531a8f38 221 value |= out_bits & 0x40;\r
222 return value;\r
223}\r
224\r
225static u32 read_pad_6btn(int i, u32 out_bits)\r
226{\r
227 u32 pad = ~PicoPadInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
228 int phase = Pico.m.padTHPhase[i];\r
229 u32 value;\r
230\r
231 if (phase == 2 && !(out_bits & 0x40)) {\r
232 value = (pad & 0xc0) >> 2; // ?0SA 0000\r
233 goto out;\r
234 }\r
235 else if(phase == 3) {\r
236 if (out_bits & 0x40)\r
237 return (pad & 0x30) | ((pad >> 8) & 0xf); // ?1CB MXYZ\r
238 else\r
239 return ((pad & 0xc0) >> 2) | 0x0f; // ?0SA 1111\r
240 goto out;\r
e5503e2f 241 }\r
242\r
531a8f38 243 if (out_bits & 0x40) // TH\r
244 value = pad & 0x3f; // ?1CB RLDU\r
245 else\r
246 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 247\r
531a8f38 248out:\r
249 value |= out_bits & 0x40;\r
250 return value;\r
e5503e2f 251}\r
252\r
531a8f38 253static u32 read_nothing(int i, u32 out_bits)\r
254{\r
255 return 0xff;\r
256}\r
257\r
258typedef u32 (port_read_func)(int index, u32 out_bits);\r
259\r
260static port_read_func *port_readers[3] = {\r
261 read_pad_3btn,\r
262 read_pad_3btn,\r
263 read_nothing\r
264};\r
0ace9b9a 265\r
531a8f38 266static NOINLINE u32 port_read(int i)\r
267{\r
268 u32 data_reg = Pico.ioports[i + 1];\r
269 u32 ctrl_reg = Pico.ioports[i + 4] | 0x80;\r
270 u32 in, out;\r
271\r
272 out = data_reg & ctrl_reg;\r
273 out |= 0x7f & ~ctrl_reg; // pull-ups\r
274\r
275 in = port_readers[i](i, out);\r
276\r
277 return (in & ~ctrl_reg) | (data_reg & ctrl_reg);\r
278}\r
279\r
280void PicoSetInputDevice(int port, enum input_device device)\r
281{\r
282 port_read_func *func;\r
283\r
284 if (port < 0 || port > 2)\r
285 return;\r
286\r
287 switch (device) {\r
288 case PICO_INPUT_PAD_3BTN:\r
289 func = read_pad_3btn;\r
290 break;\r
291\r
292 case PICO_INPUT_PAD_6BTN:\r
293 func = read_pad_6btn;\r
294 break;\r
295\r
296 default:\r
297 func = read_nothing;\r
298 break;\r
299 }\r
300\r
301 port_readers[port] = func;\r
302}\r
303\r
304NOINLINE u32 io_ports_read(u32 a)\r
cc68a136 305{\r
af37bca8 306 u32 d;\r
307 a = (a>>1) & 0xf;\r
308 switch (a) {\r
309 case 0: d = Pico.m.hardware; break; // Hardware value (Version register)\r
531a8f38 310 case 1: d = port_read(0); break;\r
311 case 2: d = port_read(1); break;\r
312 case 3: d = port_read(2); break;\r
af37bca8 313 default: d = Pico.ioports[a]; break; // IO ports can be used as RAM\r
7969166e 314 }\r
af37bca8 315 return d;\r
cc68a136 316}\r
cc68a136 317\r
531a8f38 318NOINLINE void io_ports_write(u32 a, u32 d)\r
9dc09829 319{\r
af37bca8 320 a = (a>>1) & 0xf;\r
321\r
322 // 6 button gamepad: if TH went from 0 to 1, gamepad changes state\r
531a8f38 323 if (1 <= a && a <= 2)\r
af37bca8 324 {\r
325 Pico.m.padDelay[a - 1] = 0;\r
326 if (!(Pico.ioports[a] & 0x40) && (d & 0x40))\r
327 Pico.m.padTHPhase[a - 1]++;\r
9dc09829 328 }\r
af37bca8 329\r
5e89f0f5 330 // certain IO ports can be used as RAM\r
af37bca8 331 Pico.ioports[a] = d;\r
9dc09829 332}\r
333\r
ae214f1c 334// lame..\r
335static int z80_cycles_from_68k(void)\r
336{\r
337 return z80_cycle_aim\r
338 + cycles_68k_to_z80(SekCyclesDone() - last_z80_sync);\r
339}\r
340\r
0ace9b9a 341void NOINLINE ctl_write_z80busreq(u32 d)\r
7969166e 342{\r
af37bca8 343 d&=1; d^=1;\r
344 elprintf(EL_BUSREQ, "set_zrun: %i->%i [%i] @%06x", Pico.m.z80Run, d, SekCyclesDone(), SekPc);\r
345 if (d ^ Pico.m.z80Run)\r
346 {\r
347 if (d)\r
348 {\r
ae214f1c 349 z80_cycle_cnt = z80_cycles_from_68k();\r
af37bca8 350 }\r
351 else\r
352 {\r
f6c49d38 353 if ((PicoOpt&POPT_EN_Z80) && !Pico.m.z80_reset) {\r
354 pprof_start(m68k);\r
ae214f1c 355 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 356 pprof_end_sub(m68k);\r
357 }\r
af37bca8 358 }\r
359 Pico.m.z80Run = d;\r
7969166e 360 }\r
af37bca8 361}\r
362\r
0ace9b9a 363void NOINLINE ctl_write_z80reset(u32 d)\r
af37bca8 364{\r
365 d&=1; d^=1;\r
366 elprintf(EL_BUSREQ, "set_zreset: %i->%i [%i] @%06x", Pico.m.z80_reset, d, SekCyclesDone(), SekPc);\r
367 if (d ^ Pico.m.z80_reset)\r
368 {\r
369 if (d)\r
370 {\r
f6c49d38 371 if ((PicoOpt&POPT_EN_Z80) && Pico.m.z80Run) {\r
372 pprof_start(m68k);\r
af37bca8 373 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 374 pprof_end_sub(m68k);\r
375 }\r
af37bca8 376 YM2612ResetChip();\r
377 timers_reset();\r
7969166e 378 }\r
af37bca8 379 else\r
380 {\r
ae214f1c 381 z80_cycle_cnt = z80_cycles_from_68k();\r
af37bca8 382 z80_reset();\r
7969166e 383 }\r
af37bca8 384 Pico.m.z80_reset = d;\r
7969166e 385 }\r
386}\r
cc68a136 387\r
5d638db0 388static int get_scanline(int is_from_z80);\r
389\r
390static void psg_write_68k(u32 d)\r
391{\r
392 // look for volume write and update if needed\r
393 if ((d & 0x90) == 0x90 && PsndPsgLine < Pico.m.scanline)\r
394 PsndDoPSG(Pico.m.scanline);\r
395\r
396 SN76496Write(d);\r
397}\r
398\r
399static void psg_write_z80(u32 d)\r
400{\r
401 if ((d & 0x90) == 0x90) {\r
402 int scanline = get_scanline(1);\r
403 if (PsndPsgLine < scanline)\r
404 PsndDoPSG(scanline);\r
405 }\r
406\r
407 SN76496Write(d);\r
408}\r
409\r
af37bca8 410// -----------------------------------------------------------------\r
fa1e5e29 411\r
0ace9b9a 412#ifndef _ASM_MEMORY_C\r
413\r
af37bca8 414// cart (save) RAM area (usually 0x200000 - ...)\r
415static u32 PicoRead8_sram(u32 a)\r
416{\r
af37bca8 417 u32 d;\r
45f2f245 418 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 419 {\r
45f2f245 420 if (SRam.flags & SRF_EEPROM) {\r
af37bca8 421 d = EEPROM_read();\r
45f2f245 422 if (!(a & 1))\r
423 d >>= 8;\r
424 } else\r
af37bca8 425 d = *(u8 *)(SRam.data - SRam.start + a);\r
45f2f245 426 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
af37bca8 427 return d;\r
428 }\r
cc68a136 429\r
45f2f245 430 // XXX: this is banking unfriendly\r
af37bca8 431 if (a < Pico.romsize)\r
432 return Pico.rom[a ^ 1];\r
433 \r
434 return m68k_unmapped_read8(a);\r
435}\r
cc68a136 436\r
af37bca8 437static u32 PicoRead16_sram(u32 a)\r
cc68a136 438{\r
af37bca8 439 u32 d;\r
b4db550e 440 if (SRam.start <= a && a <= SRam.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 441 {\r
45f2f245 442 if (SRam.flags & SRF_EEPROM)\r
af37bca8 443 d = EEPROM_read();\r
45f2f245 444 else {\r
af37bca8 445 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
446 d = pm[0] << 8;\r
447 d |= pm[1];\r
448 }\r
449 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
450 return d;\r
451 }\r
cc68a136 452\r
af37bca8 453 if (a < Pico.romsize)\r
454 return *(u16 *)(Pico.rom + a);\r
cc68a136 455\r
af37bca8 456 return m68k_unmapped_read16(a);\r
457}\r
cc68a136 458\r
0ace9b9a 459#endif // _ASM_MEMORY_C\r
460\r
af37bca8 461static void PicoWrite8_sram(u32 a, u32 d)\r
462{\r
45f2f245 463 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
464 m68k_unmapped_write8(a, d);\r
465 return;\r
466 }\r
467\r
468 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d & 0xff, SekPc);\r
469 if (SRam.flags & SRF_EEPROM)\r
af37bca8 470 {\r
45f2f245 471 EEPROM_write8(a, d);\r
cc68a136 472 }\r
45f2f245 473 else {\r
474 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
af37bca8 475 if (*pm != (u8)d) {\r
476 SRam.changed = 1;\r
477 *pm = (u8)d;\r
478 }\r
479 }\r
480}\r
cc68a136 481\r
af37bca8 482static void PicoWrite16_sram(u32 a, u32 d)\r
483{\r
45f2f245 484 if (a > SRam.end || a < SRam.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
485 m68k_unmapped_write16(a, d);\r
486 return;\r
487 }\r
488\r
489 elprintf(EL_SRAMIO, "sram w16 [%06x] %04x @ %06x", a, d & 0xffff, SekPc);\r
490 if (SRam.flags & SRF_EEPROM)\r
491 {\r
492 EEPROM_write16(d);\r
493 }\r
494 else {\r
45f2f245 495 u8 *pm = (u8 *)(SRam.data - SRam.start + a);\r
1dd0871f 496 if (pm[0] != (u8)(d >> 8)) {\r
45f2f245 497 SRam.changed = 1;\r
1dd0871f 498 pm[0] = (u8)(d >> 8);\r
499 }\r
500 if (pm[1] != (u8)d) {\r
501 SRam.changed = 1;\r
502 pm[1] = (u8)d;\r
45f2f245 503 }\r
504 }\r
af37bca8 505}\r
cc68a136 506\r
af37bca8 507// z80 area (0xa00000 - 0xa0ffff)\r
508// TODO: verify mirrors VDP and bank reg (bank area mirroring verified)\r
509static u32 PicoRead8_z80(u32 a)\r
510{\r
511 u32 d = 0xff;\r
512 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
513 elprintf(EL_ANOMALY, "68k z80 read with no bus! [%06x] @ %06x", a, SekPc);\r
514 // open bus. Pulled down if MegaCD2 is attached.\r
515 return 0;\r
516 }\r
c060a9ab 517\r
af37bca8 518 if ((a & 0x4000) == 0x0000)\r
519 d = Pico.zram[a & 0x1fff];\r
520 else if ((a & 0x6000) == 0x4000) // 0x4000-0x5fff\r
521 d = ym2612_read_local_68k(); \r
522 else\r
523 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
524 return d;\r
525}\r
b542be46 526\r
af37bca8 527static u32 PicoRead16_z80(u32 a)\r
528{\r
529 u32 d = PicoRead8_z80(a);\r
530 return d | (d << 8);\r
531}\r
532\r
533static void PicoWrite8_z80(u32 a, u32 d)\r
534{\r
535 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
536 // verified on real hw\r
537 elprintf(EL_ANOMALY, "68k z80 write with no bus or reset! [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
538 return;\r
539 }\r
540\r
541 if ((a & 0x4000) == 0x0000) { // z80 RAM\r
ae214f1c 542 SekCyclesBurnRun(2); // FIXME hack\r
af37bca8 543 Pico.zram[a & 0x1fff] = (u8)d;\r
544 return;\r
545 }\r
546 if ((a & 0x6000) == 0x4000) { // FM Sound\r
547 if (PicoOpt & POPT_EN_FM)\r
548 emustatus |= ym2612_write_local(a&3, d&0xff, 0)&1;\r
549 return;\r
550 }\r
551 // TODO: probably other VDP access too? Maybe more mirrors?\r
552 if ((a & 0x7ff9) == 0x7f11) { // PSG Sound\r
5d638db0 553 psg_write_68k(d);\r
af37bca8 554 return;\r
555 }\r
af37bca8 556 if ((a & 0x7f00) == 0x6000) // Z80 BANK register\r
557 {\r
558 Pico.m.z80_bank68k >>= 1;\r
559 Pico.m.z80_bank68k |= d << 8;\r
560 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
561 elprintf(EL_Z80BNK, "z80 bank=%06x", Pico.m.z80_bank68k << 15);\r
562 return;\r
cc68a136 563 }\r
af37bca8 564 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
cc68a136 565}\r
566\r
af37bca8 567static void PicoWrite16_z80(u32 a, u32 d)\r
cc68a136 568{\r
af37bca8 569 // for RAM, only most significant byte is sent\r
570 // TODO: verify remaining accesses\r
571 PicoWrite8_z80(a, d >> 8);\r
572}\r
cc68a136 573\r
0ace9b9a 574#ifndef _ASM_MEMORY_C\r
575\r
af37bca8 576// IO/control area (0xa10000 - 0xa1ffff)\r
577u32 PicoRead8_io(u32 a)\r
578{\r
579 u32 d;\r
cc68a136 580\r
af37bca8 581 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
582 d = io_ports_read(a);\r
cc68a136 583 goto end;\r
584 }\r
cc68a136 585\r
af37bca8 586 // faking open bus (MegaCD pulldowns don't work here curiously)\r
587 d = Pico.m.rotate++;\r
588 d ^= d << 6;\r
cc68a136 589\r
5e89f0f5 590 if ((a & 0xfc00) == 0x1000) {\r
591 // bit8 seems to be readable in this range\r
592 if (!(a & 1))\r
593 d &= ~0x01;\r
cc68a136 594\r
5e89f0f5 595 if ((a & 0xff01) == 0x1100) { // z80 busreq (verified)\r
596 d |= (Pico.m.z80Run | Pico.m.z80_reset) & 1;\r
597 elprintf(EL_BUSREQ, "get_zrun: %02x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
598 }\r
af37bca8 599 goto end;\r
cc68a136 600 }\r
af37bca8 601\r
db1d3564 602 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 603 d = PicoRead8_32x(a);\r
604 goto end;\r
605 }\r
606\r
af37bca8 607 d = m68k_unmapped_read8(a);\r
608end:\r
cc68a136 609 return d;\r
610}\r
611\r
af37bca8 612u32 PicoRead16_io(u32 a)\r
cc68a136 613{\r
af37bca8 614 u32 d;\r
cc68a136 615\r
af37bca8 616 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
617 d = io_ports_read(a);\r
bdd6a009 618 d |= d << 8;\r
cc68a136 619 goto end;\r
620 }\r
621\r
af37bca8 622 // faking open bus\r
623 d = (Pico.m.rotate += 0x41);\r
624 d ^= (d << 5) ^ (d << 8);\r
cc68a136 625\r
af37bca8 626 // bit8 seems to be readable in this range\r
5e89f0f5 627 if ((a & 0xfc00) == 0x1000) {\r
af37bca8 628 d &= ~0x0100;\r
cc68a136 629\r
5e89f0f5 630 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
631 d |= ((Pico.m.z80Run | Pico.m.z80_reset) & 1) << 8;\r
632 elprintf(EL_BUSREQ, "get_zrun: %04x [%i] @%06x", d, SekCyclesDone(), SekPc);\r
633 }\r
af37bca8 634 goto end;\r
cc68a136 635 }\r
af37bca8 636\r
db1d3564 637 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 638 d = PicoRead16_32x(a);\r
639 goto end;\r
640 }\r
641\r
af37bca8 642 d = m68k_unmapped_read16(a);\r
643end:\r
cc68a136 644 return d;\r
645}\r
cc68a136 646\r
af37bca8 647void PicoWrite8_io(u32 a, u32 d)\r
648{\r
649 if ((a & 0xffe1) == 0x0001) { // I/O ports (verified: only LSB!)\r
650 io_ports_write(a, d);\r
651 return;\r
652 }\r
653 if ((a & 0xff01) == 0x1100) { // z80 busreq\r
654 ctl_write_z80busreq(d);\r
655 return;\r
656 }\r
657 if ((a & 0xff01) == 0x1200) { // z80 reset\r
658 ctl_write_z80reset(d);\r
659 return;\r
660 }\r
661 if (a == 0xa130f1) { // sram access register\r
662 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 663 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
664 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 665 return;\r
666 }\r
db1d3564 667 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 668 PicoWrite8_32x(a, d);\r
669 return;\r
670 }\r
671\r
af37bca8 672 m68k_unmapped_write8(a, d);\r
673}\r
cc68a136 674\r
af37bca8 675void PicoWrite16_io(u32 a, u32 d)\r
cc68a136 676{\r
af37bca8 677 if ((a & 0xffe0) == 0x0000) { // I/O ports (verified: only LSB!)\r
678 io_ports_write(a, d);\r
679 return;\r
680 }\r
681 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
682 ctl_write_z80busreq(d >> 8);\r
683 return;\r
684 }\r
685 if ((a & 0xff00) == 0x1200) { // z80 reset\r
686 ctl_write_z80reset(d >> 8);\r
687 return;\r
688 }\r
689 if (a == 0xa130f0) { // sram access register\r
690 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 691 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
692 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 693 return;\r
694 }\r
db1d3564 695 if (PicoOpt & POPT_EN_32X) {\r
be2c4208 696 PicoWrite16_32x(a, d);\r
697 return;\r
698 }\r
af37bca8 699 m68k_unmapped_write16(a, d);\r
700}\r
cc68a136 701\r
0ace9b9a 702#endif // _ASM_MEMORY_C\r
703\r
af37bca8 704// VDP area (0xc00000 - 0xdfffff)\r
705// TODO: verify if lower byte goes to PSG on word writes\r
75b84e4b 706u32 PicoRead8_vdp(u32 a)\r
af37bca8 707{\r
75b84e4b 708 if ((a & 0x00f0) == 0x0000) {\r
709 switch (a & 0x0d)\r
710 {\r
711 case 0x00: return PicoVideoRead8DataH();\r
712 case 0x01: return PicoVideoRead8DataL();\r
713 case 0x04: return PicoVideoRead8CtlH();\r
714 case 0x05: return PicoVideoRead8CtlL();\r
715 case 0x08:\r
716 case 0x0c: return PicoVideoRead8HV_H();\r
717 case 0x09:\r
718 case 0x0d: return PicoVideoRead8HV_L();\r
719 }\r
720 }\r
cc68a136 721\r
af37bca8 722 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
723 return 0;\r
cc68a136 724}\r
725\r
af37bca8 726static u32 PicoRead16_vdp(u32 a)\r
cc68a136 727{\r
af37bca8 728 if ((a & 0x00e0) == 0x0000)\r
729 return PicoVideoRead(a);\r
cc68a136 730\r
af37bca8 731 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
732 return 0;\r
cc68a136 733}\r
734\r
af37bca8 735static void PicoWrite8_vdp(u32 a, u32 d)\r
cc68a136 736{\r
af37bca8 737 if ((a & 0x00f9) == 0x0011) { // PSG Sound\r
5d638db0 738 psg_write_68k(d);\r
cc68a136 739 return;\r
740 }\r
af37bca8 741 if ((a & 0x00e0) == 0x0000) {\r
742 d &= 0xff;\r
743 PicoVideoWrite(a, d | (d << 8));\r
b542be46 744 return;\r
745 }\r
746\r
af37bca8 747 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 748}\r
749\r
af37bca8 750static void PicoWrite16_vdp(u32 a, u32 d)\r
751{\r
5d638db0 752 if ((a & 0x00f9) == 0x0010) // PSG Sound\r
753 psg_write_68k(d);\r
af37bca8 754 if ((a & 0x00e0) == 0x0000) {\r
755 PicoVideoWrite(a, d);\r
756 return;\r
757 }\r
758\r
759 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
760}\r
cc68a136 761\r
762// -----------------------------------------------------------------\r
f53f286a 763\r
9037e45d 764#ifdef EMU_M68K\r
765static void m68k_mem_setup(void);\r
766#endif\r
767\r
f8ef8ff7 768PICO_INTERNAL void PicoMemSetup(void)\r
769{\r
af37bca8 770 int mask, rs, a;\r
771\r
772 // setup the memory map\r
773 cpu68k_map_set(m68k_read8_map, 0x000000, 0xffffff, m68k_unmapped_read8, 1);\r
774 cpu68k_map_set(m68k_read16_map, 0x000000, 0xffffff, m68k_unmapped_read16, 1);\r
775 cpu68k_map_set(m68k_write8_map, 0x000000, 0xffffff, m68k_unmapped_write8, 1);\r
776 cpu68k_map_set(m68k_write16_map, 0x000000, 0xffffff, m68k_unmapped_write16, 1);\r
777\r
778 // ROM\r
779 // align to bank size. We know ROM loader allocated enough for this\r
780 mask = (1 << M68K_MEM_SHIFT) - 1;\r
781 rs = (Pico.romsize + mask) & ~mask;\r
782 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico.rom, 0);\r
783 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico.rom, 0);\r
784\r
785 // Common case of on-cart (save) RAM, usually at 0x200000-...\r
45f2f245 786 if ((SRam.flags & SRF_ENABLED) && SRam.data != NULL) {\r
787 rs = SRam.end - SRam.start;\r
af37bca8 788 rs = (rs + mask) & ~mask;\r
789 if (SRam.start + rs >= 0x1000000)\r
790 rs = 0x1000000 - SRam.start;\r
791 cpu68k_map_set(m68k_read8_map, SRam.start, SRam.start + rs - 1, PicoRead8_sram, 1);\r
792 cpu68k_map_set(m68k_read16_map, SRam.start, SRam.start + rs - 1, PicoRead16_sram, 1);\r
793 cpu68k_map_set(m68k_write8_map, SRam.start, SRam.start + rs - 1, PicoWrite8_sram, 1);\r
794 cpu68k_map_set(m68k_write16_map, SRam.start, SRam.start + rs - 1, PicoWrite16_sram, 1);\r
795 }\r
796\r
797 // Z80 region\r
798 cpu68k_map_set(m68k_read8_map, 0xa00000, 0xa0ffff, PicoRead8_z80, 1);\r
799 cpu68k_map_set(m68k_read16_map, 0xa00000, 0xa0ffff, PicoRead16_z80, 1);\r
800 cpu68k_map_set(m68k_write8_map, 0xa00000, 0xa0ffff, PicoWrite8_z80, 1);\r
801 cpu68k_map_set(m68k_write16_map, 0xa00000, 0xa0ffff, PicoWrite16_z80, 1);\r
802\r
803 // IO/control region\r
804 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_io, 1);\r
805 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_io, 1);\r
806 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_io, 1);\r
807 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_io, 1);\r
808\r
809 // VDP region\r
810 for (a = 0xc00000; a < 0xe00000; a += 0x010000) {\r
811 if ((a & 0xe700e0) != 0xc00000)\r
812 continue;\r
813 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoRead8_vdp, 1);\r
814 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoRead16_vdp, 1);\r
815 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoWrite8_vdp, 1);\r
816 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoWrite16_vdp, 1);\r
817 }\r
818\r
819 // RAM and it's mirrors\r
820 for (a = 0xe00000; a < 0x1000000; a += 0x010000) {\r
821 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, Pico.ram, 0);\r
822 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, Pico.ram, 0);\r
823 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, Pico.ram, 0);\r
824 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, Pico.ram, 0);\r
825 }\r
826\r
cc68a136 827 // Setup memory callbacks:\r
70357ce5 828#ifdef EMU_C68K\r
5e89f0f5 829 PicoCpuCM68k.read8 = (void *)m68k_read8_map;\r
830 PicoCpuCM68k.read16 = (void *)m68k_read16_map;\r
831 PicoCpuCM68k.read32 = (void *)m68k_read16_map;\r
832 PicoCpuCM68k.write8 = (void *)m68k_write8_map;\r
833 PicoCpuCM68k.write16 = (void *)m68k_write16_map;\r
834 PicoCpuCM68k.write32 = (void *)m68k_write16_map;\r
835 PicoCpuCM68k.checkpc = NULL; /* unused */\r
836 PicoCpuCM68k.fetch8 = NULL;\r
837 PicoCpuCM68k.fetch16 = NULL;\r
838 PicoCpuCM68k.fetch32 = NULL;\r
cc68a136 839#endif\r
70357ce5 840#ifdef EMU_F68K\r
af37bca8 841 PicoCpuFM68k.read_byte = m68k_read8;\r
842 PicoCpuFM68k.read_word = m68k_read16;\r
843 PicoCpuFM68k.read_long = m68k_read32;\r
844 PicoCpuFM68k.write_byte = m68k_write8;\r
845 PicoCpuFM68k.write_word = m68k_write16;\r
846 PicoCpuFM68k.write_long = m68k_write32;\r
3aa1e148 847\r
848 // setup FAME fetchmap\r
849 {\r
850 int i;\r
9037e45d 851 // by default, point everything to first 64k of ROM\r
c6b118c0 852 for (i = 0; i < M68K_FETCHBANK1 * 0xe0 / 0x100; i++)\r
be26eb23 853 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 854 // now real ROM\r
855 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 856 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
c6b118c0 857 // RAM already set\r
3aa1e148 858 }\r
70357ce5 859#endif\r
9037e45d 860#ifdef EMU_M68K\r
861 m68k_mem_setup();\r
862#endif\r
c8d1e9b6 863\r
864 z80_mem_setup();\r
cc68a136 865}\r
866\r
cc68a136 867#ifdef EMU_M68K\r
9037e45d 868unsigned int (*pm68k_read_memory_8) (unsigned int address) = NULL;\r
869unsigned int (*pm68k_read_memory_16)(unsigned int address) = NULL;\r
870unsigned int (*pm68k_read_memory_32)(unsigned int address) = NULL;\r
871void (*pm68k_write_memory_8) (unsigned int address, unsigned char value) = NULL;\r
872void (*pm68k_write_memory_16)(unsigned int address, unsigned short value) = NULL;\r
873void (*pm68k_write_memory_32)(unsigned int address, unsigned int value) = NULL;\r
cc68a136 874\r
9037e45d 875/* it appears that Musashi doesn't always mask the unused bits */\r
876unsigned int m68k_read_memory_8 (unsigned int address) { return pm68k_read_memory_8 (address) & 0xff; }\r
877unsigned int m68k_read_memory_16(unsigned int address) { return pm68k_read_memory_16(address) & 0xffff; }\r
878unsigned int m68k_read_memory_32(unsigned int address) { return pm68k_read_memory_32(address); }\r
879void m68k_write_memory_8 (unsigned int address, unsigned int value) { pm68k_write_memory_8 (address, (u8)value); }\r
880void m68k_write_memory_16(unsigned int address, unsigned int value) { pm68k_write_memory_16(address,(u16)value); }\r
881void m68k_write_memory_32(unsigned int address, unsigned int value) { pm68k_write_memory_32(address, value); }\r
9037e45d 882\r
883static void m68k_mem_setup(void)\r
884{\r
af37bca8 885 pm68k_read_memory_8 = m68k_read8;\r
886 pm68k_read_memory_16 = m68k_read16;\r
887 pm68k_read_memory_32 = m68k_read32;\r
888 pm68k_write_memory_8 = m68k_write8;\r
889 pm68k_write_memory_16 = m68k_write16;\r
890 pm68k_write_memory_32 = m68k_write32;\r
cc68a136 891}\r
cc68a136 892#endif // EMU_M68K\r
893\r
894\r
4b9c5888 895// -----------------------------------------------------------------\r
896\r
4b9c5888 897static int get_scanline(int is_from_z80)\r
898{\r
899 if (is_from_z80) {\r
900 int cycles = z80_cyclesDone();\r
901 while (cycles - z80_scanline_cycles >= 228)\r
902 z80_scanline++, z80_scanline_cycles += 228;\r
903 return z80_scanline;\r
904 }\r
905\r
2aa27095 906 return Pico.m.scanline;\r
4b9c5888 907}\r
908\r
48dc74f2 909/* probably should not be in this file, but it's near related code here */\r
43e6eaad 910void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new)\r
911{\r
912 int xcycles = z80_cycles << 8;\r
913\r
914 /* check for overflows */\r
915 if ((mode_old & 4) && xcycles > timer_a_next_oflow)\r
916 ym2612.OPN.ST.status |= 1;\r
917\r
918 if ((mode_old & 8) && xcycles > timer_b_next_oflow)\r
919 ym2612.OPN.ST.status |= 2;\r
920\r
921 /* update timer a */\r
922 if (mode_old & 1)\r
e53704e6 923 while (xcycles > timer_a_next_oflow)\r
43e6eaad 924 timer_a_next_oflow += timer_a_step;\r
925\r
926 if ((mode_old ^ mode_new) & 1) // turning on/off\r
927 {\r
48dc74f2 928 if (mode_old & 1)\r
e53704e6 929 timer_a_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 930 else\r
48dc74f2 931 timer_a_next_oflow = xcycles + timer_a_step;\r
43e6eaad 932 }\r
933 if (mode_new & 1)\r
934 elprintf(EL_YMTIMER, "timer a upd to %i @ %i", timer_a_next_oflow>>8, z80_cycles);\r
935\r
936 /* update timer b */\r
937 if (mode_old & 2)\r
e53704e6 938 while (xcycles > timer_b_next_oflow)\r
43e6eaad 939 timer_b_next_oflow += timer_b_step;\r
940\r
941 if ((mode_old ^ mode_new) & 2)\r
942 {\r
48dc74f2 943 if (mode_old & 2)\r
e53704e6 944 timer_b_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 945 else\r
48dc74f2 946 timer_b_next_oflow = xcycles + timer_b_step;\r
43e6eaad 947 }\r
948 if (mode_new & 2)\r
949 elprintf(EL_YMTIMER, "timer b upd to %i @ %i", timer_b_next_oflow>>8, z80_cycles);\r
950}\r
951\r
4b9c5888 952// ym2612 DAC and timer I/O handlers for z80\r
af37bca8 953static int ym2612_write_local(u32 a, u32 d, int is_from_z80)\r
4b9c5888 954{\r
955 int addr;\r
956\r
957 a &= 3;\r
958 if (a == 1 && ym2612.OPN.ST.address == 0x2a) /* DAC data */\r
959 {\r
960 int scanline = get_scanline(is_from_z80);\r
961 //elprintf(EL_STATUS, "%03i -> %03i dac w %08x z80 %i", PsndDacLine, scanline, d, is_from_z80);\r
962 ym2612.dacout = ((int)d - 0x80) << 6;\r
4f2cdbf5 963 if (ym2612.dacen)\r
4b9c5888 964 PsndDoDAC(scanline);\r
965 return 0;\r
966 }\r
967\r
968 switch (a)\r
969 {\r
970 case 0: /* address port 0 */\r
971 ym2612.OPN.ST.address = d;\r
972 ym2612.addr_A1 = 0;\r
973#ifdef __GP2X__\r
974 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
975#endif\r
976 return 0;\r
977\r
978 case 1: /* data port 0 */\r
979 if (ym2612.addr_A1 != 0)\r
980 return 0;\r
981\r
982 addr = ym2612.OPN.ST.address;\r
983 ym2612.REGS[addr] = d;\r
984\r
985 switch (addr)\r
986 {\r
987 case 0x24: // timer A High 8\r
988 case 0x25: { // timer A Low 2\r
989 int TAnew = (addr == 0x24) ? ((ym2612.OPN.ST.TA & 0x03)|(((int)d)<<2))\r
990 : ((ym2612.OPN.ST.TA & 0x3fc)|(d&3));\r
991 if (ym2612.OPN.ST.TA != TAnew)\r
992 {\r
993 //elprintf(EL_STATUS, "timer a set %i", TAnew);\r
994 ym2612.OPN.ST.TA = TAnew;\r
e53704e6 995 //ym2612.OPN.ST.TAC = (1024-TAnew)*18;\r
4b9c5888 996 //ym2612.OPN.ST.TAT = 0;\r
48dc74f2 997 timer_a_step = TIMER_A_TICK_ZCYCLES * (1024 - TAnew);\r
43e6eaad 998 if (ym2612.OPN.ST.mode & 1) {\r
48dc74f2 999 // this is not right, should really be done on overflow only\r
ae214f1c 1000 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
4b9c5888 1001 timer_a_next_oflow = (cycles << 8) + timer_a_step;\r
4b9c5888 1002 }\r
43e6eaad 1003 elprintf(EL_YMTIMER, "timer a set to %i, %i", 1024 - TAnew, timer_a_next_oflow>>8);\r
4b9c5888 1004 }\r
1005 return 0;\r
1006 }\r
1007 case 0x26: // timer B\r
1008 if (ym2612.OPN.ST.TB != d) {\r
1009 //elprintf(EL_STATUS, "timer b set %i", d);\r
1010 ym2612.OPN.ST.TB = d;\r
e53704e6 1011 //ym2612.OPN.ST.TBC = (256-d) * 288;\r
4b9c5888 1012 //ym2612.OPN.ST.TBT = 0;\r
48dc74f2 1013 timer_b_step = TIMER_B_TICK_ZCYCLES * (256 - d); // 262800\r
43e6eaad 1014 if (ym2612.OPN.ST.mode & 2) {\r
ae214f1c 1015 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 1016 timer_b_next_oflow = (cycles << 8) + timer_b_step;\r
1017 }\r
1018 elprintf(EL_YMTIMER, "timer b set to %i, %i", 256 - d, timer_b_next_oflow>>8);\r
4b9c5888 1019 }\r
1020 return 0;\r
1021 case 0x27: { /* mode, timer control */\r
1022 int old_mode = ym2612.OPN.ST.mode;\r
ae214f1c 1023 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 1024 ym2612.OPN.ST.mode = d;\r
4b9c5888 1025\r
43e6eaad 1026 elprintf(EL_YMTIMER, "st mode %02x", d);\r
1027 ym2612_sync_timers(cycles, old_mode, d);\r
4b9c5888 1028\r
43e6eaad 1029 /* reset Timer a flag */\r
1030 if (d & 0x10)\r
1031 ym2612.OPN.ST.status &= ~1;\r
4b9c5888 1032\r
1033 /* reset Timer b flag */\r
1034 if (d & 0x20)\r
1035 ym2612.OPN.ST.status &= ~2;\r
1036\r
43e6eaad 1037 if ((d ^ old_mode) & 0xc0) {\r
4b9c5888 1038#ifdef __GP2X__\r
52250671 1039 if (PicoOpt & POPT_EXT_FM) return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
4b9c5888 1040#endif\r
43e6eaad 1041 return 1;\r
1042 }\r
4b9c5888 1043 return 0;\r
1044 }\r
1045 case 0x2b: { /* DAC Sel (YM2612) */\r
1046 int scanline = get_scanline(is_from_z80);\r
4f2cdbf5 1047 if (ym2612.dacen != (d & 0x80)) {\r
1048 ym2612.dacen = d & 0x80;\r
1049 PsndDacLine = scanline;\r
1050 }\r
4b9c5888 1051#ifdef __GP2X__\r
1052 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, scanline);\r
1053#endif\r
1054 return 0;\r
1055 }\r
1056 }\r
1057 break;\r
1058\r
1059 case 2: /* address port 1 */\r
1060 ym2612.OPN.ST.address = d;\r
1061 ym2612.addr_A1 = 1;\r
1062#ifdef __GP2X__\r
1063 if (PicoOpt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
1064#endif\r
1065 return 0;\r
1066\r
1067 case 3: /* data port 1 */\r
1068 if (ym2612.addr_A1 != 1)\r
1069 return 0;\r
1070\r
1071 addr = ym2612.OPN.ST.address | 0x100;\r
1072 ym2612.REGS[addr] = d;\r
1073 break;\r
1074 }\r
1075\r
1076#ifdef __GP2X__\r
1077 if (PicoOpt & POPT_EXT_FM)\r
1078 return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
1079#endif\r
1080 return YM2612Write_(a, d);\r
1081}\r
1082\r
453d2a6e 1083\r
43e6eaad 1084#define ym2612_read_local() \\r
1085 if (xcycles >= timer_a_next_oflow) \\r
1086 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 1; \\r
1087 if (xcycles >= timer_b_next_oflow) \\r
1088 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 2\r
1089\r
553c3eaa 1090static u32 ym2612_read_local_z80(void)\r
4b9c5888 1091{\r
1092 int xcycles = z80_cyclesDone() << 8;\r
4b9c5888 1093\r
43e6eaad 1094 ym2612_read_local();\r
1095\r
1096 elprintf(EL_YMTIMER, "timer z80 read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1097 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
1098 return ym2612.OPN.ST.status;\r
1099}\r
1100\r
af37bca8 1101static u32 ym2612_read_local_68k(void)\r
43e6eaad 1102{\r
ae214f1c 1103 int xcycles = z80_cycles_from_68k() << 8;\r
43e6eaad 1104\r
1105 ym2612_read_local();\r
1106\r
1107 elprintf(EL_YMTIMER, "timer 68k read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1108 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
4b9c5888 1109 return ym2612.OPN.ST.status;\r
1110}\r
1111\r
d2721b08 1112void ym2612_pack_state(void)\r
1113{\r
e53704e6 1114 // timers are saved as tick counts, in 16.16 int format\r
1115 int tac, tat = 0, tbc, tbt = 0;\r
1116 tac = 1024 - ym2612.OPN.ST.TA;\r
1117 tbc = 256 - ym2612.OPN.ST.TB;\r
1118 if (timer_a_next_oflow != TIMER_NO_OFLOW)\r
1119 tat = (int)((double)(timer_a_step - timer_a_next_oflow) / (double)timer_a_step * tac * 65536);\r
1120 if (timer_b_next_oflow != TIMER_NO_OFLOW)\r
1121 tbt = (int)((double)(timer_b_step - timer_b_next_oflow) / (double)timer_b_step * tbc * 65536);\r
1122 elprintf(EL_YMTIMER, "save: timer a %i/%i", tat >> 16, tac);\r
1123 elprintf(EL_YMTIMER, "save: timer b %i/%i", tbt >> 16, tbc);\r
1124\r
d2721b08 1125#ifdef __GP2X__\r
1126 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1127 YM2612PicoStateSave2_940(tat, tbt);\r
d2721b08 1128 else\r
1129#endif\r
e53704e6 1130 YM2612PicoStateSave2(tat, tbt);\r
d2721b08 1131}\r
1132\r
453d2a6e 1133void ym2612_unpack_state(void)\r
1134{\r
e53704e6 1135 int i, ret, tac, tat, tbc, tbt;\r
453d2a6e 1136 YM2612PicoStateLoad();\r
1137\r
1138 // feed all the registers and update internal state\r
db49317b 1139 for (i = 0x20; i < 0xA0; i++) {\r
453d2a6e 1140 ym2612_write_local(0, i, 0);\r
1141 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1142 }\r
db49317b 1143 for (i = 0x30; i < 0xA0; i++) {\r
1144 ym2612_write_local(2, i, 0);\r
1145 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1146 }\r
1147 for (i = 0xAF; i >= 0xA0; i--) { // must apply backwards\r
1148 ym2612_write_local(2, i, 0);\r
1149 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1150 ym2612_write_local(0, i, 0);\r
1151 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1152 }\r
1153 for (i = 0xB0; i < 0xB8; i++) {\r
1154 ym2612_write_local(0, i, 0);\r
1155 ym2612_write_local(1, ym2612.REGS[i], 0);\r
453d2a6e 1156 ym2612_write_local(2, i, 0);\r
1157 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1158 }\r
d2721b08 1159\r
1160#ifdef __GP2X__\r
1161 if (PicoOpt & POPT_EXT_FM)\r
e4fb433c 1162 ret = YM2612PicoStateLoad2_940(&tat, &tbt);\r
d2721b08 1163 else\r
1164#endif\r
1165 ret = YM2612PicoStateLoad2(&tat, &tbt);\r
db49317b 1166 if (ret != 0) {\r
1167 elprintf(EL_STATUS, "old ym2612 state");\r
1168 return; // no saved timers\r
1169 }\r
e53704e6 1170\r
1171 tac = (1024 - ym2612.OPN.ST.TA) << 16;\r
1172 tbc = (256 - ym2612.OPN.ST.TB) << 16;\r
1173 if (ym2612.OPN.ST.mode & 1)\r
48dc74f2 1174 timer_a_next_oflow = (int)((double)(tac - tat) / (double)tac * timer_a_step);\r
e53704e6 1175 else\r
1176 timer_a_next_oflow = TIMER_NO_OFLOW;\r
1177 if (ym2612.OPN.ST.mode & 2)\r
48dc74f2 1178 timer_b_next_oflow = (int)((double)(tbc - tbt) / (double)tbc * timer_b_step);\r
e53704e6 1179 else\r
1180 timer_b_next_oflow = TIMER_NO_OFLOW;\r
1181 elprintf(EL_YMTIMER, "load: %i/%i, timer_a_next_oflow %i", tat>>16, tac>>16, timer_a_next_oflow >> 8);\r
1182 elprintf(EL_YMTIMER, "load: %i/%i, timer_b_next_oflow %i", tbt>>16, tbc>>16, timer_b_next_oflow >> 8);\r
453d2a6e 1183}\r
1184\r
f3a57b2d 1185#if defined(NO_32X) && defined(_ASM_MEMORY_C)\r
1186// referenced by asm code\r
1187u32 PicoRead8_32x(u32 a) { return 0; }\r
1188u32 PicoRead16_32x(u32 a) { return 0; }\r
1189void PicoWrite8_32x(u32 a, u32 d) {}\r
1190void PicoWrite16_32x(u32 a, u32 d) {}\r
1191#endif\r
1192\r
cc68a136 1193// -----------------------------------------------------------------\r
1194// z80 memhandlers\r
1195\r
553c3eaa 1196static unsigned char z80_md_vdp_read(unsigned short a)\r
cc68a136 1197{\r
75b84e4b 1198 if ((a & 0x00f0) == 0x0000) {\r
1199 switch (a & 0x0d)\r
1200 {\r
1201 case 0x00: return PicoVideoRead8DataH();\r
1202 case 0x01: return PicoVideoRead8DataL();\r
1203 case 0x04: return PicoVideoRead8CtlH();\r
1204 case 0x05: return PicoVideoRead8CtlL();\r
1205 case 0x08:\r
1206 case 0x0c: return get_scanline(1); // FIXME: make it proper\r
1207 case 0x09:\r
1208 case 0x0d: return Pico.m.rotate++;\r
1209 }\r
1210 }\r
b0e08dff 1211\r
c8d1e9b6 1212 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, 0xff);\r
1213 return 0xff;\r
1214}\r
cc68a136 1215\r
553c3eaa 1216static unsigned char z80_md_bank_read(unsigned short a)\r
c8d1e9b6 1217{\r
c8d1e9b6 1218 unsigned int addr68k;\r
1219 unsigned char ret;\r
cc68a136 1220\r
c8d1e9b6 1221 addr68k = Pico.m.z80_bank68k<<15;\r
1222 addr68k += a & 0x7fff;\r
1223\r
af37bca8 1224 ret = m68k_read8(addr68k);\r
cc68a136 1225\r
c8d1e9b6 1226 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
cc68a136 1227 return ret;\r
1228}\r
1229\r
553c3eaa 1230static void z80_md_ym2612_write(unsigned int a, unsigned char data)\r
cc68a136 1231{\r
c8d1e9b6 1232 if (PicoOpt & POPT_EN_FM)\r
1233 emustatus |= ym2612_write_local(a, data, 1) & 1;\r
1234}\r
cc68a136 1235\r
553c3eaa 1236static void z80_md_vdp_br_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1237{\r
c8d1e9b6 1238 if ((a&0xfff9) == 0x7f11) // 7f11 7f13 7f15 7f17\r
cc68a136 1239 {\r
5d638db0 1240 psg_write_z80(data);\r
cc68a136 1241 return;\r
1242 }\r
b0e08dff 1243 // at least VDP data writes hang my machine\r
cc68a136 1244\r
c8d1e9b6 1245 if ((a>>8) == 0x60)\r
cc68a136 1246 {\r
c8d1e9b6 1247 Pico.m.z80_bank68k >>= 1;\r
1248 Pico.m.z80_bank68k |= data << 8;\r
1249 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
cc68a136 1250 return;\r
1251 }\r
1252\r
c8d1e9b6 1253 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
1254}\r
cc68a136 1255\r
553c3eaa 1256static void z80_md_bank_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1257{\r
c8d1e9b6 1258 unsigned int addr68k;\r
69996cb7 1259\r
c8d1e9b6 1260 addr68k = Pico.m.z80_bank68k << 15;\r
1261 addr68k += a & 0x7fff;\r
1262\r
1263 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
af37bca8 1264 m68k_write8(addr68k, data);\r
cc68a136 1265}\r
1266\r
c8d1e9b6 1267// -----------------------------------------------------------------\r
1268\r
1269static unsigned char z80_md_in(unsigned short p)\r
a4221917 1270{\r
c8d1e9b6 1271 elprintf(EL_ANOMALY, "Z80 port %04x read", p);\r
1272 return 0xff;\r
a4221917 1273}\r
1274\r
c8d1e9b6 1275static void z80_md_out(unsigned short p, unsigned char d)\r
cc68a136 1276{\r
c8d1e9b6 1277 elprintf(EL_ANOMALY, "Z80 port %04x write %02x", p, d);\r
cc68a136 1278}\r
c8d1e9b6 1279\r
af37bca8 1280static void z80_mem_setup(void)\r
c8d1e9b6 1281{\r
1282 z80_map_set(z80_read_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1283 z80_map_set(z80_read_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1284 z80_map_set(z80_read_map, 0x4000, 0x5fff, ym2612_read_local_z80, 1);\r
1285 z80_map_set(z80_read_map, 0x6000, 0x7fff, z80_md_vdp_read, 1);\r
1286 z80_map_set(z80_read_map, 0x8000, 0xffff, z80_md_bank_read, 1);\r
1287\r
1288 z80_map_set(z80_write_map, 0x0000, 0x1fff, Pico.zram, 0);\r
1289 z80_map_set(z80_write_map, 0x2000, 0x3fff, Pico.zram, 0);\r
1290 z80_map_set(z80_write_map, 0x4000, 0x5fff, z80_md_ym2612_write, 1);\r
1291 z80_map_set(z80_write_map, 0x6000, 0x7fff, z80_md_vdp_br_write, 1);\r
1292 z80_map_set(z80_write_map, 0x8000, 0xffff, z80_md_bank_write, 1);\r
1293\r
1294#ifdef _USE_DRZ80\r
1295 drZ80.z80_in = z80_md_in;\r
1296 drZ80.z80_out = z80_md_out;\r
1297#endif\r
1298#ifdef _USE_CZ80\r
b8a1c09a 1299 Cz80_Set_Fetch(&CZ80, 0x0000, 0x1fff, (FPTR)Pico.zram); // main RAM\r
1300 Cz80_Set_Fetch(&CZ80, 0x2000, 0x3fff, (FPTR)Pico.zram); // mirror\r
c8d1e9b6 1301 Cz80_Set_INPort(&CZ80, z80_md_in);\r
1302 Cz80_Set_OUTPort(&CZ80, z80_md_out);\r
a4221917 1303#endif\r
c8d1e9b6 1304}\r
cc68a136 1305\r
531a8f38 1306// vim:shiftwidth=2:ts=2:expandtab\r