32x: some mapping corrections
[picodrive.git] / pico / pico.c
CommitLineData
cff531af 1/*\r
2 * PicoDrive\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
efcba75f 10#include "pico_int.h"\r
cc68a136 11#include "sound/ym2612.h"\r
12\r
cc68a136 13struct Pico Pico;\r
5e128c6d 14int PicoOpt; \r
15int PicoSkipFrame; // skip rendering frame?\r
2b02d6e5 16int PicoPad[2]; // Joypads, format is MXYZ SACB RLDU\r
5f9a0d16 17int PicoPadInt[2]; // internal copy\r
5e128c6d 18int PicoAHW; // active addon hardware: PAHW_*\r
19int PicoRegionOverride; // override the region detection 0: Auto, 1: Japan NTSC, 2: Japan PAL, 4: US, 8: Europe\r
20int PicoAutoRgnOrder;\r
21\r
22struct PicoSRAM SRam;\r
23int emustatus; // rapid_ym2612, multi_ym_updates\r
24int scanlines_total;\r
602133e1 25\r
f8ef8ff7 26void (*PicoWriteSound)(int len) = NULL; // called at the best time to send sound buffer (PsndOut) to hardware\r
27void (*PicoResetHook)(void) = NULL;\r
b0677887 28void (*PicoLineHook)(void) = NULL;\r
cc68a136 29\r
cc68a136 30// to be called once on emu init\r
2aa27095 31void PicoInit(void)\r
cc68a136 32{\r
33 // Blank space for state:\r
34 memset(&Pico,0,sizeof(Pico));\r
35 memset(&PicoPad,0,sizeof(PicoPad));\r
5f9a0d16 36 memset(&PicoPadInt,0,sizeof(PicoPadInt));\r
cc68a136 37\r
38 // Init CPUs:\r
39 SekInit();\r
40 z80_init(); // init even if we aren't going to use it\r
41\r
cc68a136 42 PicoInitMCD();\r
e807ac75 43 PicoSVPInit();\r
be2c4208 44 Pico32xInit();\r
cc68a136 45}\r
46\r
47// to be called once on emu exit\r
48void PicoExit(void)\r
49{\r
602133e1 50 if (PicoAHW & PAHW_MCD)\r
4f265db7 51 PicoExitMCD();\r
ca482e5d 52 PicoCartUnload();\r
cc68a136 53 z80_exit();\r
54\r
45f2f245 55 if (SRam.data)\r
56 free(SRam.data);\r
19886062 57 pevt_dump();\r
cc68a136 58}\r
59\r
1cb1584b 60void PicoPower(void)\r
61{\r
053fd9b4 62 Pico.m.frame_count = 0;\r
63\r
1cb1584b 64 // clear all memory of the emulated machine\r
b8a1c09a 65 memset(&Pico.ram,0,(unsigned char *)&Pico.rom - Pico.ram);\r
1cb1584b 66\r
67 memset(&Pico.video,0,sizeof(Pico.video));\r
68 memset(&Pico.m,0,sizeof(Pico.m));\r
69\r
70 Pico.video.pending_ints=0;\r
71 z80_reset();\r
72\r
531a8f38 73 // my MD1 VA6 console has this in IO\r
74 Pico.ioports[1] = Pico.ioports[2] = Pico.ioports[3] = 0xff;\r
75\r
1cb1584b 76 // default VDP register values (based on Fusion)\r
77 Pico.video.reg[0] = Pico.video.reg[1] = 0x04;\r
78 Pico.video.reg[0xc] = 0x81;\r
79 Pico.video.reg[0xf] = 0x02;\r
80\r
602133e1 81 if (PicoAHW & PAHW_MCD)\r
1cb1584b 82 PicoPowerMCD();\r
83\r
db1d3564 84 if (PicoOpt & POPT_EN_32X)\r
974fdb5b 85 PicoPower32x();\r
86\r
1cb1584b 87 PicoReset();\r
88}\r
89\r
1e6b5e39 90PICO_INTERNAL void PicoDetectRegion(void)\r
cc68a136 91{\r
1e6b5e39 92 int support=0, hw=0, i;\r
cc68a136 93 unsigned char pal=0;\r
cc68a136 94\r
1e6b5e39 95 if (PicoRegionOverride)\r
cc68a136 96 {\r
97 support = PicoRegionOverride;\r
98 }\r
99 else\r
100 {\r
101 // Read cartridge region data:\r
af37bca8 102 unsigned short *rd = (unsigned short *)(Pico.rom + 0x1f0);\r
103 int region = (rd[0] << 16) | rd[1];\r
cc68a136 104\r
af37bca8 105 for (i = 0; i < 4; i++)\r
cc68a136 106 {\r
af37bca8 107 int c;\r
cc68a136 108\r
af37bca8 109 c = region >> (i<<3);\r
110 c &= 0xff;\r
111 if (c <= ' ') continue;\r
cc68a136 112\r
51a902ae 113 if (c=='J') support|=1;\r
114 else if (c=='U') support|=4;\r
115 else if (c=='E') support|=8;\r
116 else if (c=='j') {support|=1; break; }\r
117 else if (c=='u') {support|=4; break; }\r
118 else if (c=='e') {support|=8; break; }\r
cc68a136 119 else\r
120 {\r
121 // New style code:\r
122 char s[2]={0,0};\r
123 s[0]=(char)c;\r
124 support|=strtol(s,NULL,16);\r
125 }\r
126 }\r
127 }\r
128\r
51a902ae 129 // auto detection order override\r
130 if (PicoAutoRgnOrder) {\r
131 if (((PicoAutoRgnOrder>>0)&0xf) & support) support = (PicoAutoRgnOrder>>0)&0xf;\r
132 else if (((PicoAutoRgnOrder>>4)&0xf) & support) support = (PicoAutoRgnOrder>>4)&0xf;\r
133 else if (((PicoAutoRgnOrder>>8)&0xf) & support) support = (PicoAutoRgnOrder>>8)&0xf;\r
134 }\r
135\r
cc68a136 136 // Try to pick the best hardware value for English/50hz:\r
137 if (support&8) { hw=0xc0; pal=1; } // Europe\r
138 else if (support&4) hw=0x80; // USA\r
139 else if (support&2) { hw=0x40; pal=1; } // Japan PAL\r
140 else if (support&1) hw=0x00; // Japan NTSC\r
141 else hw=0x80; // USA\r
142\r
143 Pico.m.hardware=(unsigned char)(hw|0x20); // No disk attached\r
144 Pico.m.pal=pal;\r
1e6b5e39 145}\r
146\r
147int PicoReset(void)\r
148{\r
2ec9bec5 149 if (Pico.romsize <= 0)\r
150 return 1;\r
1e6b5e39 151\r
12da51c2 152#if defined(CPU_CMP_R) || defined(CPU_CMP_W) || defined(DRC_CMP)\r
6d797957 153 PicoOpt |= POPT_DIS_VDP_FIFO|POPT_DIS_IDLE_DET;\r
154#endif\r
155\r
1e6b5e39 156 /* must call now, so that banking is reset, and correct vectors get fetched */\r
2ec9bec5 157 if (PicoResetHook)\r
158 PicoResetHook();\r
1e6b5e39 159\r
5f9a0d16 160 memset(&PicoPadInt,0,sizeof(PicoPadInt));\r
2ec9bec5 161 emustatus = 0;\r
162\r
163 if (PicoAHW & PAHW_SMS) {\r
164 PicoResetMS();\r
165 return 0;\r
166 }\r
167\r
168 SekReset();\r
1e6b5e39 169 // s68k doesn't have the TAS quirk, so we just globally set normal TAS handler in MCD mode (used by Batman games).\r
170 SekSetRealTAS(PicoAHW & PAHW_MCD);\r
61801d5b 171 SekCycleCntT = SekCycleCnt = SekCycleAim = 0;\r
1e6b5e39 172\r
173 if (PicoAHW & PAHW_MCD)\r
174 // needed for MCD to reset properly, probably some bug hides behind this..\r
175 memset(Pico.ioports,0,sizeof(Pico.ioports));\r
1e6b5e39 176\r
177 Pico.m.dirtyPal = 1;\r
178\r
1832075e 179 Pico.m.z80_bank68k = 0;\r
af37bca8 180 Pico.m.z80_reset = 1;\r
1832075e 181 memset(Pico.zram, 0, sizeof(Pico.zram)); // ??\r
182\r
1e6b5e39 183 PicoDetectRegion();\r
e5fa9817 184 Pico.video.status = 0x3428 | Pico.m.pal; // 'always set' bits | vblank | collision | pal\r
cc68a136 185\r
9d917eea 186 PsndReset(); // pal must be known here\r
cc68a136 187\r
1cb1584b 188 // create an empty "dma" to cause 68k exec start at random frame location\r
2ec9bec5 189 if (Pico.m.dma_xfers == 0 && !(PicoOpt & POPT_DIS_VDP_FIFO))\r
1cb1584b 190 Pico.m.dma_xfers = rand() & 0x1fff;\r
191\r
5ed2a20e 192 SekFinishIdleDet();\r
193\r
602133e1 194 if (PicoAHW & PAHW_MCD) {\r
1cb1584b 195 PicoResetMCD();\r
cc68a136 196 return 0;\r
197 }\r
5ed2a20e 198\r
199 // reinit, so that checksum checks pass\r
200 if (!(PicoOpt & POPT_DIS_IDLE_DET))\r
201 SekInitIdleDet();\r
cc68a136 202\r
1f1ff763 203 if (PicoOpt & POPT_EN_32X)\r
be2c4208 204 PicoReset32x();\r
be2c4208 205\r
1dceadae 206 // reset sram state; enable sram access by default if it doesn't overlap with ROM\r
45f2f245 207 Pico.m.sram_reg = 0;\r
208 if ((SRam.flags & SRF_EEPROM) || Pico.romsize <= SRam.start)\r
209 Pico.m.sram_reg |= SRR_MAPPED;\r
cc68a136 210\r
45f2f245 211 if (SRam.flags & SRF_ENABLED)\r
212 elprintf(EL_STATUS, "sram: %06x - %06x; eeprom: %i", SRam.start, SRam.end,\r
213 !!(SRam.flags & SRF_EEPROM));\r
cc68a136 214\r
215 return 0;\r
216}\r
217\r
46bcb899 218// flush config changes before emu loop starts\r
5e128c6d 219void PicoLoopPrepare(void)\r
220{\r
221 if (PicoRegionOverride)\r
222 // force setting possibly changed..\r
223 Pico.m.pal = (PicoRegionOverride == 2 || PicoRegionOverride == 8) ? 1 : 0;\r
224\r
225 // FIXME: PAL has 313 scanlines..\r
226 scanlines_total = Pico.m.pal ? 312 : 262;\r
db1d3564 227\r
2446536b 228 Pico.m.dirtyPal = 1;\r
229 rendstatus_old = -1;\r
5e128c6d 230}\r
231\r
1dceadae 232\r
69996cb7 233// dma2vram settings are just hacks to unglitch Legend of Galahad (needs <= 104 to work)\r
234// same for Outrunners (92-121, when active is set to 24)\r
48df6e9e 235// 96 is VR hack\r
69996cb7 236static const int dma_timings[] = {\r
053fd9b4 237 96, 167, 166, 83, // vblank: 32cell: dma2vram dma2[vs|c]ram vram_fill vram_copy\r
238 102, 205, 204, 102, // vblank: 40cell:\r
239 16, 16, 15, 8, // active: 32cell:\r
240 24, 18, 17, 9 // ...\r
4f672280 241};\r
242\r
69996cb7 243static const int dma_bsycles[] = {\r
053fd9b4 244 (488<<8)/96, (488<<8)/167, (488<<8)/166, (488<<8)/83,\r
245 (488<<8)/102, (488<<8)/205, (488<<8)/204, (488<<8)/102,\r
246 (488<<8)/16, (488<<8)/16, (488<<8)/15, (488<<8)/8,\r
247 (488<<8)/24, (488<<8)/18, (488<<8)/17, (488<<8)/9\r
312e9ce1 248};\r
249\r
eff55556 250PICO_INTERNAL int CheckDMA(void)\r
4f672280 251{\r
69996cb7 252 int burn = 0, xfers_can, dma_op = Pico.video.reg[0x17]>>6; // see gens for 00 and 01 modes\r
253 int xfers = Pico.m.dma_xfers;\r
312e9ce1 254 int dma_op1;\r
4f672280 255\r
312e9ce1 256 if(!(dma_op&2)) dma_op = (Pico.video.type==1) ? 0 : 1; // setting dma_timings offset here according to Gens\r
257 dma_op1 = dma_op;\r
258 if(Pico.video.reg[12] & 1) dma_op |= 4; // 40 cell mode?\r
259 if(!(Pico.video.status&8)&&(Pico.video.reg[1]&0x40)) dma_op|=8; // active display?\r
69996cb7 260 xfers_can = dma_timings[dma_op];\r
9761a7d0 261 if(xfers <= xfers_can)\r
262 {\r
4f672280 263 if(dma_op&2) Pico.video.status&=~2; // dma no longer busy\r
264 else {\r
69996cb7 265 burn = xfers * dma_bsycles[dma_op] >> 8; // have to be approximate because can't afford division..\r
4f672280 266 }\r
69996cb7 267 Pico.m.dma_xfers = 0;\r
4f672280 268 } else {\r
269 if(!(dma_op&2)) burn = 488;\r
69996cb7 270 Pico.m.dma_xfers -= xfers_can;\r
4f672280 271 }\r
272\r
69996cb7 273 elprintf(EL_VDPDMA, "~Dma %i op=%i can=%i burn=%i [%i]", Pico.m.dma_xfers, dma_op1, xfers_can, burn, SekCyclesDone());\r
312e9ce1 274 //dprintf("~aim: %i, cnt: %i", SekCycleAim, SekCycleCnt);\r
275 return burn;\r
4f672280 276}\r
277\r
efcba75f 278#include "pico_cmn.c"\r
4b9c5888 279\r
280int z80stopCycle;\r
281int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r
282int z80_cycle_aim;\r
283int z80_scanline;\r
284int z80_scanline_cycles; /* cycles done until z80_scanline */\r
285\r
286/* sync z80 to 68k */\r
287PICO_INTERNAL void PicoSyncZ80(int m68k_cycles_done)\r
cc68a136 288{\r
4b9c5888 289 int cnt;\r
290 z80_cycle_aim = cycles_68k_to_z80(m68k_cycles_done);\r
291 cnt = z80_cycle_aim - z80_cycle_cnt;\r
cc68a136 292\r
f6c49d38 293 pprof_start(z80);\r
294\r
e5fa9817 295 elprintf(EL_BUSREQ, "z80 sync %i (%i|%i -> %i|%i)", cnt, z80_cycle_cnt, z80_cycle_cnt / 228,\r
4b9c5888 296 z80_cycle_aim, z80_cycle_aim / 228);\r
297\r
298 if (cnt > 0)\r
299 z80_cycle_cnt += z80_run(cnt);\r
f6c49d38 300\r
301 pprof_end(z80);\r
cc68a136 302}\r
303\r
4b9c5888 304\r
2aa27095 305void PicoFrame(void)\r
cc68a136 306{\r
f6c49d38 307 pprof_start(frame);\r
308\r
8c1952f0 309 Pico.m.frame_count++;\r
310\r
19954be1 311 if (PicoAHW & PAHW_SMS) {\r
312 PicoFrameMS();\r
f6c49d38 313 goto end;\r
cc68a136 314 }\r
19954be1 315\r
974fdb5b 316 // TODO: MCD+32X\r
19954be1 317 if (PicoAHW & PAHW_MCD) {\r
318 PicoFrameMCD();\r
f6c49d38 319 goto end;\r
3e49ffd0 320 }\r
cc68a136 321\r
974fdb5b 322 if (PicoAHW & PAHW_32X) {\r
323 PicoFrame32x();\r
f6c49d38 324 goto end;\r
974fdb5b 325 }\r
326\r
cc68a136 327 //if(Pico.video.reg[12]&0x2) Pico.video.status ^= 0x10; // change odd bit in interlace mode\r
328\r
19954be1 329 PicoFrameStart();\r
2aa27095 330 PicoFrameHints();\r
f6c49d38 331\r
332end:\r
333 pprof_end(frame);\r
cc68a136 334}\r
335\r
a12e0116 336void PicoFrameDrawOnly(void)\r
337{\r
87b0845f 338 if (!(PicoAHW & PAHW_SMS)) {\r
339 PicoFrameStart();\r
340 PicoDrawSync(223, 0);\r
341 } else {\r
342 PicoFrameDrawOnlyMS();\r
343 }\r
a12e0116 344}\r
345\r
4609d0cd 346void PicoGetInternal(pint_t which, pint_ret_t *r)\r
8e5427a0 347{\r
348 switch (which)\r
349 {\r
4609d0cd 350 case PI_ROM: r->vptr = Pico.rom; break;\r
351 case PI_ISPAL: r->vint = Pico.m.pal; break;\r
352 case PI_IS40_CELL: r->vint = Pico.video.reg[12]&1; break;\r
353 case PI_IS240_LINES: r->vint = Pico.m.pal && (Pico.video.reg[1]&8); break;\r
8e5427a0 354 }\r
8e5427a0 355}\r
356\r
66fdc0f0 357// callback to output message from emu\r
358void (*PicoMessage)(const char *msg)=NULL;\r
cc68a136 359\r