rearrange globals
[picodrive.git] / pico / memory.c
CommitLineData
cff531af 1/*\r
2 * memory handling\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
efcba75f 10#include "pico_int.h"\r
af37bca8 11#include "memory.h"\r
cc68a136 12\r
cc68a136 13#include "sound/ym2612.h"\r
14#include "sound/sn76496.h"\r
15\r
c8d1e9b6 16extern unsigned int lastSSRamWrite; // used by serial eeprom code\r
cc68a136 17\r
bcf65fd6 18uptr m68k_read8_map [0x1000000 >> M68K_MEM_SHIFT];\r
19uptr m68k_read16_map [0x1000000 >> M68K_MEM_SHIFT];\r
20uptr m68k_write8_map [0x1000000 >> M68K_MEM_SHIFT];\r
21uptr m68k_write16_map[0x1000000 >> M68K_MEM_SHIFT];\r
af37bca8 22\r
bcf65fd6 23static void xmap_set(uptr *map, int shift, int start_addr, int end_addr,\r
0ace9b9a 24 const void *func_or_mh, int is_func)\r
af37bca8 25{\r
faf543ce 26#ifdef __clang__\r
27 // workaround bug (segfault) in \r
28 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
29 volatile \r
30#endif\r
bcf65fd6 31 uptr addr = (uptr)func_or_mh;\r
af37bca8 32 int mask = (1 << shift) - 1;\r
33 int i;\r
34\r
35 if ((start_addr & mask) != 0 || (end_addr & mask) != mask) {\r
36 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: tried to map bad range: %06x-%06x",\r
37 start_addr, end_addr);\r
38 return;\r
39 }\r
40\r
41 if (addr & 1) {\r
42 elprintf(EL_STATUS|EL_ANOMALY, "xmap_set: ptr is not aligned: %08lx", addr);\r
43 return;\r
44 }\r
45\r
46 if (!is_func)\r
47 addr -= start_addr;\r
48\r
49 for (i = start_addr >> shift; i <= end_addr >> shift; i++) {\r
50 map[i] = addr >> 1;\r
51 if (is_func)\r
add51c49 52 map[i] |= MAP_FLAG;\r
af37bca8 53 }\r
54}\r
55\r
bcf65fd6 56void z80_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 57 const void *func_or_mh, int is_func)\r
af37bca8 58{\r
59 xmap_set(map, Z80_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
60}\r
61\r
bcf65fd6 62void cpu68k_map_set(uptr *map, int start_addr, int end_addr,\r
0ace9b9a 63 const void *func_or_mh, int is_func)\r
af37bca8 64{\r
65 xmap_set(map, M68K_MEM_SHIFT, start_addr, end_addr, func_or_mh, is_func);\r
c6b118c0 66#ifdef EMU_F68K\r
67 // setup FAME fetchmap\r
68 if (!is_func)\r
69 {\r
70 int shiftout = 24 - FAMEC_FETCHBITS;\r
71 int i = start_addr >> shiftout;\r
72 uptr base = (uptr)func_or_mh - (i << shiftout);\r
73 for (; i <= (end_addr >> shiftout); i++)\r
74 PicoCpuFM68k.Fetch[i] = base;\r
75 }\r
76#endif\r
af37bca8 77}\r
78\r
79// more specialized/optimized function (does same as above)\r
80void cpu68k_map_all_ram(int start_addr, int end_addr, void *ptr, int is_sub)\r
81{\r
bcf65fd6 82 uptr *r8map, *r16map, *w8map, *w16map;\r
83 uptr addr = (uptr)ptr;\r
af37bca8 84 int shift = M68K_MEM_SHIFT;\r
85 int i;\r
86\r
87 if (!is_sub) {\r
88 r8map = m68k_read8_map;\r
89 r16map = m68k_read16_map;\r
90 w8map = m68k_write8_map;\r
91 w16map = m68k_write16_map;\r
92 } else {\r
93 r8map = s68k_read8_map;\r
94 r16map = s68k_read16_map;\r
95 w8map = s68k_write8_map;\r
96 w16map = s68k_write16_map;\r
97 }\r
98\r
99 addr -= start_addr;\r
100 addr >>= 1;\r
101 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
102 r8map[i] = r16map[i] = w8map[i] = w16map[i] = addr;\r
c6b118c0 103#ifdef EMU_F68K\r
104 // setup FAME fetchmap\r
105 {\r
106 M68K_CONTEXT *ctx = is_sub ? &PicoCpuFS68k : &PicoCpuFM68k;\r
107 int shiftout = 24 - FAMEC_FETCHBITS;\r
108 i = start_addr >> shiftout;\r
109 addr = (uptr)ptr - (i << shiftout);\r
110 for (; i <= (end_addr >> shiftout); i++)\r
111 ctx->Fetch[i] = addr;\r
112 }\r
113#endif\r
af37bca8 114}\r
115\r
116static u32 m68k_unmapped_read8(u32 a)\r
117{\r
118 elprintf(EL_UIO, "m68k unmapped r8 [%06x] @%06x", a, SekPc);\r
119 return 0; // assume pulldown, as if MegaCD2 was attached\r
120}\r
121\r
122static u32 m68k_unmapped_read16(u32 a)\r
123{\r
124 elprintf(EL_UIO, "m68k unmapped r16 [%06x] @%06x", a, SekPc);\r
125 return 0;\r
126}\r
127\r
128static void m68k_unmapped_write8(u32 a, u32 d)\r
129{\r
130 elprintf(EL_UIO, "m68k unmapped w8 [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
131}\r
132\r
133static void m68k_unmapped_write16(u32 a, u32 d)\r
134{\r
135 elprintf(EL_UIO, "m68k unmapped w16 [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
136}\r
137\r
138void m68k_map_unmap(int start_addr, int end_addr)\r
139{\r
faf543ce 140#ifdef __clang__\r
141 // workaround bug (segfault) in \r
142 // Apple LLVM version 4.2 (clang-425.0.27) (based on LLVM 3.2svn)\r
143 volatile \r
144#endif\r
bcf65fd6 145 uptr addr;\r
af37bca8 146 int shift = M68K_MEM_SHIFT;\r
147 int i;\r
148\r
bcf65fd6 149 addr = (uptr)m68k_unmapped_read8;\r
af37bca8 150 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 151 m68k_read8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 152\r
bcf65fd6 153 addr = (uptr)m68k_unmapped_read16;\r
af37bca8 154 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 155 m68k_read16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 156\r
bcf65fd6 157 addr = (uptr)m68k_unmapped_write8;\r
af37bca8 158 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 159 m68k_write8_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 160\r
bcf65fd6 161 addr = (uptr)m68k_unmapped_write16;\r
af37bca8 162 for (i = start_addr >> shift; i <= end_addr >> shift; i++)\r
add51c49 163 m68k_write16_map[i] = (addr >> 1) | MAP_FLAG;\r
af37bca8 164}\r
165\r
166MAKE_68K_READ8(m68k_read8, m68k_read8_map)\r
167MAKE_68K_READ16(m68k_read16, m68k_read16_map)\r
168MAKE_68K_READ32(m68k_read32, m68k_read16_map)\r
169MAKE_68K_WRITE8(m68k_write8, m68k_write8_map)\r
170MAKE_68K_WRITE16(m68k_write16, m68k_write16_map)\r
171MAKE_68K_WRITE32(m68k_write32, m68k_write16_map)\r
172\r
173// -----------------------------------------------------------------\r
174\r
175static u32 ym2612_read_local_68k(void);\r
176static int ym2612_write_local(u32 a, u32 d, int is_from_z80);\r
177static void z80_mem_setup(void);\r
cc68a136 178\r
0ace9b9a 179#ifdef _ASM_MEMORY_C\r
180u32 PicoRead8_sram(u32 a);\r
181u32 PicoRead16_sram(u32 a);\r
182#endif\r
cc68a136 183\r
03e4f2a3 184#ifdef EMU_CORE_DEBUG\r
cc68a136 185u32 lastread_a, lastread_d[16]={0,}, lastwrite_cyc_d[16]={0,}, lastwrite_mus_d[16]={0,};\r
186int lrp_cyc=0, lrp_mus=0, lwp_cyc=0, lwp_mus=0;\r
187extern unsigned int ppop;\r
188#endif\r
189\r
4f65685b 190#ifdef IO_STATS\r
191void log_io(unsigned int addr, int bits, int rw);\r
dca310c4 192#elif defined(_MSC_VER)\r
193#define log_io\r
4f65685b 194#else\r
195#define log_io(...)\r
196#endif\r
197\r
70357ce5 198#if defined(EMU_C68K)\r
5e89f0f5 199void cyclone_crashed(u32 pc, struct Cyclone *context)\r
cc68a136 200{\r
bf61bea0 201 elprintf(EL_STATUS|EL_ANOMALY, "%c68k crash detected @ %06x",\r
5e89f0f5 202 context == &PicoCpuCM68k ? 'm' : 's', pc);\r
203 context->membase = (u32)Pico.rom;\r
204 context->pc = (u32)Pico.rom + Pico.romsize;\r
cc68a136 205}\r
206#endif\r
207\r
cc68a136 208// -----------------------------------------------------------------\r
af37bca8 209// memmap helpers\r
cc68a136 210\r
531a8f38 211static u32 read_pad_3btn(int i, u32 out_bits)\r
e5503e2f 212{\r
93f9619e 213 u32 pad = ~PicoIn.padInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
531a8f38 214 u32 value;\r
e5503e2f 215\r
531a8f38 216 if (out_bits & 0x40) // TH\r
217 value = pad & 0x3f; // ?1CB RLDU\r
218 else\r
219 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 220\r
531a8f38 221 value |= out_bits & 0x40;\r
222 return value;\r
223}\r
224\r
225static u32 read_pad_6btn(int i, u32 out_bits)\r
226{\r
93f9619e 227 u32 pad = ~PicoIn.padInt[i]; // Get inverse of pad MXYZ SACB RLDU\r
531a8f38 228 int phase = Pico.m.padTHPhase[i];\r
229 u32 value;\r
230\r
231 if (phase == 2 && !(out_bits & 0x40)) {\r
232 value = (pad & 0xc0) >> 2; // ?0SA 0000\r
233 goto out;\r
234 }\r
235 else if(phase == 3) {\r
236 if (out_bits & 0x40)\r
237 return (pad & 0x30) | ((pad >> 8) & 0xf); // ?1CB MXYZ\r
238 else\r
239 return ((pad & 0xc0) >> 2) | 0x0f; // ?0SA 1111\r
240 goto out;\r
e5503e2f 241 }\r
242\r
531a8f38 243 if (out_bits & 0x40) // TH\r
244 value = pad & 0x3f; // ?1CB RLDU\r
245 else\r
246 value = ((pad & 0xc0) >> 2) | (pad & 3); // ?0SA 00DU\r
e5503e2f 247\r
531a8f38 248out:\r
249 value |= out_bits & 0x40;\r
250 return value;\r
e5503e2f 251}\r
252\r
531a8f38 253static u32 read_nothing(int i, u32 out_bits)\r
254{\r
255 return 0xff;\r
256}\r
257\r
258typedef u32 (port_read_func)(int index, u32 out_bits);\r
259\r
260static port_read_func *port_readers[3] = {\r
261 read_pad_3btn,\r
262 read_pad_3btn,\r
263 read_nothing\r
264};\r
0ace9b9a 265\r
531a8f38 266static NOINLINE u32 port_read(int i)\r
267{\r
88fd63ad 268 u32 data_reg = PicoMem.ioports[i + 1];\r
269 u32 ctrl_reg = PicoMem.ioports[i + 4] | 0x80;\r
531a8f38 270 u32 in, out;\r
271\r
272 out = data_reg & ctrl_reg;\r
273 out |= 0x7f & ~ctrl_reg; // pull-ups\r
274\r
275 in = port_readers[i](i, out);\r
276\r
277 return (in & ~ctrl_reg) | (data_reg & ctrl_reg);\r
278}\r
279\r
280void PicoSetInputDevice(int port, enum input_device device)\r
281{\r
282 port_read_func *func;\r
283\r
284 if (port < 0 || port > 2)\r
285 return;\r
286\r
287 switch (device) {\r
288 case PICO_INPUT_PAD_3BTN:\r
289 func = read_pad_3btn;\r
290 break;\r
291\r
292 case PICO_INPUT_PAD_6BTN:\r
293 func = read_pad_6btn;\r
294 break;\r
295\r
296 default:\r
297 func = read_nothing;\r
298 break;\r
299 }\r
300\r
301 port_readers[port] = func;\r
302}\r
303\r
304NOINLINE u32 io_ports_read(u32 a)\r
cc68a136 305{\r
af37bca8 306 u32 d;\r
307 a = (a>>1) & 0xf;\r
308 switch (a) {\r
309 case 0: d = Pico.m.hardware; break; // Hardware value (Version register)\r
531a8f38 310 case 1: d = port_read(0); break;\r
311 case 2: d = port_read(1); break;\r
312 case 3: d = port_read(2); break;\r
88fd63ad 313 default: d = PicoMem.ioports[a]; break; // IO ports can be used as RAM\r
7969166e 314 }\r
af37bca8 315 return d;\r
cc68a136 316}\r
cc68a136 317\r
531a8f38 318NOINLINE void io_ports_write(u32 a, u32 d)\r
9dc09829 319{\r
af37bca8 320 a = (a>>1) & 0xf;\r
321\r
322 // 6 button gamepad: if TH went from 0 to 1, gamepad changes state\r
531a8f38 323 if (1 <= a && a <= 2)\r
af37bca8 324 {\r
325 Pico.m.padDelay[a - 1] = 0;\r
88fd63ad 326 if (!(PicoMem.ioports[a] & 0x40) && (d & 0x40))\r
af37bca8 327 Pico.m.padTHPhase[a - 1]++;\r
9dc09829 328 }\r
af37bca8 329\r
5e89f0f5 330 // certain IO ports can be used as RAM\r
88fd63ad 331 PicoMem.ioports[a] = d;\r
9dc09829 332}\r
333\r
ae214f1c 334static int z80_cycles_from_68k(void)\r
335{\r
88fd63ad 336 int m68k_cnt = SekCyclesDone() - Pico.t.m68c_frame_start;\r
3162a710 337 return cycles_68k_to_z80(m68k_cnt);\r
ae214f1c 338}\r
339\r
0ace9b9a 340void NOINLINE ctl_write_z80busreq(u32 d)\r
7969166e 341{\r
af37bca8 342 d&=1; d^=1;\r
ebd70cb5 343 elprintf(EL_BUSREQ, "set_zrun: %i->%i [%u] @%06x", Pico.m.z80Run, d, SekCyclesDone(), SekPc);\r
af37bca8 344 if (d ^ Pico.m.z80Run)\r
345 {\r
346 if (d)\r
347 {\r
88fd63ad 348 Pico.t.z80c_cnt = z80_cycles_from_68k() + 2;\r
af37bca8 349 }\r
350 else\r
351 {\r
93f9619e 352 if ((PicoIn.opt & POPT_EN_Z80) && !Pico.m.z80_reset) {\r
f6c49d38 353 pprof_start(m68k);\r
ae214f1c 354 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 355 pprof_end_sub(m68k);\r
356 }\r
af37bca8 357 }\r
358 Pico.m.z80Run = d;\r
7969166e 359 }\r
af37bca8 360}\r
361\r
0ace9b9a 362void NOINLINE ctl_write_z80reset(u32 d)\r
af37bca8 363{\r
364 d&=1; d^=1;\r
ebd70cb5 365 elprintf(EL_BUSREQ, "set_zreset: %i->%i [%u] @%06x", Pico.m.z80_reset, d, SekCyclesDone(), SekPc);\r
af37bca8 366 if (d ^ Pico.m.z80_reset)\r
367 {\r
368 if (d)\r
369 {\r
93f9619e 370 if ((PicoIn.opt & POPT_EN_Z80) && Pico.m.z80Run) {\r
f6c49d38 371 pprof_start(m68k);\r
af37bca8 372 PicoSyncZ80(SekCyclesDone());\r
f6c49d38 373 pprof_end_sub(m68k);\r
374 }\r
af37bca8 375 YM2612ResetChip();\r
376 timers_reset();\r
7969166e 377 }\r
af37bca8 378 else\r
379 {\r
88fd63ad 380 Pico.t.z80c_cnt = z80_cycles_from_68k() + 2;\r
af37bca8 381 z80_reset();\r
7969166e 382 }\r
af37bca8 383 Pico.m.z80_reset = d;\r
7969166e 384 }\r
385}\r
cc68a136 386\r
5d638db0 387static int get_scanline(int is_from_z80);\r
388\r
389static void psg_write_68k(u32 d)\r
390{\r
391 // look for volume write and update if needed\r
392 if ((d & 0x90) == 0x90 && PsndPsgLine < Pico.m.scanline)\r
393 PsndDoPSG(Pico.m.scanline);\r
394\r
395 SN76496Write(d);\r
396}\r
397\r
398static void psg_write_z80(u32 d)\r
399{\r
400 if ((d & 0x90) == 0x90) {\r
401 int scanline = get_scanline(1);\r
402 if (PsndPsgLine < scanline)\r
403 PsndDoPSG(scanline);\r
404 }\r
405\r
406 SN76496Write(d);\r
407}\r
408\r
af37bca8 409// -----------------------------------------------------------------\r
fa1e5e29 410\r
0ace9b9a 411#ifndef _ASM_MEMORY_C\r
412\r
af37bca8 413// cart (save) RAM area (usually 0x200000 - ...)\r
414static u32 PicoRead8_sram(u32 a)\r
415{\r
af37bca8 416 u32 d;\r
88fd63ad 417 if (Pico.sv.start <= a && a <= Pico.sv.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 418 {\r
88fd63ad 419 if (Pico.sv.flags & SRF_EEPROM) {\r
af37bca8 420 d = EEPROM_read();\r
45f2f245 421 if (!(a & 1))\r
422 d >>= 8;\r
423 } else\r
88fd63ad 424 d = *(u8 *)(Pico.sv.data - Pico.sv.start + a);\r
45f2f245 425 elprintf(EL_SRAMIO, "sram r8 [%06x] %02x @ %06x", a, d, SekPc);\r
af37bca8 426 return d;\r
427 }\r
cc68a136 428\r
45f2f245 429 // XXX: this is banking unfriendly\r
af37bca8 430 if (a < Pico.romsize)\r
431 return Pico.rom[a ^ 1];\r
432 \r
433 return m68k_unmapped_read8(a);\r
434}\r
cc68a136 435\r
af37bca8 436static u32 PicoRead16_sram(u32 a)\r
cc68a136 437{\r
af37bca8 438 u32 d;\r
88fd63ad 439 if (Pico.sv.start <= a && a <= Pico.sv.end && (Pico.m.sram_reg & SRR_MAPPED))\r
af37bca8 440 {\r
88fd63ad 441 if (Pico.sv.flags & SRF_EEPROM)\r
af37bca8 442 d = EEPROM_read();\r
45f2f245 443 else {\r
88fd63ad 444 u8 *pm = (u8 *)(Pico.sv.data - Pico.sv.start + a);\r
af37bca8 445 d = pm[0] << 8;\r
446 d |= pm[1];\r
447 }\r
448 elprintf(EL_SRAMIO, "sram r16 [%06x] %04x @ %06x", a, d, SekPc);\r
449 return d;\r
450 }\r
cc68a136 451\r
af37bca8 452 if (a < Pico.romsize)\r
453 return *(u16 *)(Pico.rom + a);\r
cc68a136 454\r
af37bca8 455 return m68k_unmapped_read16(a);\r
456}\r
cc68a136 457\r
0ace9b9a 458#endif // _ASM_MEMORY_C\r
459\r
af37bca8 460static void PicoWrite8_sram(u32 a, u32 d)\r
461{\r
88fd63ad 462 if (a > Pico.sv.end || a < Pico.sv.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
45f2f245 463 m68k_unmapped_write8(a, d);\r
464 return;\r
465 }\r
466\r
467 elprintf(EL_SRAMIO, "sram w8 [%06x] %02x @ %06x", a, d & 0xff, SekPc);\r
88fd63ad 468 if (Pico.sv.flags & SRF_EEPROM)\r
af37bca8 469 {\r
45f2f245 470 EEPROM_write8(a, d);\r
cc68a136 471 }\r
45f2f245 472 else {\r
88fd63ad 473 u8 *pm = (u8 *)(Pico.sv.data - Pico.sv.start + a);\r
af37bca8 474 if (*pm != (u8)d) {\r
88fd63ad 475 Pico.sv.changed = 1;\r
af37bca8 476 *pm = (u8)d;\r
477 }\r
478 }\r
479}\r
cc68a136 480\r
af37bca8 481static void PicoWrite16_sram(u32 a, u32 d)\r
482{\r
88fd63ad 483 if (a > Pico.sv.end || a < Pico.sv.start || !(Pico.m.sram_reg & SRR_MAPPED)) {\r
45f2f245 484 m68k_unmapped_write16(a, d);\r
485 return;\r
486 }\r
487\r
488 elprintf(EL_SRAMIO, "sram w16 [%06x] %04x @ %06x", a, d & 0xffff, SekPc);\r
88fd63ad 489 if (Pico.sv.flags & SRF_EEPROM)\r
45f2f245 490 {\r
491 EEPROM_write16(d);\r
492 }\r
493 else {\r
88fd63ad 494 u8 *pm = (u8 *)(Pico.sv.data - Pico.sv.start + a);\r
1dd0871f 495 if (pm[0] != (u8)(d >> 8)) {\r
88fd63ad 496 Pico.sv.changed = 1;\r
1dd0871f 497 pm[0] = (u8)(d >> 8);\r
498 }\r
499 if (pm[1] != (u8)d) {\r
88fd63ad 500 Pico.sv.changed = 1;\r
1dd0871f 501 pm[1] = (u8)d;\r
45f2f245 502 }\r
503 }\r
af37bca8 504}\r
cc68a136 505\r
af37bca8 506// z80 area (0xa00000 - 0xa0ffff)\r
507// TODO: verify mirrors VDP and bank reg (bank area mirroring verified)\r
508static u32 PicoRead8_z80(u32 a)\r
509{\r
510 u32 d = 0xff;\r
511 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
512 elprintf(EL_ANOMALY, "68k z80 read with no bus! [%06x] @ %06x", a, SekPc);\r
513 // open bus. Pulled down if MegaCD2 is attached.\r
514 return 0;\r
515 }\r
c060a9ab 516\r
af37bca8 517 if ((a & 0x4000) == 0x0000)\r
88fd63ad 518 d = PicoMem.zram[a & 0x1fff];\r
af37bca8 519 else if ((a & 0x6000) == 0x4000) // 0x4000-0x5fff\r
520 d = ym2612_read_local_68k(); \r
521 else\r
522 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
523 return d;\r
524}\r
b542be46 525\r
af37bca8 526static u32 PicoRead16_z80(u32 a)\r
527{\r
528 u32 d = PicoRead8_z80(a);\r
529 return d | (d << 8);\r
530}\r
531\r
532static void PicoWrite8_z80(u32 a, u32 d)\r
533{\r
534 if ((Pico.m.z80Run & 1) || Pico.m.z80_reset) {\r
535 // verified on real hw\r
536 elprintf(EL_ANOMALY, "68k z80 write with no bus or reset! [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
537 return;\r
538 }\r
539\r
540 if ((a & 0x4000) == 0x0000) { // z80 RAM\r
88fd63ad 541 PicoMem.zram[a & 0x1fff] = (u8)d;\r
af37bca8 542 return;\r
543 }\r
544 if ((a & 0x6000) == 0x4000) { // FM Sound\r
93f9619e 545 if (PicoIn.opt & POPT_EN_FM)\r
546 Pico.m.status |= ym2612_write_local(a & 3, d & 0xff, 0) & 1;\r
af37bca8 547 return;\r
548 }\r
549 // TODO: probably other VDP access too? Maybe more mirrors?\r
550 if ((a & 0x7ff9) == 0x7f11) { // PSG Sound\r
5d638db0 551 psg_write_68k(d);\r
af37bca8 552 return;\r
553 }\r
af37bca8 554 if ((a & 0x7f00) == 0x6000) // Z80 BANK register\r
555 {\r
556 Pico.m.z80_bank68k >>= 1;\r
557 Pico.m.z80_bank68k |= d << 8;\r
558 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
559 elprintf(EL_Z80BNK, "z80 bank=%06x", Pico.m.z80_bank68k << 15);\r
560 return;\r
cc68a136 561 }\r
af37bca8 562 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @ %06x", a, d&0xff, SekPc);\r
cc68a136 563}\r
564\r
af37bca8 565static void PicoWrite16_z80(u32 a, u32 d)\r
cc68a136 566{\r
af37bca8 567 // for RAM, only most significant byte is sent\r
568 // TODO: verify remaining accesses\r
569 PicoWrite8_z80(a, d >> 8);\r
570}\r
cc68a136 571\r
0ace9b9a 572#ifndef _ASM_MEMORY_C\r
573\r
af37bca8 574// IO/control area (0xa10000 - 0xa1ffff)\r
575u32 PicoRead8_io(u32 a)\r
576{\r
577 u32 d;\r
cc68a136 578\r
af37bca8 579 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
580 d = io_ports_read(a);\r
cc68a136 581 goto end;\r
582 }\r
cc68a136 583\r
af37bca8 584 // faking open bus (MegaCD pulldowns don't work here curiously)\r
585 d = Pico.m.rotate++;\r
586 d ^= d << 6;\r
cc68a136 587\r
5e89f0f5 588 if ((a & 0xfc00) == 0x1000) {\r
589 // bit8 seems to be readable in this range\r
590 if (!(a & 1))\r
591 d &= ~0x01;\r
cc68a136 592\r
5e89f0f5 593 if ((a & 0xff01) == 0x1100) { // z80 busreq (verified)\r
594 d |= (Pico.m.z80Run | Pico.m.z80_reset) & 1;\r
ebd70cb5 595 elprintf(EL_BUSREQ, "get_zrun: %02x [%u] @%06x", d, SekCyclesDone(), SekPc);\r
5e89f0f5 596 }\r
af37bca8 597 goto end;\r
cc68a136 598 }\r
af37bca8 599\r
93f9619e 600 d = PicoRead8_32x(a);\r
be2c4208 601\r
af37bca8 602end:\r
cc68a136 603 return d;\r
604}\r
605\r
af37bca8 606u32 PicoRead16_io(u32 a)\r
cc68a136 607{\r
af37bca8 608 u32 d;\r
cc68a136 609\r
af37bca8 610 if ((a & 0xffe0) == 0x0000) { // I/O ports\r
611 d = io_ports_read(a);\r
bdd6a009 612 d |= d << 8;\r
cc68a136 613 goto end;\r
614 }\r
615\r
af37bca8 616 // faking open bus\r
617 d = (Pico.m.rotate += 0x41);\r
618 d ^= (d << 5) ^ (d << 8);\r
cc68a136 619\r
af37bca8 620 // bit8 seems to be readable in this range\r
5e89f0f5 621 if ((a & 0xfc00) == 0x1000) {\r
af37bca8 622 d &= ~0x0100;\r
cc68a136 623\r
5e89f0f5 624 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
625 d |= ((Pico.m.z80Run | Pico.m.z80_reset) & 1) << 8;\r
ebd70cb5 626 elprintf(EL_BUSREQ, "get_zrun: %04x [%u] @%06x", d, SekCyclesDone(), SekPc);\r
5e89f0f5 627 }\r
af37bca8 628 goto end;\r
cc68a136 629 }\r
af37bca8 630\r
93f9619e 631 d = PicoRead16_32x(a);\r
be2c4208 632\r
af37bca8 633end:\r
cc68a136 634 return d;\r
635}\r
cc68a136 636\r
af37bca8 637void PicoWrite8_io(u32 a, u32 d)\r
638{\r
639 if ((a & 0xffe1) == 0x0001) { // I/O ports (verified: only LSB!)\r
640 io_ports_write(a, d);\r
641 return;\r
642 }\r
643 if ((a & 0xff01) == 0x1100) { // z80 busreq\r
644 ctl_write_z80busreq(d);\r
645 return;\r
646 }\r
647 if ((a & 0xff01) == 0x1200) { // z80 reset\r
648 ctl_write_z80reset(d);\r
649 return;\r
650 }\r
651 if (a == 0xa130f1) { // sram access register\r
652 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 653 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
654 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 655 return;\r
656 }\r
93f9619e 657 PicoWrite8_32x(a, d);\r
af37bca8 658}\r
cc68a136 659\r
af37bca8 660void PicoWrite16_io(u32 a, u32 d)\r
cc68a136 661{\r
af37bca8 662 if ((a & 0xffe0) == 0x0000) { // I/O ports (verified: only LSB!)\r
663 io_ports_write(a, d);\r
664 return;\r
665 }\r
666 if ((a & 0xff00) == 0x1100) { // z80 busreq\r
667 ctl_write_z80busreq(d >> 8);\r
668 return;\r
669 }\r
670 if ((a & 0xff00) == 0x1200) { // z80 reset\r
671 ctl_write_z80reset(d >> 8);\r
672 return;\r
673 }\r
674 if (a == 0xa130f0) { // sram access register\r
675 elprintf(EL_SRAMIO, "sram reg=%02x", d);\r
45f2f245 676 Pico.m.sram_reg &= ~(SRR_MAPPED|SRR_READONLY);\r
677 Pico.m.sram_reg |= (u8)(d & 3);\r
af37bca8 678 return;\r
679 }\r
93f9619e 680 PicoWrite16_32x(a, d);\r
af37bca8 681}\r
cc68a136 682\r
0ace9b9a 683#endif // _ASM_MEMORY_C\r
684\r
af37bca8 685// VDP area (0xc00000 - 0xdfffff)\r
686// TODO: verify if lower byte goes to PSG on word writes\r
75b84e4b 687u32 PicoRead8_vdp(u32 a)\r
af37bca8 688{\r
75b84e4b 689 if ((a & 0x00f0) == 0x0000) {\r
690 switch (a & 0x0d)\r
691 {\r
692 case 0x00: return PicoVideoRead8DataH();\r
693 case 0x01: return PicoVideoRead8DataL();\r
694 case 0x04: return PicoVideoRead8CtlH();\r
695 case 0x05: return PicoVideoRead8CtlL();\r
696 case 0x08:\r
697 case 0x0c: return PicoVideoRead8HV_H();\r
698 case 0x09:\r
699 case 0x0d: return PicoVideoRead8HV_L();\r
700 }\r
701 }\r
cc68a136 702\r
af37bca8 703 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
704 return 0;\r
cc68a136 705}\r
706\r
af37bca8 707static u32 PicoRead16_vdp(u32 a)\r
cc68a136 708{\r
af37bca8 709 if ((a & 0x00e0) == 0x0000)\r
710 return PicoVideoRead(a);\r
cc68a136 711\r
af37bca8 712 elprintf(EL_UIO|EL_ANOMALY, "68k bad read [%06x] @%06x", a, SekPc);\r
713 return 0;\r
cc68a136 714}\r
715\r
af37bca8 716static void PicoWrite8_vdp(u32 a, u32 d)\r
cc68a136 717{\r
af37bca8 718 if ((a & 0x00f9) == 0x0011) { // PSG Sound\r
5d638db0 719 psg_write_68k(d);\r
cc68a136 720 return;\r
721 }\r
af37bca8 722 if ((a & 0x00e0) == 0x0000) {\r
723 d &= 0xff;\r
724 PicoVideoWrite(a, d | (d << 8));\r
b542be46 725 return;\r
726 }\r
727\r
af37bca8 728 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %02x @%06x", a, d & 0xff, SekPc);\r
cc68a136 729}\r
730\r
af37bca8 731static void PicoWrite16_vdp(u32 a, u32 d)\r
732{\r
5d638db0 733 if ((a & 0x00f9) == 0x0010) // PSG Sound\r
734 psg_write_68k(d);\r
af37bca8 735 if ((a & 0x00e0) == 0x0000) {\r
736 PicoVideoWrite(a, d);\r
737 return;\r
738 }\r
739\r
740 elprintf(EL_UIO|EL_ANOMALY, "68k bad write [%06x] %04x @%06x", a, d & 0xffff, SekPc);\r
741}\r
cc68a136 742\r
743// -----------------------------------------------------------------\r
f53f286a 744\r
9037e45d 745#ifdef EMU_M68K\r
746static void m68k_mem_setup(void);\r
747#endif\r
748\r
f8ef8ff7 749PICO_INTERNAL void PicoMemSetup(void)\r
750{\r
88fd63ad 751 int mask, rs, sstart, a;\r
af37bca8 752\r
753 // setup the memory map\r
754 cpu68k_map_set(m68k_read8_map, 0x000000, 0xffffff, m68k_unmapped_read8, 1);\r
755 cpu68k_map_set(m68k_read16_map, 0x000000, 0xffffff, m68k_unmapped_read16, 1);\r
756 cpu68k_map_set(m68k_write8_map, 0x000000, 0xffffff, m68k_unmapped_write8, 1);\r
757 cpu68k_map_set(m68k_write16_map, 0x000000, 0xffffff, m68k_unmapped_write16, 1);\r
758\r
759 // ROM\r
760 // align to bank size. We know ROM loader allocated enough for this\r
761 mask = (1 << M68K_MEM_SHIFT) - 1;\r
762 rs = (Pico.romsize + mask) & ~mask;\r
763 cpu68k_map_set(m68k_read8_map, 0x000000, rs - 1, Pico.rom, 0);\r
764 cpu68k_map_set(m68k_read16_map, 0x000000, rs - 1, Pico.rom, 0);\r
765\r
766 // Common case of on-cart (save) RAM, usually at 0x200000-...\r
88fd63ad 767 if ((Pico.sv.flags & SRF_ENABLED) && Pico.sv.data != NULL) {\r
768 sstart = Pico.sv.start;\r
769 rs = Pico.sv.end - sstart;\r
af37bca8 770 rs = (rs + mask) & ~mask;\r
88fd63ad 771 if (sstart + rs >= 0x1000000)\r
772 rs = 0x1000000 - sstart;\r
773 cpu68k_map_set(m68k_read8_map, sstart, sstart + rs - 1, PicoRead8_sram, 1);\r
774 cpu68k_map_set(m68k_read16_map, sstart, sstart + rs - 1, PicoRead16_sram, 1);\r
775 cpu68k_map_set(m68k_write8_map, sstart, sstart + rs - 1, PicoWrite8_sram, 1);\r
776 cpu68k_map_set(m68k_write16_map, sstart, sstart + rs - 1, PicoWrite16_sram, 1);\r
af37bca8 777 }\r
778\r
779 // Z80 region\r
780 cpu68k_map_set(m68k_read8_map, 0xa00000, 0xa0ffff, PicoRead8_z80, 1);\r
781 cpu68k_map_set(m68k_read16_map, 0xa00000, 0xa0ffff, PicoRead16_z80, 1);\r
782 cpu68k_map_set(m68k_write8_map, 0xa00000, 0xa0ffff, PicoWrite8_z80, 1);\r
783 cpu68k_map_set(m68k_write16_map, 0xa00000, 0xa0ffff, PicoWrite16_z80, 1);\r
784\r
785 // IO/control region\r
786 cpu68k_map_set(m68k_read8_map, 0xa10000, 0xa1ffff, PicoRead8_io, 1);\r
787 cpu68k_map_set(m68k_read16_map, 0xa10000, 0xa1ffff, PicoRead16_io, 1);\r
788 cpu68k_map_set(m68k_write8_map, 0xa10000, 0xa1ffff, PicoWrite8_io, 1);\r
789 cpu68k_map_set(m68k_write16_map, 0xa10000, 0xa1ffff, PicoWrite16_io, 1);\r
790\r
791 // VDP region\r
792 for (a = 0xc00000; a < 0xe00000; a += 0x010000) {\r
793 if ((a & 0xe700e0) != 0xc00000)\r
794 continue;\r
795 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoRead8_vdp, 1);\r
796 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoRead16_vdp, 1);\r
797 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoWrite8_vdp, 1);\r
798 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoWrite16_vdp, 1);\r
799 }\r
800\r
801 // RAM and it's mirrors\r
802 for (a = 0xe00000; a < 0x1000000; a += 0x010000) {\r
88fd63ad 803 cpu68k_map_set(m68k_read8_map, a, a + 0xffff, PicoMem.ram, 0);\r
804 cpu68k_map_set(m68k_read16_map, a, a + 0xffff, PicoMem.ram, 0);\r
805 cpu68k_map_set(m68k_write8_map, a, a + 0xffff, PicoMem.ram, 0);\r
806 cpu68k_map_set(m68k_write16_map, a, a + 0xffff, PicoMem.ram, 0);\r
af37bca8 807 }\r
808\r
cc68a136 809 // Setup memory callbacks:\r
70357ce5 810#ifdef EMU_C68K\r
5e89f0f5 811 PicoCpuCM68k.read8 = (void *)m68k_read8_map;\r
812 PicoCpuCM68k.read16 = (void *)m68k_read16_map;\r
813 PicoCpuCM68k.read32 = (void *)m68k_read16_map;\r
814 PicoCpuCM68k.write8 = (void *)m68k_write8_map;\r
815 PicoCpuCM68k.write16 = (void *)m68k_write16_map;\r
816 PicoCpuCM68k.write32 = (void *)m68k_write16_map;\r
817 PicoCpuCM68k.checkpc = NULL; /* unused */\r
818 PicoCpuCM68k.fetch8 = NULL;\r
819 PicoCpuCM68k.fetch16 = NULL;\r
820 PicoCpuCM68k.fetch32 = NULL;\r
cc68a136 821#endif\r
70357ce5 822#ifdef EMU_F68K\r
af37bca8 823 PicoCpuFM68k.read_byte = m68k_read8;\r
824 PicoCpuFM68k.read_word = m68k_read16;\r
825 PicoCpuFM68k.read_long = m68k_read32;\r
826 PicoCpuFM68k.write_byte = m68k_write8;\r
827 PicoCpuFM68k.write_word = m68k_write16;\r
828 PicoCpuFM68k.write_long = m68k_write32;\r
3aa1e148 829\r
830 // setup FAME fetchmap\r
831 {\r
832 int i;\r
9037e45d 833 // by default, point everything to first 64k of ROM\r
c6b118c0 834 for (i = 0; i < M68K_FETCHBANK1 * 0xe0 / 0x100; i++)\r
be26eb23 835 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom - (i<<(24-FAMEC_FETCHBITS));\r
3aa1e148 836 // now real ROM\r
837 for (i = 0; i < M68K_FETCHBANK1 && (i<<(24-FAMEC_FETCHBITS)) < Pico.romsize; i++)\r
be26eb23 838 PicoCpuFM68k.Fetch[i] = (unsigned long)Pico.rom;\r
c6b118c0 839 // RAM already set\r
3aa1e148 840 }\r
70357ce5 841#endif\r
9037e45d 842#ifdef EMU_M68K\r
843 m68k_mem_setup();\r
844#endif\r
c8d1e9b6 845\r
846 z80_mem_setup();\r
cc68a136 847}\r
848\r
cc68a136 849#ifdef EMU_M68K\r
9037e45d 850unsigned int (*pm68k_read_memory_8) (unsigned int address) = NULL;\r
851unsigned int (*pm68k_read_memory_16)(unsigned int address) = NULL;\r
852unsigned int (*pm68k_read_memory_32)(unsigned int address) = NULL;\r
853void (*pm68k_write_memory_8) (unsigned int address, unsigned char value) = NULL;\r
854void (*pm68k_write_memory_16)(unsigned int address, unsigned short value) = NULL;\r
855void (*pm68k_write_memory_32)(unsigned int address, unsigned int value) = NULL;\r
cc68a136 856\r
9037e45d 857/* it appears that Musashi doesn't always mask the unused bits */\r
858unsigned int m68k_read_memory_8 (unsigned int address) { return pm68k_read_memory_8 (address) & 0xff; }\r
859unsigned int m68k_read_memory_16(unsigned int address) { return pm68k_read_memory_16(address) & 0xffff; }\r
860unsigned int m68k_read_memory_32(unsigned int address) { return pm68k_read_memory_32(address); }\r
861void m68k_write_memory_8 (unsigned int address, unsigned int value) { pm68k_write_memory_8 (address, (u8)value); }\r
862void m68k_write_memory_16(unsigned int address, unsigned int value) { pm68k_write_memory_16(address,(u16)value); }\r
863void m68k_write_memory_32(unsigned int address, unsigned int value) { pm68k_write_memory_32(address, value); }\r
9037e45d 864\r
865static void m68k_mem_setup(void)\r
866{\r
af37bca8 867 pm68k_read_memory_8 = m68k_read8;\r
868 pm68k_read_memory_16 = m68k_read16;\r
869 pm68k_read_memory_32 = m68k_read32;\r
870 pm68k_write_memory_8 = m68k_write8;\r
871 pm68k_write_memory_16 = m68k_write16;\r
872 pm68k_write_memory_32 = m68k_write32;\r
cc68a136 873}\r
cc68a136 874#endif // EMU_M68K\r
875\r
876\r
4b9c5888 877// -----------------------------------------------------------------\r
878\r
4b9c5888 879static int get_scanline(int is_from_z80)\r
880{\r
881 if (is_from_z80) {\r
3162a710 882 int mclk_z80 = z80_cyclesDone() * 15;\r
88fd63ad 883 int mclk_line = Pico.t.z80_scanline * 488 * 7;\r
3162a710 884 while (mclk_z80 - mclk_line >= 488 * 7)\r
88fd63ad 885 Pico.t.z80_scanline++, mclk_line += 488 * 7;\r
886 return Pico.t.z80_scanline;\r
4b9c5888 887 }\r
888\r
2aa27095 889 return Pico.m.scanline;\r
4b9c5888 890}\r
891\r
48dc74f2 892/* probably should not be in this file, but it's near related code here */\r
43e6eaad 893void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new)\r
894{\r
895 int xcycles = z80_cycles << 8;\r
896\r
897 /* check for overflows */\r
898 if ((mode_old & 4) && xcycles > timer_a_next_oflow)\r
899 ym2612.OPN.ST.status |= 1;\r
900\r
901 if ((mode_old & 8) && xcycles > timer_b_next_oflow)\r
902 ym2612.OPN.ST.status |= 2;\r
903\r
904 /* update timer a */\r
905 if (mode_old & 1)\r
e53704e6 906 while (xcycles > timer_a_next_oflow)\r
43e6eaad 907 timer_a_next_oflow += timer_a_step;\r
908\r
909 if ((mode_old ^ mode_new) & 1) // turning on/off\r
910 {\r
48dc74f2 911 if (mode_old & 1)\r
e53704e6 912 timer_a_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 913 else\r
48dc74f2 914 timer_a_next_oflow = xcycles + timer_a_step;\r
43e6eaad 915 }\r
916 if (mode_new & 1)\r
917 elprintf(EL_YMTIMER, "timer a upd to %i @ %i", timer_a_next_oflow>>8, z80_cycles);\r
918\r
919 /* update timer b */\r
920 if (mode_old & 2)\r
e53704e6 921 while (xcycles > timer_b_next_oflow)\r
43e6eaad 922 timer_b_next_oflow += timer_b_step;\r
923\r
924 if ((mode_old ^ mode_new) & 2)\r
925 {\r
48dc74f2 926 if (mode_old & 2)\r
e53704e6 927 timer_b_next_oflow = TIMER_NO_OFLOW;\r
43e6eaad 928 else\r
48dc74f2 929 timer_b_next_oflow = xcycles + timer_b_step;\r
43e6eaad 930 }\r
931 if (mode_new & 2)\r
932 elprintf(EL_YMTIMER, "timer b upd to %i @ %i", timer_b_next_oflow>>8, z80_cycles);\r
933}\r
934\r
4b9c5888 935// ym2612 DAC and timer I/O handlers for z80\r
af37bca8 936static int ym2612_write_local(u32 a, u32 d, int is_from_z80)\r
4b9c5888 937{\r
938 int addr;\r
939\r
940 a &= 3;\r
941 if (a == 1 && ym2612.OPN.ST.address == 0x2a) /* DAC data */\r
942 {\r
943 int scanline = get_scanline(is_from_z80);\r
944 //elprintf(EL_STATUS, "%03i -> %03i dac w %08x z80 %i", PsndDacLine, scanline, d, is_from_z80);\r
945 ym2612.dacout = ((int)d - 0x80) << 6;\r
4f2cdbf5 946 if (ym2612.dacen)\r
4b9c5888 947 PsndDoDAC(scanline);\r
948 return 0;\r
949 }\r
950\r
951 switch (a)\r
952 {\r
953 case 0: /* address port 0 */\r
954 ym2612.OPN.ST.address = d;\r
955 ym2612.addr_A1 = 0;\r
956#ifdef __GP2X__\r
93f9619e 957 if (PicoIn.opt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
4b9c5888 958#endif\r
959 return 0;\r
960\r
961 case 1: /* data port 0 */\r
962 if (ym2612.addr_A1 != 0)\r
963 return 0;\r
964\r
965 addr = ym2612.OPN.ST.address;\r
966 ym2612.REGS[addr] = d;\r
967\r
968 switch (addr)\r
969 {\r
970 case 0x24: // timer A High 8\r
971 case 0x25: { // timer A Low 2\r
972 int TAnew = (addr == 0x24) ? ((ym2612.OPN.ST.TA & 0x03)|(((int)d)<<2))\r
973 : ((ym2612.OPN.ST.TA & 0x3fc)|(d&3));\r
974 if (ym2612.OPN.ST.TA != TAnew)\r
975 {\r
976 //elprintf(EL_STATUS, "timer a set %i", TAnew);\r
977 ym2612.OPN.ST.TA = TAnew;\r
e53704e6 978 //ym2612.OPN.ST.TAC = (1024-TAnew)*18;\r
4b9c5888 979 //ym2612.OPN.ST.TAT = 0;\r
48dc74f2 980 timer_a_step = TIMER_A_TICK_ZCYCLES * (1024 - TAnew);\r
43e6eaad 981 if (ym2612.OPN.ST.mode & 1) {\r
48dc74f2 982 // this is not right, should really be done on overflow only\r
ae214f1c 983 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
4b9c5888 984 timer_a_next_oflow = (cycles << 8) + timer_a_step;\r
4b9c5888 985 }\r
43e6eaad 986 elprintf(EL_YMTIMER, "timer a set to %i, %i", 1024 - TAnew, timer_a_next_oflow>>8);\r
4b9c5888 987 }\r
988 return 0;\r
989 }\r
990 case 0x26: // timer B\r
991 if (ym2612.OPN.ST.TB != d) {\r
992 //elprintf(EL_STATUS, "timer b set %i", d);\r
993 ym2612.OPN.ST.TB = d;\r
e53704e6 994 //ym2612.OPN.ST.TBC = (256-d) * 288;\r
4b9c5888 995 //ym2612.OPN.ST.TBT = 0;\r
48dc74f2 996 timer_b_step = TIMER_B_TICK_ZCYCLES * (256 - d); // 262800\r
43e6eaad 997 if (ym2612.OPN.ST.mode & 2) {\r
ae214f1c 998 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 999 timer_b_next_oflow = (cycles << 8) + timer_b_step;\r
1000 }\r
1001 elprintf(EL_YMTIMER, "timer b set to %i, %i", 256 - d, timer_b_next_oflow>>8);\r
4b9c5888 1002 }\r
1003 return 0;\r
1004 case 0x27: { /* mode, timer control */\r
1005 int old_mode = ym2612.OPN.ST.mode;\r
ae214f1c 1006 int cycles = is_from_z80 ? z80_cyclesDone() : z80_cycles_from_68k();\r
43e6eaad 1007 ym2612.OPN.ST.mode = d;\r
4b9c5888 1008\r
43e6eaad 1009 elprintf(EL_YMTIMER, "st mode %02x", d);\r
1010 ym2612_sync_timers(cycles, old_mode, d);\r
4b9c5888 1011\r
43e6eaad 1012 /* reset Timer a flag */\r
1013 if (d & 0x10)\r
1014 ym2612.OPN.ST.status &= ~1;\r
4b9c5888 1015\r
1016 /* reset Timer b flag */\r
1017 if (d & 0x20)\r
1018 ym2612.OPN.ST.status &= ~2;\r
1019\r
43e6eaad 1020 if ((d ^ old_mode) & 0xc0) {\r
4b9c5888 1021#ifdef __GP2X__\r
93f9619e 1022 if (PicoIn.opt & POPT_EXT_FM) return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
4b9c5888 1023#endif\r
43e6eaad 1024 return 1;\r
1025 }\r
4b9c5888 1026 return 0;\r
1027 }\r
1028 case 0x2b: { /* DAC Sel (YM2612) */\r
1029 int scanline = get_scanline(is_from_z80);\r
4f2cdbf5 1030 if (ym2612.dacen != (d & 0x80)) {\r
1031 ym2612.dacen = d & 0x80;\r
1032 PsndDacLine = scanline;\r
1033 }\r
4b9c5888 1034#ifdef __GP2X__\r
93f9619e 1035 if (PicoIn.opt & POPT_EXT_FM) YM2612Write_940(a, d, scanline);\r
4b9c5888 1036#endif\r
1037 return 0;\r
1038 }\r
1039 }\r
1040 break;\r
1041\r
1042 case 2: /* address port 1 */\r
1043 ym2612.OPN.ST.address = d;\r
1044 ym2612.addr_A1 = 1;\r
1045#ifdef __GP2X__\r
93f9619e 1046 if (PicoIn.opt & POPT_EXT_FM) YM2612Write_940(a, d, -1);\r
4b9c5888 1047#endif\r
1048 return 0;\r
1049\r
1050 case 3: /* data port 1 */\r
1051 if (ym2612.addr_A1 != 1)\r
1052 return 0;\r
1053\r
1054 addr = ym2612.OPN.ST.address | 0x100;\r
1055 ym2612.REGS[addr] = d;\r
1056 break;\r
1057 }\r
1058\r
1059#ifdef __GP2X__\r
93f9619e 1060 if (PicoIn.opt & POPT_EXT_FM)\r
4b9c5888 1061 return YM2612Write_940(a, d, get_scanline(is_from_z80));\r
1062#endif\r
1063 return YM2612Write_(a, d);\r
1064}\r
1065\r
453d2a6e 1066\r
43e6eaad 1067#define ym2612_read_local() \\r
1068 if (xcycles >= timer_a_next_oflow) \\r
1069 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 1; \\r
1070 if (xcycles >= timer_b_next_oflow) \\r
1071 ym2612.OPN.ST.status |= (ym2612.OPN.ST.mode >> 2) & 2\r
1072\r
553c3eaa 1073static u32 ym2612_read_local_z80(void)\r
4b9c5888 1074{\r
1075 int xcycles = z80_cyclesDone() << 8;\r
4b9c5888 1076\r
43e6eaad 1077 ym2612_read_local();\r
1078\r
1079 elprintf(EL_YMTIMER, "timer z80 read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1080 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
1081 return ym2612.OPN.ST.status;\r
1082}\r
1083\r
af37bca8 1084static u32 ym2612_read_local_68k(void)\r
43e6eaad 1085{\r
ae214f1c 1086 int xcycles = z80_cycles_from_68k() << 8;\r
43e6eaad 1087\r
1088 ym2612_read_local();\r
1089\r
1090 elprintf(EL_YMTIMER, "timer 68k read %i, sched %i, %i @ %i|%i", ym2612.OPN.ST.status,\r
1091 timer_a_next_oflow>>8, timer_b_next_oflow>>8, xcycles >> 8, (xcycles >> 8) / 228);\r
4b9c5888 1092 return ym2612.OPN.ST.status;\r
1093}\r
1094\r
d2721b08 1095void ym2612_pack_state(void)\r
1096{\r
e53704e6 1097 // timers are saved as tick counts, in 16.16 int format\r
1098 int tac, tat = 0, tbc, tbt = 0;\r
1099 tac = 1024 - ym2612.OPN.ST.TA;\r
1100 tbc = 256 - ym2612.OPN.ST.TB;\r
1101 if (timer_a_next_oflow != TIMER_NO_OFLOW)\r
1102 tat = (int)((double)(timer_a_step - timer_a_next_oflow) / (double)timer_a_step * tac * 65536);\r
1103 if (timer_b_next_oflow != TIMER_NO_OFLOW)\r
1104 tbt = (int)((double)(timer_b_step - timer_b_next_oflow) / (double)timer_b_step * tbc * 65536);\r
1105 elprintf(EL_YMTIMER, "save: timer a %i/%i", tat >> 16, tac);\r
1106 elprintf(EL_YMTIMER, "save: timer b %i/%i", tbt >> 16, tbc);\r
1107\r
d2721b08 1108#ifdef __GP2X__\r
93f9619e 1109 if (PicoIn.opt & POPT_EXT_FM)\r
e4fb433c 1110 YM2612PicoStateSave2_940(tat, tbt);\r
d2721b08 1111 else\r
1112#endif\r
e53704e6 1113 YM2612PicoStateSave2(tat, tbt);\r
d2721b08 1114}\r
1115\r
453d2a6e 1116void ym2612_unpack_state(void)\r
1117{\r
e53704e6 1118 int i, ret, tac, tat, tbc, tbt;\r
453d2a6e 1119 YM2612PicoStateLoad();\r
1120\r
1121 // feed all the registers and update internal state\r
db49317b 1122 for (i = 0x20; i < 0xA0; i++) {\r
453d2a6e 1123 ym2612_write_local(0, i, 0);\r
1124 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1125 }\r
db49317b 1126 for (i = 0x30; i < 0xA0; i++) {\r
1127 ym2612_write_local(2, i, 0);\r
1128 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1129 }\r
1130 for (i = 0xAF; i >= 0xA0; i--) { // must apply backwards\r
1131 ym2612_write_local(2, i, 0);\r
1132 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1133 ym2612_write_local(0, i, 0);\r
1134 ym2612_write_local(1, ym2612.REGS[i], 0);\r
1135 }\r
1136 for (i = 0xB0; i < 0xB8; i++) {\r
1137 ym2612_write_local(0, i, 0);\r
1138 ym2612_write_local(1, ym2612.REGS[i], 0);\r
453d2a6e 1139 ym2612_write_local(2, i, 0);\r
1140 ym2612_write_local(3, ym2612.REGS[i|0x100], 0);\r
1141 }\r
d2721b08 1142\r
1143#ifdef __GP2X__\r
93f9619e 1144 if (PicoIn.opt & POPT_EXT_FM)\r
e4fb433c 1145 ret = YM2612PicoStateLoad2_940(&tat, &tbt);\r
d2721b08 1146 else\r
1147#endif\r
1148 ret = YM2612PicoStateLoad2(&tat, &tbt);\r
db49317b 1149 if (ret != 0) {\r
1150 elprintf(EL_STATUS, "old ym2612 state");\r
1151 return; // no saved timers\r
1152 }\r
e53704e6 1153\r
1154 tac = (1024 - ym2612.OPN.ST.TA) << 16;\r
1155 tbc = (256 - ym2612.OPN.ST.TB) << 16;\r
1156 if (ym2612.OPN.ST.mode & 1)\r
48dc74f2 1157 timer_a_next_oflow = (int)((double)(tac - tat) / (double)tac * timer_a_step);\r
e53704e6 1158 else\r
1159 timer_a_next_oflow = TIMER_NO_OFLOW;\r
1160 if (ym2612.OPN.ST.mode & 2)\r
48dc74f2 1161 timer_b_next_oflow = (int)((double)(tbc - tbt) / (double)tbc * timer_b_step);\r
e53704e6 1162 else\r
1163 timer_b_next_oflow = TIMER_NO_OFLOW;\r
1164 elprintf(EL_YMTIMER, "load: %i/%i, timer_a_next_oflow %i", tat>>16, tac>>16, timer_a_next_oflow >> 8);\r
1165 elprintf(EL_YMTIMER, "load: %i/%i, timer_b_next_oflow %i", tbt>>16, tbc>>16, timer_b_next_oflow >> 8);\r
453d2a6e 1166}\r
1167\r
f3a57b2d 1168#if defined(NO_32X) && defined(_ASM_MEMORY_C)\r
1169// referenced by asm code\r
1170u32 PicoRead8_32x(u32 a) { return 0; }\r
1171u32 PicoRead16_32x(u32 a) { return 0; }\r
1172void PicoWrite8_32x(u32 a, u32 d) {}\r
1173void PicoWrite16_32x(u32 a, u32 d) {}\r
1174#endif\r
1175\r
cc68a136 1176// -----------------------------------------------------------------\r
1177// z80 memhandlers\r
1178\r
553c3eaa 1179static unsigned char z80_md_vdp_read(unsigned short a)\r
cc68a136 1180{\r
d1b8bcc6 1181 z80_subCLeft(2);\r
1182\r
75b84e4b 1183 if ((a & 0x00f0) == 0x0000) {\r
1184 switch (a & 0x0d)\r
1185 {\r
1186 case 0x00: return PicoVideoRead8DataH();\r
1187 case 0x01: return PicoVideoRead8DataL();\r
1188 case 0x04: return PicoVideoRead8CtlH();\r
1189 case 0x05: return PicoVideoRead8CtlL();\r
1190 case 0x08:\r
1191 case 0x0c: return get_scanline(1); // FIXME: make it proper\r
1192 case 0x09:\r
1193 case 0x0d: return Pico.m.rotate++;\r
1194 }\r
1195 }\r
b0e08dff 1196\r
c8d1e9b6 1197 elprintf(EL_ANOMALY, "z80 invalid r8 [%06x] %02x", a, 0xff);\r
1198 return 0xff;\r
1199}\r
cc68a136 1200\r
553c3eaa 1201static unsigned char z80_md_bank_read(unsigned short a)\r
c8d1e9b6 1202{\r
c8d1e9b6 1203 unsigned int addr68k;\r
1204 unsigned char ret;\r
cc68a136 1205\r
d1b8bcc6 1206 z80_subCLeft(3);\r
1207\r
1208 addr68k = Pico.m.z80_bank68k << 15;\r
1209 addr68k |= a & 0x7fff;\r
c8d1e9b6 1210\r
af37bca8 1211 ret = m68k_read8(addr68k);\r
cc68a136 1212\r
c8d1e9b6 1213 elprintf(EL_Z80BNK, "z80->68k r8 [%06x] %02x", addr68k, ret);\r
cc68a136 1214 return ret;\r
1215}\r
1216\r
553c3eaa 1217static void z80_md_ym2612_write(unsigned int a, unsigned char data)\r
cc68a136 1218{\r
93f9619e 1219 if (PicoIn.opt & POPT_EN_FM)\r
1220 Pico.m.status |= ym2612_write_local(a, data, 1) & 1;\r
c8d1e9b6 1221}\r
cc68a136 1222\r
553c3eaa 1223static void z80_md_vdp_br_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1224{\r
c8d1e9b6 1225 if ((a&0xfff9) == 0x7f11) // 7f11 7f13 7f15 7f17\r
cc68a136 1226 {\r
5d638db0 1227 psg_write_z80(data);\r
cc68a136 1228 return;\r
1229 }\r
b0e08dff 1230 // at least VDP data writes hang my machine\r
cc68a136 1231\r
c8d1e9b6 1232 if ((a>>8) == 0x60)\r
cc68a136 1233 {\r
c8d1e9b6 1234 Pico.m.z80_bank68k >>= 1;\r
1235 Pico.m.z80_bank68k |= data << 8;\r
1236 Pico.m.z80_bank68k &= 0x1ff; // 9 bits and filled in the new top one\r
cc68a136 1237 return;\r
1238 }\r
1239\r
c8d1e9b6 1240 elprintf(EL_ANOMALY, "z80 invalid w8 [%06x] %02x", a, data);\r
1241}\r
cc68a136 1242\r
553c3eaa 1243static void z80_md_bank_write(unsigned int a, unsigned char data)\r
c8d1e9b6 1244{\r
c8d1e9b6 1245 unsigned int addr68k;\r
69996cb7 1246\r
c8d1e9b6 1247 addr68k = Pico.m.z80_bank68k << 15;\r
1248 addr68k += a & 0x7fff;\r
1249\r
1250 elprintf(EL_Z80BNK, "z80->68k w8 [%06x] %02x", addr68k, data);\r
af37bca8 1251 m68k_write8(addr68k, data);\r
cc68a136 1252}\r
1253\r
c8d1e9b6 1254// -----------------------------------------------------------------\r
1255\r
1256static unsigned char z80_md_in(unsigned short p)\r
a4221917 1257{\r
c8d1e9b6 1258 elprintf(EL_ANOMALY, "Z80 port %04x read", p);\r
1259 return 0xff;\r
a4221917 1260}\r
1261\r
c8d1e9b6 1262static void z80_md_out(unsigned short p, unsigned char d)\r
cc68a136 1263{\r
c8d1e9b6 1264 elprintf(EL_ANOMALY, "Z80 port %04x write %02x", p, d);\r
cc68a136 1265}\r
c8d1e9b6 1266\r
af37bca8 1267static void z80_mem_setup(void)\r
c8d1e9b6 1268{\r
88fd63ad 1269 z80_map_set(z80_read_map, 0x0000, 0x1fff, PicoMem.zram, 0);\r
1270 z80_map_set(z80_read_map, 0x2000, 0x3fff, PicoMem.zram, 0);\r
c8d1e9b6 1271 z80_map_set(z80_read_map, 0x4000, 0x5fff, ym2612_read_local_z80, 1);\r
1272 z80_map_set(z80_read_map, 0x6000, 0x7fff, z80_md_vdp_read, 1);\r
1273 z80_map_set(z80_read_map, 0x8000, 0xffff, z80_md_bank_read, 1);\r
1274\r
88fd63ad 1275 z80_map_set(z80_write_map, 0x0000, 0x1fff, PicoMem.zram, 0);\r
1276 z80_map_set(z80_write_map, 0x2000, 0x3fff, PicoMem.zram, 0);\r
c8d1e9b6 1277 z80_map_set(z80_write_map, 0x4000, 0x5fff, z80_md_ym2612_write, 1);\r
1278 z80_map_set(z80_write_map, 0x6000, 0x7fff, z80_md_vdp_br_write, 1);\r
1279 z80_map_set(z80_write_map, 0x8000, 0xffff, z80_md_bank_write, 1);\r
1280\r
1281#ifdef _USE_DRZ80\r
1282 drZ80.z80_in = z80_md_in;\r
1283 drZ80.z80_out = z80_md_out;\r
1284#endif\r
1285#ifdef _USE_CZ80\r
88fd63ad 1286 Cz80_Set_Fetch(&CZ80, 0x0000, 0x1fff, (FPTR)PicoMem.zram); // main RAM\r
1287 Cz80_Set_Fetch(&CZ80, 0x2000, 0x3fff, (FPTR)PicoMem.zram); // mirror\r
c8d1e9b6 1288 Cz80_Set_INPort(&CZ80, z80_md_in);\r
1289 Cz80_Set_OUTPort(&CZ80, z80_md_out);\r
a4221917 1290#endif\r
c8d1e9b6 1291}\r
cc68a136 1292\r
531a8f38 1293// vim:shiftwidth=2:ts=2:expandtab\r