32x: improve 'simple' scheduling, works for 'interesting' games
[picodrive.git] / pico / pico_int.h
CommitLineData
eff55556 1// Pico Library - Internal Header File\r
cc68a136 2\r
3// (c) Copyright 2004 Dave, All rights reserved.\r
db1d3564 4// (c) Copyright 2006-2009 Grazvydas "notaz" Ignotas, all rights reserved.\r
cc68a136 5// Free for non-commercial use.\r
6\r
7// For commercial use, separate licencing terms must be obtained.\r
8\r
eff55556 9#ifndef PICO_INTERNAL_INCLUDED\r
10#define PICO_INTERNAL_INCLUDED\r
cc68a136 11\r
12#include <stdio.h>\r
13#include <stdlib.h>\r
14#include <string.h>\r
efcba75f 15#include "pico.h"\r
f53f286a 16#include "carthw/carthw.h"\r
cc68a136 17\r
89fa852d 18//\r
19#define USE_POLL_DETECT\r
20\r
eff55556 21#ifndef PICO_INTERNAL\r
22#define PICO_INTERNAL\r
23#endif\r
24#ifndef PICO_INTERNAL_ASM\r
25#define PICO_INTERNAL_ASM\r
26#endif\r
cc68a136 27\r
70357ce5 28// to select core, define EMU_C68K, EMU_M68K or EMU_F68K in your makefile or project\r
cc68a136 29\r
30#ifdef __cplusplus\r
31extern "C" {\r
32#endif\r
33\r
34\r
35// ----------------------- 68000 CPU -----------------------\r
36#ifdef EMU_C68K\r
37#include "../cpu/Cyclone/Cyclone.h"\r
3aa1e148 38extern struct Cyclone PicoCpuCM68k, PicoCpuCS68k;\r
39#define SekCyclesLeftNoMCD PicoCpuCM68k.cycles // cycles left for this run\r
7336a99a 40#define SekCyclesLeft \\r
602133e1 41 (((PicoAHW&1) && (PicoOpt & POPT_EN_MCD_PSYNC)) ? (SekCycleAim-SekCycleCnt) : SekCyclesLeftNoMCD)\r
7a1f6e45 42#define SekCyclesLeftS68k \\r
602133e1 43 ((PicoOpt & POPT_EN_MCD_PSYNC) ? (SekCycleAimS68k-SekCycleCntS68k) : PicoCpuCS68k.cycles)\r
ef090115 44#define SekEndTimeslice(after) PicoCpuCM68k.cycles=after\r
07ceafdb 45#define SekEndTimesliceS68k(after) PicoCpuCS68k.cycles=after\r
3aa1e148 46#define SekPc (PicoCpuCM68k.pc-PicoCpuCM68k.membase)\r
47#define SekPcS68k (PicoCpuCS68k.pc-PicoCpuCS68k.membase)\r
48#define SekSetStop(x) { PicoCpuCM68k.state_flags&=~1; if (x) { PicoCpuCM68k.state_flags|=1; PicoCpuCM68k.cycles=0; } }\r
49#define SekSetStopS68k(x) { PicoCpuCS68k.state_flags&=~1; if (x) { PicoCpuCS68k.state_flags|=1; PicoCpuCS68k.cycles=0; } }\r
ca61ee42 50#define SekIsStoppedS68k() (PicoCpuCS68k.state_flags&1)\r
03e4f2a3 51#define SekShouldInterrupt (PicoCpuCM68k.irq > (PicoCpuCM68k.srh&7))\r
b542be46 52\r
53#define SekInterrupt(i) PicoCpuCM68k.irq=i\r
54\r
03e4f2a3 55#ifdef EMU_M68K\r
56#define EMU_CORE_DEBUG\r
57#endif\r
cc68a136 58#endif\r
59\r
70357ce5 60#ifdef EMU_F68K\r
61#include "../cpu/fame/fame.h"\r
b542be46 62extern M68K_CONTEXT PicoCpuFM68k, PicoCpuFS68k;\r
3aa1e148 63#define SekCyclesLeftNoMCD PicoCpuFM68k.io_cycle_counter\r
70357ce5 64#define SekCyclesLeft \\r
602133e1 65 (((PicoAHW&1) && (PicoOpt & POPT_EN_MCD_PSYNC)) ? (SekCycleAim-SekCycleCnt) : SekCyclesLeftNoMCD)\r
70357ce5 66#define SekCyclesLeftS68k \\r
602133e1 67 ((PicoOpt & POPT_EN_MCD_PSYNC) ? (SekCycleAimS68k-SekCycleCntS68k) : PicoCpuFS68k.io_cycle_counter)\r
ef090115 68#define SekEndTimeslice(after) PicoCpuFM68k.io_cycle_counter=after\r
07ceafdb 69#define SekEndTimesliceS68k(after) PicoCpuFS68k.io_cycle_counter=after\r
03e4f2a3 70#define SekPc fm68k_get_pc(&PicoCpuFM68k)\r
71#define SekPcS68k fm68k_get_pc(&PicoCpuFS68k)\r
70357ce5 72#define SekSetStop(x) { \\r
03e4f2a3 73 PicoCpuFM68k.execinfo &= ~FM68K_HALTED; \\r
74 if (x) { PicoCpuFM68k.execinfo |= FM68K_HALTED; PicoCpuFM68k.io_cycle_counter = 0; } \\r
70357ce5 75}\r
76#define SekSetStopS68k(x) { \\r
03e4f2a3 77 PicoCpuFS68k.execinfo &= ~FM68K_HALTED; \\r
78 if (x) { PicoCpuFS68k.execinfo |= FM68K_HALTED; PicoCpuFS68k.io_cycle_counter = 0; } \\r
70357ce5 79}\r
ca61ee42 80#define SekIsStoppedS68k() (PicoCpuFS68k.execinfo&FM68K_HALTED)\r
03e4f2a3 81#define SekShouldInterrupt fm68k_would_interrupt()\r
b542be46 82\r
83#define SekInterrupt(irq) PicoCpuFM68k.interrupts[0]=irq\r
84\r
03e4f2a3 85#ifdef EMU_M68K\r
86#define EMU_CORE_DEBUG\r
87#endif\r
cc68a136 88#endif\r
89\r
90#ifdef EMU_M68K\r
91#include "../cpu/musashi/m68kcpu.h"\r
3aa1e148 92extern m68ki_cpu_core PicoCpuMM68k, PicoCpuMS68k;\r
cc68a136 93#ifndef SekCyclesLeft\r
3aa1e148 94#define SekCyclesLeftNoMCD PicoCpuMM68k.cyc_remaining_cycles\r
7336a99a 95#define SekCyclesLeft \\r
602133e1 96 (((PicoAHW&1) && (PicoOpt & POPT_EN_MCD_PSYNC)) ? (SekCycleAim-SekCycleCnt) : SekCyclesLeftNoMCD)\r
7a1f6e45 97#define SekCyclesLeftS68k \\r
602133e1 98 ((PicoOpt & POPT_EN_MCD_PSYNC) ? (SekCycleAimS68k-SekCycleCntS68k) : PicoCpuMS68k.cyc_remaining_cycles)\r
ef090115 99#define SekEndTimeslice(after) SET_CYCLES(after)\r
07ceafdb 100#define SekEndTimesliceS68k(after) PicoCpuMS68k.cyc_remaining_cycles=after\r
3aa1e148 101#define SekPc m68k_get_reg(&PicoCpuMM68k, M68K_REG_PC)\r
102#define SekPcS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_PC)\r
7a1f6e45 103#define SekSetStop(x) { \\r
3aa1e148 104 if(x) { SET_CYCLES(0); PicoCpuMM68k.stopped=STOP_LEVEL_STOP; } \\r
105 else PicoCpuMM68k.stopped=0; \\r
7a1f6e45 106}\r
107#define SekSetStopS68k(x) { \\r
3aa1e148 108 if(x) { SET_CYCLES(0); PicoCpuMS68k.stopped=STOP_LEVEL_STOP; } \\r
109 else PicoCpuMS68k.stopped=0; \\r
7a1f6e45 110}\r
ca61ee42 111#define SekIsStoppedS68k() (PicoCpuMS68k.stopped==STOP_LEVEL_STOP)\r
03e4f2a3 112#define SekShouldInterrupt (CPU_INT_LEVEL > FLAG_INT_MASK)\r
b542be46 113\r
71de3cd9 114#define SekInterrupt(irq) { \\r
b542be46 115 void *oldcontext = m68ki_cpu_p; \\r
116 m68k_set_context(&PicoCpuMM68k); \\r
117 m68k_set_irq(irq); \\r
118 m68k_set_context(oldcontext); \\r
119}\r
120\r
cc68a136 121#endif\r
ef090115 122#endif // EMU_M68K\r
cc68a136 123\r
124extern int SekCycleCnt; // cycles done in this frame\r
125extern int SekCycleAim; // cycle aim\r
126extern unsigned int SekCycleCntT; // total cycle counter, updated once per frame\r
127\r
b8cbd802 128#define SekCyclesReset() { \\r
129 SekCycleCntT+=SekCycleAim; \\r
130 SekCycleCnt-=SekCycleAim; \\r
131 SekCycleAim=0; \\r
132}\r
cc68a136 133#define SekCyclesBurn(c) SekCycleCnt+=c\r
4b9c5888 134#define SekCyclesDone() (SekCycleAim-SekCyclesLeft) // number of cycles done in this frame (can be checked anywhere)\r
cc68a136 135#define SekCyclesDoneT() (SekCycleCntT+SekCyclesDone()) // total nuber of cycles done for this rom\r
136\r
137#define SekEndRun(after) { \\r
ef090115 138 SekCycleCnt -= SekCyclesLeft - (after); \\r
139 if (SekCycleCnt < 0) SekCycleCnt = 0; \\r
140 SekEndTimeslice(after); \\r
cc68a136 141}\r
142\r
07ceafdb 143#define SekEndRunS68k(after) { \\r
144 SekCycleCntS68k -= SekCyclesLeftS68k - (after); \\r
145 if (SekCycleCntS68k < 0) SekCycleCntS68k = 0; \\r
146 SekEndTimesliceS68k(after); \\r
147}\r
148\r
cc68a136 149extern int SekCycleCntS68k;\r
150extern int SekCycleAimS68k;\r
151\r
bf5fbbb4 152#define SekCyclesResetS68k() { \\r
153 SekCycleCntS68k-=SekCycleAimS68k; \\r
154 SekCycleAimS68k=0; \\r
155}\r
7a1f6e45 156#define SekCyclesDoneS68k() (SekCycleAimS68k-SekCyclesLeftS68k)\r
cc68a136 157\r
03e4f2a3 158#ifdef EMU_CORE_DEBUG\r
99464b62 159extern int dbg_irq_level;\r
ef090115 160#undef SekEndTimeslice\r
2d0b15bb 161#undef SekCyclesBurn\r
162#undef SekEndRun\r
99464b62 163#undef SekInterrupt\r
ef090115 164#define SekEndTimeslice(c)\r
2270612a 165#define SekCyclesBurn(c) c\r
2d0b15bb 166#define SekEndRun(c)\r
99464b62 167#define SekInterrupt(irq) dbg_irq_level=irq\r
2d0b15bb 168#endif\r
cc68a136 169\r
b542be46 170// ----------------------- Z80 CPU -----------------------\r
171\r
172#if defined(_USE_MZ80)\r
dca310c4 173#include "../cpu/mz80/mz80.h"\r
b542be46 174\r
4b9c5888 175#define z80_run(cycles) { mz80GetElapsedTicks(1); mz80_run(cycles) }\r
b542be46 176#define z80_run_nr(cycles) mz80_run(cycles)\r
177#define z80_int() mz80int(0)\r
b542be46 178\r
179#elif defined(_USE_DRZ80)\r
dca310c4 180#include "../cpu/DrZ80/drz80.h"\r
b542be46 181\r
182extern struct DrZ80 drZ80;\r
183\r
184#define z80_run(cycles) ((cycles) - DrZ80Run(&drZ80, cycles))\r
185#define z80_run_nr(cycles) DrZ80Run(&drZ80, cycles)\r
4936aac1 186#define z80_int() drZ80.Z80_IRQ = 1\r
4b9c5888 187\r
188#define z80_cyclesLeft drZ80.cycles\r
19954be1 189#define z80_pc() (drZ80.Z80PC - drZ80.Z80PC_BASE)\r
b542be46 190\r
191#elif defined(_USE_CZ80)\r
dca310c4 192#include "../cpu/cz80/cz80.h"\r
b542be46 193\r
194#define z80_run(cycles) Cz80_Exec(&CZ80, cycles)\r
195#define z80_run_nr(cycles) Cz80_Exec(&CZ80, cycles)\r
196#define z80_int() Cz80_Set_IRQ(&CZ80, 0, HOLD_LINE)\r
4b9c5888 197\r
198#define z80_cyclesLeft (CZ80.ICount - CZ80.ExtraCycles)\r
19954be1 199#define z80_pc() Cz80_Get_Reg(&CZ80, CZ80_PC)\r
b542be46 200\r
201#else\r
202\r
203#define z80_run(cycles) (cycles)\r
204#define z80_run_nr(cycles)\r
205#define z80_int()\r
b542be46 206\r
207#endif\r
208\r
4b9c5888 209extern int z80stopCycle; /* in 68k cycles */\r
210extern int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r
211extern int z80_cycle_aim;\r
212extern int z80_scanline;\r
213extern int z80_scanline_cycles; /* cycles done until z80_scanline */\r
214\r
215#define z80_resetCycles() \\r
216 z80_cycle_cnt = z80_cycle_aim = z80_scanline = z80_scanline_cycles = 0;\r
217\r
218#define z80_cyclesDone() \\r
219 (z80_cycle_aim - z80_cyclesLeft)\r
220\r
221#define cycles_68k_to_z80(x) ((x)*957 >> 11)\r
222\r
c8d1e9b6 223#define Z80_MEM_SHIFT 13\r
224extern unsigned long z80_read_map [0x10000 >> Z80_MEM_SHIFT];\r
225extern unsigned long z80_write_map[0x10000 >> Z80_MEM_SHIFT];\r
226typedef unsigned char (z80_read_f)(unsigned short a);\r
227typedef void (z80_write_f)(unsigned int a, unsigned char data);\r
228\r
acd35d4c 229// ----------------------- SH2 CPU -----------------------\r
230\r
231#include "cpu/sh2mame/sh2.h"\r
232\r
233SH2 msh2, ssh2;\r
236990cf 234#define ash2_end_run(after) if (sh2_icount > (after)) sh2_icount = after\r
c987bb5c 235#define ash2_cycles_done() (sh2->cycles_aim - sh2_icount)\r
266c6afa 236\r
4ea707e1 237#define sh2_pc(c) (c) ? ssh2.ppc : msh2.ppc\r
238#define sh2_reg(c, x) (c) ? ssh2.r[x] : msh2.r[x]\r
239#define sh2_gbr(c) (c) ? ssh2.gbr : msh2.gbr\r
240#define sh2_vbr(c) (c) ? ssh2.vbr : msh2.vbr\r
241#define sh2_sr(c) (c) ? ssh2.sr : msh2.sr\r
acd35d4c 242\r
cc68a136 243// ---------------------------------------------------------\r
244\r
245// main oscillator clock which controls timing\r
246#define OSC_NTSC 53693100\r
b8cbd802 247#define OSC_PAL 53203424\r
cc68a136 248\r
249struct PicoVideo\r
250{\r
251 unsigned char reg[0x20];\r
b8cbd802 252 unsigned int command; // 32-bit Command\r
253 unsigned char pending; // 1 if waiting for second half of 32-bit command\r
254 unsigned char type; // Command type (v/c/vsram read/write)\r
255 unsigned short addr; // Read/Write address\r
256 int status; // Status bits\r
cc68a136 257 unsigned char pending_ints; // pending interrupts: ??VH????\r
b8cbd802 258 signed char lwrite_cnt; // VDP write count during active display line\r
9761a7d0 259 unsigned short v_counter; // V-counter\r
260 unsigned char pad[0x10];\r
cc68a136 261};\r
262\r
263struct PicoMisc\r
264{\r
265 unsigned char rotate;\r
266 unsigned char z80Run;\r
e5503e2f 267 unsigned char padTHPhase[2]; // 02 phase of gamepad TH switches\r
2aa27095 268 unsigned short scanline; // 04 0 to 261||311\r
e5503e2f 269 char dirtyPal; // 06 Is the palette dirty (1 - change @ this frame, 2 - some time before)\r
270 unsigned char hardware; // 07 Hardware value for country\r
271 unsigned char pal; // 08 1=PAL 0=NTSC\r
45f2f245 272 unsigned char sram_reg; // 09 SRAM reg. See SRR_* below\r
e5503e2f 273 unsigned short z80_bank68k; // 0a\r
be2c4208 274 unsigned short pad0;\r
275 unsigned char pad1;\r
0ace9b9a 276 unsigned char z80_reset; // 0f z80 reset held\r
e5503e2f 277 unsigned char padDelay[2]; // 10 gamepad phase time outs, so we count a delay\r
1dceadae 278 unsigned short eeprom_addr; // EEPROM address register\r
45f2f245 279 unsigned char eeprom_cycle; // EEPROM cycle number\r
1dceadae 280 unsigned char eeprom_slave; // EEPROM slave word for X24C02 and better SRAMs\r
45f2f245 281 unsigned char eeprom_status;\r
be2c4208 282 unsigned char pad2;\r
053fd9b4 283 unsigned short dma_xfers; // 18\r
45f2f245 284 unsigned char eeprom_wb[2]; // EEPROM latch/write buffer\r
053fd9b4 285 unsigned int frame_count; // 1c for movies and idle det\r
cc68a136 286};\r
287\r
288// some assembly stuff depend on these, do not touch!\r
289struct Pico\r
290{\r
291 unsigned char ram[0x10000]; // 0x00000 scratch ram\r
200772b7 292 union { // vram is byteswapped for easier reads when drawing\r
2ec9bec5 293 unsigned short vram[0x8000]; // 0x10000\r
294 unsigned char vramb[0x4000]; // VRAM in SMS mode\r
295 };\r
cc68a136 296 unsigned char zram[0x2000]; // 0x20000 Z80 ram\r
297 unsigned char ioports[0x10];\r
2ec9bec5 298 unsigned char sms_io_ctl;\r
299 unsigned char pad[0xef]; // unused\r
cc68a136 300 unsigned short cram[0x40]; // 0x22100\r
301 unsigned short vsram[0x40]; // 0x22180\r
302\r
303 unsigned char *rom; // 0x22200\r
304 unsigned int romsize; // 0x22204\r
305\r
306 struct PicoMisc m;\r
307 struct PicoVideo video;\r
308};\r
309\r
310// sram\r
45f2f245 311#define SRR_MAPPED (1 << 0)\r
312#define SRR_READONLY (1 << 1)\r
313\r
314#define SRF_ENABLED (1 << 0)\r
315#define SRF_EEPROM (1 << 1)\r
af37bca8 316\r
cc68a136 317struct PicoSRAM\r
318{\r
4ff2d527 319 unsigned char *data; // actual data\r
320 unsigned int start; // start address in 68k address space\r
cc68a136 321 unsigned int end;\r
45f2f245 322 unsigned char flags; // 0c: SRF_*\r
1dceadae 323 unsigned char unused2;\r
cc68a136 324 unsigned char changed;\r
45f2f245 325 unsigned char eeprom_type; // eeprom type: 0: 7bit (24C01), 2: 2 addr words (X24C02+), 3: 3 addr words\r
326 unsigned char unused3;\r
1dceadae 327 unsigned char eeprom_bit_cl; // bit number for cl\r
328 unsigned char eeprom_bit_in; // bit number for in\r
329 unsigned char eeprom_bit_out; // bit number for out\r
45f2f245 330 unsigned int size;\r
cc68a136 331};\r
332\r
333// MCD\r
334#include "cd/cd_sys.h"\r
335#include "cd/LC89510.h"\r
d1df8786 336#include "cd/gfx_cd.h"\r
cc68a136 337\r
4f265db7 338struct mcd_pcm\r
339{\r
340 unsigned char control; // reg7\r
341 unsigned char enabled; // reg8\r
342 unsigned char cur_ch;\r
343 unsigned char bank;\r
344 int pad1;\r
345\r
4ff2d527 346 struct pcm_chan // 08, size 0x10\r
4f265db7 347 {\r
348 unsigned char regs[8];\r
4ff2d527 349 unsigned int addr; // .08: played sample address\r
4f265db7 350 int pad;\r
351 } ch[8];\r
352};\r
353\r
c459aefd 354struct mcd_misc\r
355{\r
356 unsigned short hint_vector;\r
357 unsigned char busreq;\r
51a902ae 358 unsigned char s68k_pend_ints;\r
ef090115 359 unsigned int state_flags; // 04: emu state: reset_pending\r
51a902ae 360 unsigned int counter75hz;\r
c9e1affc 361 unsigned int pad0;\r
4ff2d527 362 int timer_int3; // 10\r
4f265db7 363 unsigned int timer_stopwatch;\r
6cadc2da 364 unsigned char bcram_reg; // 18: battery-backed RAM cart register\r
365 unsigned char pad2;\r
366 unsigned short pad3;\r
367 int pad[9];\r
c459aefd 368};\r
369\r
cc68a136 370typedef struct\r
371{\r
4ff2d527 372 unsigned char bios[0x20000]; // 000000: 128K\r
373 union { // 020000: 512K\r
fa1e5e29 374 unsigned char prg_ram[0x80000];\r
cc68a136 375 unsigned char prg_ram_b[4][0x20000];\r
376 };\r
4ff2d527 377 union { // 0a0000: 256K\r
fa1e5e29 378 struct {\r
379 unsigned char word_ram2M[0x40000];\r
dca310c4 380 unsigned char unused0[0x20000];\r
fa1e5e29 381 };\r
382 struct {\r
dca310c4 383 unsigned char unused1[0x20000];\r
fa1e5e29 384 unsigned char word_ram1M[2][0x20000];\r
385 };\r
386 };\r
4ff2d527 387 union { // 100000: 64K\r
fa1e5e29 388 unsigned char pcm_ram[0x10000];\r
4f265db7 389 unsigned char pcm_ram_b[0x10][0x1000];\r
390 };\r
4ff2d527 391 unsigned char s68k_regs[0x200]; // 110000: GA, not CPU regs\r
392 unsigned char bram[0x2000]; // 110200: 8K\r
393 struct mcd_misc m; // 112200: misc\r
394 struct mcd_pcm pcm; // 112240:\r
75736070 395 _scd_toc TOC; // not to be saved\r
cc68a136 396 CDD cdd;\r
397 CDC cdc;\r
398 _scd scd;\r
d1df8786 399 Rot_Comp rot_comp;\r
cc68a136 400} mcd_state;\r
401\r
be2c4208 402// XXX: this will need to be reworked for cart+cd support.\r
cc68a136 403#define Pico_mcd ((mcd_state *)Pico.rom)\r
404\r
be2c4208 405// 32X\r
acd35d4c 406#define P32XS_FM (1<<15)\r
407#define P32XS2_ADEN (1<< 9)\r
5e128c6d 408#define P32XS_FULL (1<< 7) // DREQ FIFO full\r
4ea707e1 409#define P32XS_68S (1<< 2)\r
97d3f47f 410#define P32XS_DMA (1<< 1)\r
4ea707e1 411#define P32XS_RV (1<< 0)\r
acd35d4c 412\r
5e128c6d 413#define P32XV_nPAL (1<<15) // VDP\r
acd35d4c 414#define P32XV_PRI (1<< 7)\r
4ea707e1 415#define P32XV_Mx (3<< 0) // display mode mask\r
974fdb5b 416\r
acd35d4c 417#define P32XV_VBLK (1<<15)\r
418#define P32XV_HBLK (1<<14)\r
419#define P32XV_PEN (1<<13)\r
420#define P32XV_nFEN (1<< 1)\r
421#define P32XV_FS (1<< 0)\r
974fdb5b 422\r
db1d3564 423#define P32XP_FULL (1<<15) // PWM\r
424#define P32XP_EMPTY (1<<14)\r
425\r
4ea707e1 426#define P32XF_68KPOLL (1 << 0)\r
427#define P32XF_MSH2POLL (1 << 1)\r
428#define P32XF_SSH2POLL (1 << 2)\r
429#define P32XF_68KVPOLL (1 << 3)\r
430#define P32XF_MSH2VPOLL (1 << 4)\r
431#define P32XF_SSH2VPOLL (1 << 5)\r
432\r
433#define P32XI_VRES (1 << 14/2) // IRL/2\r
434#define P32XI_VINT (1 << 12/2)\r
435#define P32XI_HINT (1 << 10/2)\r
436#define P32XI_CMD (1 << 8/2)\r
437#define P32XI_PWM (1 << 6/2)\r
438\r
439// real one is 4*2, but we use more because we don't lockstep\r
440#define DMAC_FIFO_LEN (4*4)\r
db1d3564 441#define PWM_BUFF_LEN 1024 // in one channel samples\r
266c6afa 442\r
be2c4208 443struct Pico32x\r
444{\r
445 unsigned short regs[0x20];\r
446 unsigned short vdp_regs[0x10];\r
87accdf7 447 unsigned short sh2_regs[3];\r
be2c4208 448 unsigned char pending_fb;\r
974fdb5b 449 unsigned char dirty_pal;\r
266c6afa 450 unsigned int emu_flags;\r
4ea707e1 451 unsigned char sh2irq_mask[2];\r
452 unsigned char sh2irqi[2]; // individual\r
453 unsigned int sh2irqs; // common irqs\r
454 unsigned short dmac_fifo[DMAC_FIFO_LEN];\r
455 unsigned int dmac_ptr;\r
db1d3564 456 unsigned int pwm_irq_sample_cnt;\r
974fdb5b 457};\r
458\r
459struct Pico32xMem\r
460{\r
461 unsigned char sdram[0x40000];\r
b78efee2 462 unsigned short dram[2][0x20000/2]; // AKA fb\r
463 unsigned char m68k_rom[0x10000]; // 0x100; using M68K_BANK_SIZE\r
464 unsigned char data_array[2][0x1000]; // cache in SH2s (can be used as RAM)\r
acd35d4c 465 unsigned char sh2_rom_m[0x800];\r
466 unsigned char sh2_rom_s[0x400];\r
974fdb5b 467 unsigned short pal[0x100];\r
5e128c6d 468 unsigned short pal_native[0x100]; // converted to native (for renderer)\r
4ea707e1 469 unsigned int sh2_peri_regs[2][0x200/4]; // periphereal regs of SH2s\r
db1d3564 470 signed short pwm[2*PWM_BUFF_LEN]; // PWM buffer for current frame\r
be2c4208 471};\r
d49b10c2 472\r
c8d1e9b6 473// area.c\r
2aa27095 474PICO_INTERNAL void PicoAreaPackCpu(unsigned char *cpu, int is_sub);\r
475PICO_INTERNAL void PicoAreaUnpackCpu(unsigned char *cpu, int is_sub);\r
fad24893 476extern void (*PicoLoadStateHook)(void);\r
51a902ae 477\r
c8d1e9b6 478// cd/area.c\r
eff55556 479PICO_INTERNAL int PicoCdSaveState(void *file);\r
480PICO_INTERNAL int PicoCdLoadState(void *file);\r
cc68a136 481\r
945c2fdc 482typedef struct {\r
483 int chunk;\r
484 int size;\r
485 void *ptr;\r
486} carthw_state_chunk;\r
487extern carthw_state_chunk *carthw_chunks;\r
488#define CHUNK_CARTHW 64\r
489\r
bcc9eda0 490// area.c\r
491typedef size_t (arearw)(void *p, size_t _size, size_t _n, void *file);\r
492typedef size_t (areaeof)(void *file);\r
493typedef int (areaseek)(void *file, long offset, int whence);\r
494typedef int (areaclose)(void *file);\r
495extern arearw *areaRead; // external read and write function pointers for\r
496extern arearw *areaWrite; // gzip save state ability\r
497extern areaeof *areaEof;\r
498extern areaseek *areaSeek;\r
499extern areaclose *areaClose;\r
500\r
c8d1e9b6 501// cart.c\r
45f2f245 502extern void (*PicoCartMemSetup)(void);\r
e807ac75 503extern void (*PicoCartUnloadHook)(void);\r
1dceadae 504\r
c8d1e9b6 505// debug.c\r
b5e5172d 506int CM_compareRun(int cyc, int is_sub);\r
03e4f2a3 507\r
c8d1e9b6 508// draw.c\r
eff55556 509PICO_INTERNAL void PicoFrameStart(void);\r
b6d7ac70 510void PicoDrawSync(int to, int blank_last_line);\r
200772b7 511void BackFill(int reg7, int sh);\r
974fdb5b 512void FinalizeLineRGB555(int sh, int line);\r
b6d7ac70 513extern int DrawScanline;\r
f579f7b8 514#define MAX_LINE_SPRITES 29\r
515extern unsigned char HighLnSpr[240][3 + MAX_LINE_SPRITES];\r
cc68a136 516\r
c8d1e9b6 517// draw2.c\r
eff55556 518PICO_INTERNAL void PicoFrameFull();\r
cc68a136 519\r
200772b7 520// mode4.c\r
521void PicoFrameStartMode4(void);\r
522void PicoLineMode4(int line);\r
523void PicoDoHighPal555M4(void);\r
87b0845f 524void PicoDrawSetColorFormatMode4(int which);\r
200772b7 525\r
c8d1e9b6 526// memory.c\r
eff55556 527PICO_INTERNAL void PicoMemSetup(void);\r
af37bca8 528unsigned int PicoRead8_io(unsigned int a);\r
529unsigned int PicoRead16_io(unsigned int a);\r
530void PicoWrite8_io(unsigned int a, unsigned int d);\r
531void PicoWrite16_io(unsigned int a, unsigned int d);\r
532\r
533// pico/memory.c\r
534PICO_INTERNAL void PicoMemSetupPico(void);\r
cc68a136 535\r
c8d1e9b6 536// cd/memory.c\r
eff55556 537PICO_INTERNAL void PicoMemSetupCD(void);\r
0ace9b9a 538void PicoMemStateLoaded(void);\r
cc68a136 539\r
c8d1e9b6 540// pico.c\r
cc68a136 541extern struct Pico Pico;\r
542extern struct PicoSRAM SRam;\r
5f9a0d16 543extern int PicoPadInt[2];\r
cc68a136 544extern int emustatus;\r
5e128c6d 545extern int scanlines_total;\r
f8ef8ff7 546extern void (*PicoResetHook)(void);\r
b0677887 547extern void (*PicoLineHook)(void);\r
1e6b5e39 548PICO_INTERNAL int CheckDMA(void);\r
549PICO_INTERNAL void PicoDetectRegion(void);\r
4b9c5888 550PICO_INTERNAL void PicoSyncZ80(int m68k_cycles_done);\r
cc68a136 551\r
c8d1e9b6 552// cd/pico.c\r
2aa27095 553PICO_INTERNAL void PicoInitMCD(void);\r
e5f426aa 554PICO_INTERNAL void PicoExitMCD(void);\r
1cb1584b 555PICO_INTERNAL void PicoPowerMCD(void);\r
2aa27095 556PICO_INTERNAL int PicoResetMCD(void);\r
557PICO_INTERNAL void PicoFrameMCD(void);\r
cc68a136 558\r
c8d1e9b6 559// pico/pico.c\r
2aa27095 560PICO_INTERNAL void PicoInitPico(void);\r
ed367a3f 561PICO_INTERNAL void PicoReratePico(void);\r
9037e45d 562\r
c8d1e9b6 563// pico/xpcm.c\r
ef4eb506 564PICO_INTERNAL void PicoPicoPCMUpdate(short *buffer, int length, int stereo);\r
565PICO_INTERNAL void PicoPicoPCMReset(void);\r
213c16ad 566PICO_INTERNAL void PicoPicoPCMRerate(int xpcm_rate);\r
ef4eb506 567\r
c8d1e9b6 568// sek.c\r
2aa27095 569PICO_INTERNAL void SekInit(void);\r
570PICO_INTERNAL int SekReset(void);\r
3aa1e148 571PICO_INTERNAL void SekState(int *data);\r
eff55556 572PICO_INTERNAL void SekSetRealTAS(int use_real);\r
5f9a0d16 573void SekStepM68k(void);\r
053fd9b4 574void SekInitIdleDet(void);\r
575void SekFinishIdleDet(void);\r
cc68a136 576\r
c8d1e9b6 577// cd/sek.c\r
2aa27095 578PICO_INTERNAL void SekInitS68k(void);\r
579PICO_INTERNAL int SekResetS68k(void);\r
580PICO_INTERNAL int SekInterruptS68k(int irq);\r
cc68a136 581\r
7a93adeb 582// sound/sound.c\r
c9e1affc 583PICO_INTERNAL void cdda_start_play();\r
584extern short cdda_out_buffer[2*1152];\r
7a93adeb 585extern int PsndLen_exc_cnt;\r
586extern int PsndLen_exc_add;\r
48dc74f2 587extern int timer_a_next_oflow, timer_a_step; // in z80 cycles\r
588extern int timer_b_next_oflow, timer_b_step;\r
43e6eaad 589\r
590void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new);\r
d2721b08 591void ym2612_pack_state(void);\r
453d2a6e 592void ym2612_unpack_state(void);\r
4b9c5888 593\r
e53704e6 594#define TIMER_NO_OFLOW 0x70000000\r
45a1ef71 595// tA = 72 * (1024 - NA) / M\r
596#define TIMER_A_TICK_ZCYCLES 17203\r
597// tB = 1152 * (256 - NA) / M\r
598#define TIMER_B_TICK_ZCYCLES 262800 // 275251 broken, see Dai Makaimura\r
e53704e6 599\r
4b9c5888 600#define timers_cycle() \\r
e53704e6 601 if (timer_a_next_oflow > 0 && timer_a_next_oflow < TIMER_NO_OFLOW) \\r
43e6eaad 602 timer_a_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
e53704e6 603 if (timer_b_next_oflow > 0 && timer_b_next_oflow < TIMER_NO_OFLOW) \\r
43e6eaad 604 timer_b_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
605 ym2612_sync_timers(0, ym2612.OPN.ST.mode, ym2612.OPN.ST.mode);\r
4b9c5888 606\r
607#define timers_reset() \\r
e53704e6 608 timer_a_next_oflow = timer_b_next_oflow = TIMER_NO_OFLOW; \\r
48dc74f2 609 timer_a_step = TIMER_A_TICK_ZCYCLES * 1024; \\r
610 timer_b_step = TIMER_B_TICK_ZCYCLES * 256;\r
43e6eaad 611\r
7a93adeb 612\r
c8d1e9b6 613// videoport.c\r
eff55556 614PICO_INTERNAL_ASM void PicoVideoWrite(unsigned int a,unsigned short d);\r
615PICO_INTERNAL_ASM unsigned int PicoVideoRead(unsigned int a);\r
9761a7d0 616PICO_INTERNAL_ASM unsigned int PicoVideoRead8(unsigned int a);\r
5de27868 617extern int (*PicoDmaHook)(unsigned int source, int len, unsigned short **srcp, unsigned short **limitp);\r
cc68a136 618\r
c8d1e9b6 619// misc.c\r
eff55556 620PICO_INTERNAL_ASM void memcpy16(unsigned short *dest, unsigned short *src, int count);\r
621PICO_INTERNAL_ASM void memcpy16bswap(unsigned short *dest, void *src, int count);\r
622PICO_INTERNAL_ASM void memcpy32(int *dest, int *src, int count); // 32bit word count\r
623PICO_INTERNAL_ASM void memset32(int *dest, int c, int count);\r
cc68a136 624\r
45f2f245 625// eeprom.c\r
626void EEPROM_write8(unsigned int a, unsigned int d);\r
627void EEPROM_write16(unsigned int d);\r
628unsigned int EEPROM_read(void);\r
629\r
c8d1e9b6 630// z80 functionality wrappers\r
631PICO_INTERNAL void z80_init(void);\r
632PICO_INTERNAL void z80_pack(unsigned char *data);\r
633PICO_INTERNAL void z80_unpack(unsigned char *data);\r
634PICO_INTERNAL void z80_reset(void);\r
635PICO_INTERNAL void z80_exit(void);\r
c8d1e9b6 636\r
637// cd/misc.c\r
eff55556 638PICO_INTERNAL_ASM void wram_2M_to_1M(unsigned char *m);\r
639PICO_INTERNAL_ASM void wram_1M_to_2M(unsigned char *m);\r
640\r
641// cd/buffering.c\r
642PICO_INTERNAL void PicoCDBufferRead(void *dest, int lba);\r
643\r
644// sound/sound.c\r
9d917eea 645PICO_INTERNAL void PsndReset(void);\r
4b9c5888 646PICO_INTERNAL void PsndDoDAC(int line_to);\r
9d917eea 647PICO_INTERNAL void PsndClear(void);\r
7b3f44c6 648PICO_INTERNAL void PsndGetSamples(int y);\r
2ec9bec5 649PICO_INTERNAL void PsndGetSamplesMS(void);\r
4b9c5888 650extern int PsndDacLine;\r
cc68a136 651\r
3e49ffd0 652// sms.c\r
653void PicoPowerMS(void);\r
2ec9bec5 654void PicoResetMS(void);\r
3e49ffd0 655void PicoMemSetupMS(void);\r
656void PicoFrameMS(void);\r
87b0845f 657void PicoFrameDrawOnlyMS(void);\r
3e49ffd0 658\r
be2c4208 659// 32x/32x.c\r
660extern struct Pico32x Pico32x;\r
661void Pico32xInit(void);\r
974fdb5b 662void PicoPower32x(void);\r
be2c4208 663void PicoReset32x(void);\r
974fdb5b 664void Pico32xStartup(void);\r
5e49c3a8 665void PicoUnload32x(void);\r
974fdb5b 666void PicoFrame32x(void);\r
4ea707e1 667void p32x_update_irls(void);\r
be2c4208 668\r
669// 32x/memory.c\r
974fdb5b 670struct Pico32xMem *Pico32xMem;\r
be2c4208 671unsigned int PicoRead8_32x(unsigned int a);\r
672unsigned int PicoRead16_32x(unsigned int a);\r
673void PicoWrite8_32x(unsigned int a, unsigned int d);\r
674void PicoWrite16_32x(unsigned int a, unsigned int d);\r
675void PicoMemSetup32x(void);\r
974fdb5b 676void Pico32xSwapDRAM(int b);\r
87accdf7 677void p32x_poll_event(int cpu_mask, int is_vdp);\r
974fdb5b 678\r
679// 32x/draw.c\r
680void FinalizeLine32xRGB555(int sh, int line);\r
be2c4208 681\r
db1d3564 682// 32x/pwm.c\r
683unsigned int p32x_pwm_read16(unsigned int a);\r
684void p32x_pwm_write16(unsigned int a, unsigned int d);\r
685void p32x_pwm_refresh(void);\r
be20816c 686void p32x_pwm_irq_check(int new_line);\r
db1d3564 687void p32x_pwm_update(int *buf32, int length, int stereo);\r
688extern int pwm_frame_smp_cnt;\r
689\r
45f2f245 690/* avoid dependency on newer glibc */\r
691static __inline int isspace_(int c)\r
692{\r
693 return (0x09 <= c && c <= 0x0d) || c == ' ';\r
694}\r
695\r
b8cbd802 696// emulation event logging\r
697#ifndef EL_LOGMASK\r
698#define EL_LOGMASK 0\r
699#endif\r
700\r
017512f2 701#define EL_HVCNT 0x00000001 /* hv counter reads */\r
702#define EL_SR 0x00000002 /* SR reads */\r
703#define EL_INTS 0x00000004 /* ints and acks */\r
43e6eaad 704#define EL_YMTIMER 0x00000008 /* ym2612 timer stuff */\r
017512f2 705#define EL_INTSW 0x00000010 /* log irq switching on/off */\r
706#define EL_ASVDP 0x00000020 /* VDP accesses during active scan */\r
707#define EL_VDPDMA 0x00000040 /* VDP DMA transfers and their timing */\r
708#define EL_BUSREQ 0x00000080 /* z80 busreq r/w or reset w */\r
709#define EL_Z80BNK 0x00000100 /* z80 i/o through bank area */\r
710#define EL_SRAMIO 0x00000200 /* sram i/o */\r
711#define EL_EEPROM 0x00000400 /* eeprom debug */\r
712#define EL_UIO 0x00000800 /* unmapped i/o */\r
713#define EL_IO 0x00001000 /* all i/o */\r
714#define EL_CDPOLL 0x00002000 /* MCD: log poll detection */\r
715#define EL_SVP 0x00004000 /* SVP stuff */\r
fa22af4c 716#define EL_PICOHW 0x00008000 /* Pico stuff */\r
053fd9b4 717#define EL_IDLE 0x00010000 /* idle loop det. */\r
af37bca8 718#define EL_CDREGS 0x00020000 /* MCD: register access */\r
719#define EL_CDREG3 0x00040000 /* MCD: register 3 only */\r
be2c4208 720#define EL_32X 0x00080000\r
1b3f5844 721#define EL_PWM 0x00100000 /* 32X PWM stuff (LOTS of output) */\r
017512f2 722\r
723#define EL_STATUS 0x40000000 /* status messages */\r
724#define EL_ANOMALY 0x80000000 /* some unexpected conditions (during emulation) */\r
b8cbd802 725\r
726#if EL_LOGMASK\r
7d0143a2 727extern void lprintf(const char *fmt, ...);\r
b8cbd802 728#define elprintf(w,f,...) \\r
729{ \\r
730 if ((w) & EL_LOGMASK) \\r
7d0143a2 731 lprintf("%05i:%03i: " f "\n",Pico.m.frame_count,Pico.m.scanline,##__VA_ARGS__); \\r
b8cbd802 732}\r
dca310c4 733#elif defined(_MSC_VER)\r
734#define elprintf\r
b8cbd802 735#else\r
736#define elprintf(w,f,...)\r
737#endif\r
738\r
dca310c4 739#ifdef _MSC_VER\r
740#define cdprintf\r
741#else\r
742#define cdprintf(x...)\r
743#endif\r
744\r
3e49ffd0 745#if defined(__GNUC__) && __GNUC__ >= 4 && __GNUC_MINOR__ >= 3\r
c8d1e9b6 746#define MEMH_FUNC __attribute__((aligned(4)))\r
747#else\r
748#define MEMH_FUNC\r
749#endif\r
750\r
5e89f0f5 751#ifdef __GNUC__\r
752#define NOINLINE __attribute__((noinline))\r
753#else\r
754#define NOINLINE\r
755#endif\r
756\r
f8af9634 757#ifdef __cplusplus\r
758} // End of extern "C"\r
759#endif\r
760\r
eff55556 761#endif // PICO_INTERNAL_INCLUDED\r
762\r