drc: clear dirty flag when deallocating a reg
[pcsx_rearmed.git] / libpcsxcore / new_dynarec / new_dynarec.c
CommitLineData
57871462 1/* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * *
2 * Mupen64plus - new_dynarec.c *
20d507ba 3 * Copyright (C) 2009-2011 Ari64 *
57871462 4 * *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
9 * *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
14 * *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. *
19 * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * */
20
21#include <stdlib.h>
22#include <stdint.h> //include for uint64_t
23#include <assert.h>
d848b60a 24#include <errno.h>
4600ba03 25#include <sys/mman.h>
d148d265 26#ifdef __MACH__
27#include <libkern/OSCacheControl.h>
28#endif
1e212a25 29#ifdef _3DS
30#include <3ds_utils.h>
31#endif
57871462 32
d148d265 33#include "new_dynarec_config.h"
3968e69e 34#include "../psxhle.h"
35#include "../psxinterpreter.h"
81dbbf4c 36#include "../gte.h"
37#include "emu_if.h" // emulator interface
57871462 38
d1e4ebd9 39#define noinline __attribute__((noinline,noclone))
b14b6a8f 40#ifndef ARRAY_SIZE
41#define ARRAY_SIZE(x) (sizeof(x) / sizeof(x[0]))
42#endif
e3c6bdb5 43#ifndef min
44#define min(a, b) ((b) < (a) ? (b) : (a))
45#endif
32631e6a 46#ifndef max
47#define max(a, b) ((b) > (a) ? (b) : (a))
48#endif
b14b6a8f 49
4600ba03 50//#define DISASM
32631e6a 51//#define ASSEM_PRINT
d1150cd6 52//#define REG_ALLOC_PRINT
32631e6a 53
54#ifdef ASSEM_PRINT
55#define assem_debug printf
56#else
4600ba03 57#define assem_debug(...)
32631e6a 58#endif
59//#define inv_debug printf
4600ba03 60#define inv_debug(...)
57871462 61
62#ifdef __i386__
63#include "assem_x86.h"
64#endif
65#ifdef __x86_64__
66#include "assem_x64.h"
67#endif
68#ifdef __arm__
69#include "assem_arm.h"
70#endif
be516ebe 71#ifdef __aarch64__
72#include "assem_arm64.h"
73#endif
57871462 74
81dbbf4c 75#define RAM_SIZE 0x200000
57871462 76#define MAXBLOCK 4096
77#define MAX_OUTPUT_BLOCK_SIZE 262144
2573466a 78
66ea165f 79#ifdef VITA
80// apparently Vita has a 16MB limit, so either we cut tc in half,
81// or use this hack (it's a hack because tc size was designed to be power-of-2)
82#define TC_REDUCE_BYTES 4096
83#else
84#define TC_REDUCE_BYTES 0
85#endif
86
2a014d73 87struct ndrc_mem
88{
66ea165f 89 u_char translation_cache[(1 << TARGET_SIZE_2) - TC_REDUCE_BYTES];
2a014d73 90 struct
91 {
92 struct tramp_insns ops[2048 / sizeof(struct tramp_insns)];
93 const void *f[2048 / sizeof(void *)];
94 } tramp;
95};
96
97#ifdef BASE_ADDR_DYNAMIC
98static struct ndrc_mem *ndrc;
99#else
100static struct ndrc_mem ndrc_ __attribute__((aligned(4096)));
101static struct ndrc_mem *ndrc = &ndrc_;
102#endif
103
b14b6a8f 104// stubs
105enum stub_type {
106 CC_STUB = 1,
107 FP_STUB = 2,
108 LOADB_STUB = 3,
109 LOADH_STUB = 4,
110 LOADW_STUB = 5,
111 LOADD_STUB = 6,
112 LOADBU_STUB = 7,
113 LOADHU_STUB = 8,
114 STOREB_STUB = 9,
115 STOREH_STUB = 10,
116 STOREW_STUB = 11,
117 STORED_STUB = 12,
118 STORELR_STUB = 13,
119 INVCODE_STUB = 14,
120};
121
6cc8d23c 122// regmap_pre[i] - regs before [i] insn starts; dirty things here that
123// don't match .regmap will be written back
124// [i].regmap_entry - regs that must be set up if someone jumps here
125// [i].regmap - regs [i] insn will read/(over)write
57871462 126struct regstat
127{
6cc8d23c 128 signed char regmap_entry[HOST_REGS];
57871462 129 signed char regmap[HOST_REGS];
57871462 130 uint64_t wasdirty;
131 uint64_t dirty;
132 uint64_t u;
24058131 133 u_int wasconst; // before; for example 'lw r2, (r2)' wasconst is true
134 u_int isconst; // ... but isconst is false when r2 is known
8575a877 135 u_int loadedconst; // host regs that have constants loaded
136 u_int waswritten; // MIPS regs that were used as store base before
57871462 137};
138
de5a60c3 139// note: asm depends on this layout
57871462 140struct ll_entry
141{
142 u_int vaddr;
de5a60c3 143 u_int reg_sv_flags;
57871462 144 void *addr;
145 struct ll_entry *next;
146};
147
df4dc2b1 148struct ht_entry
149{
150 u_int vaddr[2];
151 void *tcaddr[2];
152};
153
b14b6a8f 154struct code_stub
155{
156 enum stub_type type;
157 void *addr;
158 void *retaddr;
159 u_int a;
160 uintptr_t b;
161 uintptr_t c;
162 u_int d;
163 u_int e;
164};
165
643aeae3 166struct link_entry
167{
168 void *addr;
169 u_int target;
170 u_int ext;
171};
172
cf95b4f0 173static struct decoded_insn
174{
175 u_char itype;
176 u_char opcode;
177 u_char opcode2;
178 u_char rs1;
179 u_char rs2;
180 u_char rt1;
181 u_char rt2;
182 u_char lt1;
183 u_char bt:1;
cf95b4f0 184 u_char ooo:1;
185 u_char is_ds:1;
fe807a8a 186 u_char is_jump:1;
187 u_char is_ujump:1;
37387d8b 188 u_char is_load:1;
189 u_char is_store:1;
cf95b4f0 190} dops[MAXBLOCK];
191
e2b5e7aa 192 // used by asm:
193 u_char *out;
df4dc2b1 194 struct ht_entry hash_table[65536] __attribute__((aligned(16)));
e2b5e7aa 195 struct ll_entry *jump_in[4096] __attribute__((aligned(16)));
196 struct ll_entry *jump_dirty[4096];
197
198 static struct ll_entry *jump_out[4096];
199 static u_int start;
200 static u_int *source;
201 static char insn[MAXBLOCK][10];
bedfea38 202 static uint64_t gte_rs[MAXBLOCK]; // gte: 32 data and 32 ctl regs
203 static uint64_t gte_rt[MAXBLOCK];
204 static uint64_t gte_unneeded[MAXBLOCK];
ffb0b9e0 205 static u_int smrv[32]; // speculated MIPS register values
206 static u_int smrv_strong; // mask or regs that are likely to have correct values
207 static u_int smrv_weak; // same, but somewhat less likely
208 static u_int smrv_strong_next; // same, but after current insn executes
209 static u_int smrv_weak_next;
e2b5e7aa 210 static int imm[MAXBLOCK];
211 static u_int ba[MAXBLOCK];
e2b5e7aa 212 static uint64_t unneeded_reg[MAXBLOCK];
e2b5e7aa 213 static uint64_t branch_unneeded_reg[MAXBLOCK];
6cc8d23c 214 // see 'struct regstat' for a description
2330734f 215 static signed char regmap_pre[MAXBLOCK][HOST_REGS];
40fca85b 216 // contains 'real' consts at [i] insn, but may differ from what's actually
217 // loaded in host reg as 'final' value is always loaded, see get_final_value()
218 static uint32_t current_constmap[HOST_REGS];
219 static uint32_t constmap[MAXBLOCK][HOST_REGS];
956f3129 220 static struct regstat regs[MAXBLOCK];
221 static struct regstat branch_regs[MAXBLOCK];
e2b5e7aa 222 static signed char minimum_free_regs[MAXBLOCK];
223 static u_int needed_reg[MAXBLOCK];
224 static u_int wont_dirty[MAXBLOCK];
225 static u_int will_dirty[MAXBLOCK];
226 static int ccadj[MAXBLOCK];
227 static int slen;
df4dc2b1 228 static void *instr_addr[MAXBLOCK];
643aeae3 229 static struct link_entry link_addr[MAXBLOCK];
e2b5e7aa 230 static int linkcount;
b14b6a8f 231 static struct code_stub stubs[MAXBLOCK*3];
e2b5e7aa 232 static int stubcount;
233 static u_int literals[1024][2];
234 static int literalcount;
235 static int is_delayslot;
e2b5e7aa 236 static char shadow[1048576] __attribute__((aligned(16)));
237 static void *copy;
238 static int expirep;
239 static u_int stop_after_jal;
7f94b097 240 static u_int f1_hack;
e2b5e7aa 241
242 int new_dynarec_hacks;
d62c125a 243 int new_dynarec_hacks_pergame;
32631e6a 244 int new_dynarec_hacks_old;
e2b5e7aa 245 int new_dynarec_did_compile;
687b4580 246
d62c125a 247 #define HACK_ENABLED(x) ((new_dynarec_hacks | new_dynarec_hacks_pergame) & (x))
248
687b4580 249 extern int cycle_count; // ... until end of the timeslice, counts -N -> 0
250 extern int last_count; // last absolute target, often = next_interupt
251 extern int pcaddr;
252 extern int pending_exception;
253 extern int branch_target;
37387d8b 254 extern uintptr_t ram_offset;
d1e4ebd9 255 extern uintptr_t mini_ht[32][2];
57871462 256 extern u_char restore_candidate[512];
57871462 257
258 /* registers that may be allocated */
259 /* 1-31 gpr */
7c3a5182 260#define LOREG 32 // lo
261#define HIREG 33 // hi
00fa9369 262//#define FSREG 34 // FPU status (FCSR)
57871462 263#define CSREG 35 // Coprocessor status
264#define CCREG 36 // Cycle count
265#define INVCP 37 // Pointer to invalid_code
1edfcc68 266//#define MMREG 38 // Pointer to memory_map
37387d8b 267#define ROREG 39 // ram offset (if rdram!=0x80000000)
619e5ded 268#define TEMPREG 40
269#define FTEMP 40 // FPU temporary register
270#define PTEMP 41 // Prefetch temporary register
1edfcc68 271//#define TLREG 42 // TLB mapping offset
619e5ded 272#define RHASH 43 // Return address hash
273#define RHTBL 44 // Return address hash table address
274#define RTEMP 45 // JR/JALR address register
275#define MAXREG 45
276#define AGEN1 46 // Address generation temporary register
1edfcc68 277//#define AGEN2 47 // Address generation temporary register
278//#define MGEN1 48 // Maptable address generation temporary register
279//#define MGEN2 49 // Maptable address generation temporary register
619e5ded 280#define BTREG 50 // Branch target temporary register
57871462 281
282 /* instruction types */
283#define NOP 0 // No operation
284#define LOAD 1 // Load
285#define STORE 2 // Store
286#define LOADLR 3 // Unaligned load
287#define STORELR 4 // Unaligned store
9f51b4b9 288#define MOV 5 // Move
57871462 289#define ALU 6 // Arithmetic/logic
290#define MULTDIV 7 // Multiply/divide
291#define SHIFT 8 // Shift by register
292#define SHIFTIMM 9// Shift by immediate
293#define IMM16 10 // 16-bit immediate
294#define RJUMP 11 // Unconditional jump to register
295#define UJUMP 12 // Unconditional jump
296#define CJUMP 13 // Conditional branch (BEQ/BNE/BGTZ/BLEZ)
297#define SJUMP 14 // Conditional branch (regimm format)
298#define COP0 15 // Coprocessor 0
299#define COP1 16 // Coprocessor 1
300#define C1LS 17 // Coprocessor 1 load/store
ad49de89 301//#define FJUMP 18 // Conditional branch (floating point)
00fa9369 302//#define FLOAT 19 // Floating point unit
303//#define FCONV 20 // Convert integer to float
304//#define FCOMP 21 // Floating point compare (sets FSREG)
d1150cd6 305#define SYSCALL 22// SYSCALL,BREAK
57871462 306#define OTHER 23 // Other
307#define SPAN 24 // Branch/delay slot spans 2 pages
308#define NI 25 // Not implemented
7139f3c8 309#define HLECALL 26// PCSX fake opcodes for HLE
b9b61529 310#define COP2 27 // Coprocessor 2 move
311#define C2LS 28 // Coprocessor 2 load/store
312#define C2OP 29 // Coprocessor 2 operation
1e973cb0 313#define INTCALL 30// Call interpreter to handle rare corner cases
57871462 314
57871462 315 /* branch codes */
316#define TAKEN 1
317#define NOTTAKEN 2
318#define NULLDS 3
319
7c3a5182 320#define DJT_1 (void *)1l // no function, just a label in assem_debug log
321#define DJT_2 (void *)2l
322
57871462 323// asm linkage
3968e69e 324int new_recompile_block(u_int addr);
57871462 325void *get_addr_ht(u_int vaddr);
326void invalidate_block(u_int block);
327void invalidate_addr(u_int addr);
328void remove_hash(int vaddr);
57871462 329void dyna_linker();
330void dyna_linker_ds();
331void verify_code();
57871462 332void verify_code_ds();
333void cc_interrupt();
334void fp_exception();
335void fp_exception_ds();
d1150cd6 336void jump_syscall (u_int u0, u_int u1, u_int pc);
337void jump_syscall_ds(u_int u0, u_int u1, u_int pc);
338void jump_break (u_int u0, u_int u1, u_int pc);
339void jump_break_ds(u_int u0, u_int u1, u_int pc);
3968e69e 340void jump_to_new_pc();
81dbbf4c 341void call_gteStall();
7139f3c8 342void new_dyna_leave();
57871462 343
57871462 344// Needed by assembler
2330734f 345static void wb_register(signed char r, const signed char regmap[], uint64_t dirty);
346static void wb_dirtys(const signed char i_regmap[], uint64_t i_dirty);
347static void wb_needed_dirtys(const signed char i_regmap[], uint64_t i_dirty, int addr);
348static void load_all_regs(const signed char i_regmap[]);
349static void load_needed_regs(const signed char i_regmap[], const signed char next_regmap[]);
e2b5e7aa 350static void load_regs_entry(int t);
2330734f 351static void load_all_consts(const signed char regmap[], u_int dirty, int i);
81dbbf4c 352static u_int get_host_reglist(const signed char *regmap);
e2b5e7aa 353
3968e69e 354static int verify_dirty(const u_int *ptr);
e2b5e7aa 355static int get_final_value(int hr, int i, int *value);
b14b6a8f 356static void add_stub(enum stub_type type, void *addr, void *retaddr,
357 u_int a, uintptr_t b, uintptr_t c, u_int d, u_int e);
358static void add_stub_r(enum stub_type type, void *addr, void *retaddr,
81dbbf4c 359 int i, int addr_reg, const struct regstat *i_regs, int ccadj, u_int reglist);
643aeae3 360static void add_to_linker(void *addr, u_int target, int ext);
37387d8b 361static void *emit_fastpath_cmp_jump(int i, const struct regstat *i_regs,
362 int addr, int *offset_reg, int *addr_reg_override);
687b4580 363static void *get_direct_memhandler(void *table, u_int addr,
364 enum stub_type type, uintptr_t *addr_host);
32631e6a 365static void cop2_do_stall_check(u_int op, int i, const struct regstat *i_regs, u_int reglist);
687b4580 366static void pass_args(int a0, int a1);
2a014d73 367static void emit_far_jump(const void *f);
368static void emit_far_call(const void *f);
57871462 369
9c67c98f 370#ifdef VITA
371#include <psp2/kernel/sysmem.h>
372static int sceBlock;
373// note: this interacts with RetroArch's Vita bootstrap code: bootstrap/vita/sbrk.c
374extern int getVMBlock();
375int _newlib_vm_size_user = sizeof(*ndrc);
376#endif
377
d148d265 378static void mprotect_w_x(void *start, void *end, int is_x)
379{
380#ifdef NO_WRITE_EXEC
1e212a25 381 #if defined(VITA)
382 // *Open* enables write on all memory that was
383 // allocated by sceKernelAllocMemBlockForVM()?
384 if (is_x)
385 sceKernelCloseVMDomain();
386 else
387 sceKernelOpenVMDomain();
388 #else
d148d265 389 u_long mstart = (u_long)start & ~4095ul;
390 u_long mend = (u_long)end;
391 if (mprotect((void *)mstart, mend - mstart,
392 PROT_READ | (is_x ? PROT_EXEC : PROT_WRITE)) != 0)
393 SysPrintf("mprotect(%c) failed: %s\n", is_x ? 'x' : 'w', strerror(errno));
1e212a25 394 #endif
d148d265 395#endif
396}
397
398static void start_tcache_write(void *start, void *end)
399{
400 mprotect_w_x(start, end, 0);
401}
402
403static void end_tcache_write(void *start, void *end)
404{
919981d0 405#if defined(__arm__) || defined(__aarch64__)
d148d265 406 size_t len = (char *)end - (char *)start;
407 #if defined(__BLACKBERRY_QNX__)
408 msync(start, len, MS_SYNC | MS_CACHE_ONLY | MS_INVALIDATE_ICACHE);
409 #elif defined(__MACH__)
410 sys_cache_control(kCacheFunctionPrepareForExecution, start, len);
411 #elif defined(VITA)
1e212a25 412 sceKernelSyncVMDomain(sceBlock, start, len);
413 #elif defined(_3DS)
414 ctr_flush_invalidate_cache();
919981d0 415 #elif defined(__aarch64__)
416 // as of 2021, __clear_cache() is still broken on arm64
417 // so here is a custom one :(
418 clear_cache_arm64(start, end);
d148d265 419 #else
420 __clear_cache(start, end);
421 #endif
422 (void)len;
423#endif
424
425 mprotect_w_x(start, end, 1);
426}
427
428static void *start_block(void)
429{
430 u_char *end = out + MAX_OUTPUT_BLOCK_SIZE;
2a014d73 431 if (end > ndrc->translation_cache + sizeof(ndrc->translation_cache))
432 end = ndrc->translation_cache + sizeof(ndrc->translation_cache);
d148d265 433 start_tcache_write(out, end);
434 return out;
435}
436
437static void end_block(void *start)
438{
439 end_tcache_write(start, out);
440}
441
919981d0 442// also takes care of w^x mappings when patching code
443static u_int needs_clear_cache[1<<(TARGET_SIZE_2-17)];
444
445static void mark_clear_cache(void *target)
446{
447 uintptr_t offset = (u_char *)target - ndrc->translation_cache;
448 u_int mask = 1u << ((offset >> 12) & 31);
449 if (!(needs_clear_cache[offset >> 17] & mask)) {
450 char *start = (char *)((uintptr_t)target & ~4095l);
451 start_tcache_write(start, start + 4095);
452 needs_clear_cache[offset >> 17] |= mask;
453 }
454}
455
456// Clearing the cache is rather slow on ARM Linux, so mark the areas
457// that need to be cleared, and then only clear these areas once.
458static void do_clear_cache(void)
459{
460 int i, j;
461 for (i = 0; i < (1<<(TARGET_SIZE_2-17)); i++)
462 {
463 u_int bitmap = needs_clear_cache[i];
464 if (!bitmap)
465 continue;
466 for (j = 0; j < 32; j++)
467 {
468 u_char *start, *end;
469 if (!(bitmap & (1<<j)))
470 continue;
471
472 start = ndrc->translation_cache + i*131072 + j*4096;
473 end = start + 4095;
474 for (j++; j < 32; j++) {
475 if (!(bitmap & (1<<j)))
476 break;
477 end += 4096;
478 }
479 end_tcache_write(start, end);
480 }
481 needs_clear_cache[i] = 0;
482 }
483}
484
57871462 485//#define DEBUG_CYCLE_COUNT 1
486
b6e87b2b 487#define NO_CYCLE_PENALTY_THR 12
488
26bd3dad 489int cycle_multiplier = CYCLE_MULT_DEFAULT; // 100 for 1.0
a3203cf4 490int cycle_multiplier_override;
32631e6a 491int cycle_multiplier_old;
24058131 492static int cycle_multiplier_active;
4e9dcd7f 493
494static int CLOCK_ADJUST(int x)
495{
24058131 496 int m = cycle_multiplier_active;
497 int s = (x >> 31) | 1;
a3203cf4 498 return (x * m + s * 50) / 100;
4e9dcd7f 499}
500
4919de1e 501static int ds_writes_rjump_rs(int i)
502{
cf95b4f0 503 return dops[i].rs1 != 0 && (dops[i].rs1 == dops[i+1].rt1 || dops[i].rs1 == dops[i+1].rt2);
4919de1e 504}
505
94d23bb9 506static u_int get_page(u_int vaddr)
57871462 507{
0ce47d46 508 u_int page=vaddr&~0xe0000000;
509 if (page < 0x1000000)
510 page &= ~0x0e00000; // RAM mirrors
511 page>>=12;
57871462 512 if(page>2048) page=2048+(page&2047);
94d23bb9 513 return page;
514}
515
d25604ca 516// no virtual mem in PCSX
517static u_int get_vpage(u_int vaddr)
518{
519 return get_page(vaddr);
520}
94d23bb9 521
df4dc2b1 522static struct ht_entry *hash_table_get(u_int vaddr)
523{
524 return &hash_table[((vaddr>>16)^vaddr)&0xFFFF];
525}
526
527static void hash_table_add(struct ht_entry *ht_bin, u_int vaddr, void *tcaddr)
528{
529 ht_bin->vaddr[1] = ht_bin->vaddr[0];
530 ht_bin->tcaddr[1] = ht_bin->tcaddr[0];
531 ht_bin->vaddr[0] = vaddr;
532 ht_bin->tcaddr[0] = tcaddr;
533}
534
535// some messy ari64's code, seems to rely on unsigned 32bit overflow
536static int doesnt_expire_soon(void *tcaddr)
537{
538 u_int diff = (u_int)((u_char *)tcaddr - out) << (32-TARGET_SIZE_2);
539 return diff > (u_int)(0x60000000 + (MAX_OUTPUT_BLOCK_SIZE << (32-TARGET_SIZE_2)));
540}
541
94d23bb9 542// Get address from virtual address
543// This is called from the recompiled JR/JALR instructions
d1e4ebd9 544void noinline *get_addr(u_int vaddr)
94d23bb9 545{
546 u_int page=get_page(vaddr);
547 u_int vpage=get_vpage(vaddr);
57871462 548 struct ll_entry *head;
549 //printf("TRACE: count=%d next=%d (get_addr %x,page %d)\n",Count,next_interupt,vaddr,page);
550 head=jump_in[page];
551 while(head!=NULL) {
de5a60c3 552 if(head->vaddr==vaddr) {
643aeae3 553 //printf("TRACE: count=%d next=%d (get_addr match %x: %p)\n",Count,next_interupt,vaddr,head->addr);
df4dc2b1 554 hash_table_add(hash_table_get(vaddr), vaddr, head->addr);
57871462 555 return head->addr;
556 }
557 head=head->next;
558 }
559 head=jump_dirty[vpage];
560 while(head!=NULL) {
de5a60c3 561 if(head->vaddr==vaddr) {
643aeae3 562 //printf("TRACE: count=%d next=%d (get_addr match dirty %x: %p)\n",Count,next_interupt,vaddr,head->addr);
57871462 563 // Don't restore blocks which are about to expire from the cache
df4dc2b1 564 if (doesnt_expire_soon(head->addr))
565 if (verify_dirty(head->addr)) {
57871462 566 //printf("restore candidate: %x (%d) d=%d\n",vaddr,page,invalid_code[vaddr>>12]);
567 invalid_code[vaddr>>12]=0;
9be4ba64 568 inv_code_start=inv_code_end=~0;
57871462 569 if(vpage<2048) {
57871462 570 restore_candidate[vpage>>3]|=1<<(vpage&7);
571 }
572 else restore_candidate[page>>3]|=1<<(page&7);
df4dc2b1 573 struct ht_entry *ht_bin = hash_table_get(vaddr);
574 if (ht_bin->vaddr[0] == vaddr)
575 ht_bin->tcaddr[0] = head->addr; // Replace existing entry
57871462 576 else
df4dc2b1 577 hash_table_add(ht_bin, vaddr, head->addr);
578
57871462 579 return head->addr;
580 }
581 }
582 head=head->next;
583 }
584 //printf("TRACE: count=%d next=%d (get_addr no-match %x)\n",Count,next_interupt,vaddr);
585 int r=new_recompile_block(vaddr);
586 if(r==0) return get_addr(vaddr);
587 // Execute in unmapped page, generate pagefault execption
588 Status|=2;
589 Cause=(vaddr<<31)|0x8;
590 EPC=(vaddr&1)?vaddr-5:vaddr;
591 BadVAddr=(vaddr&~1);
592 Context=(Context&0xFF80000F)|((BadVAddr>>9)&0x007FFFF0);
593 EntryHi=BadVAddr&0xFFFFE000;
594 return get_addr_ht(0x80000000);
595}
596// Look up address in hash table first
597void *get_addr_ht(u_int vaddr)
598{
599 //printf("TRACE: count=%d next=%d (get_addr_ht %x)\n",Count,next_interupt,vaddr);
df4dc2b1 600 const struct ht_entry *ht_bin = hash_table_get(vaddr);
601 if (ht_bin->vaddr[0] == vaddr) return ht_bin->tcaddr[0];
602 if (ht_bin->vaddr[1] == vaddr) return ht_bin->tcaddr[1];
57871462 603 return get_addr(vaddr);
604}
605
6cc8d23c 606static void clear_all_regs(signed char regmap[])
57871462 607{
6cc8d23c 608 memset(regmap, -1, sizeof(regmap[0]) * HOST_REGS);
57871462 609}
610
d1e4ebd9 611static signed char get_reg(const signed char regmap[],int r)
57871462 612{
613 int hr;
614 for (hr=0;hr<HOST_REGS;hr++) if(hr!=EXCLUDE_REG&&regmap[hr]==r) return hr;
615 return -1;
616}
617
618// Find a register that is available for two consecutive cycles
d1e4ebd9 619static signed char get_reg2(signed char regmap1[], const signed char regmap2[], int r)
57871462 620{
621 int hr;
622 for (hr=0;hr<HOST_REGS;hr++) if(hr!=EXCLUDE_REG&&regmap1[hr]==r&&regmap2[hr]==r) return hr;
623 return -1;
624}
625
626int count_free_regs(signed char regmap[])
627{
628 int count=0;
629 int hr;
630 for(hr=0;hr<HOST_REGS;hr++)
631 {
632 if(hr!=EXCLUDE_REG) {
633 if(regmap[hr]<0) count++;
634 }
635 }
636 return count;
637}
638
639void dirty_reg(struct regstat *cur,signed char reg)
640{
641 int hr;
642 if(!reg) return;
643 for (hr=0;hr<HOST_REGS;hr++) {
644 if((cur->regmap[hr]&63)==reg) {
645 cur->dirty|=1<<hr;
646 }
647 }
648}
649
40fca85b 650static void set_const(struct regstat *cur, signed char reg, uint32_t value)
57871462 651{
652 int hr;
653 if(!reg) return;
654 for (hr=0;hr<HOST_REGS;hr++) {
655 if(cur->regmap[hr]==reg) {
656 cur->isconst|=1<<hr;
956f3129 657 current_constmap[hr]=value;
57871462 658 }
57871462 659 }
660}
661
40fca85b 662static void clear_const(struct regstat *cur, signed char reg)
57871462 663{
664 int hr;
665 if(!reg) return;
666 for (hr=0;hr<HOST_REGS;hr++) {
667 if((cur->regmap[hr]&63)==reg) {
668 cur->isconst&=~(1<<hr);
669 }
670 }
671}
672
40fca85b 673static int is_const(struct regstat *cur, signed char reg)
57871462 674{
675 int hr;
79c75f1b 676 if(reg<0) return 0;
57871462 677 if(!reg) return 1;
678 for (hr=0;hr<HOST_REGS;hr++) {
679 if((cur->regmap[hr]&63)==reg) {
680 return (cur->isconst>>hr)&1;
681 }
682 }
683 return 0;
684}
40fca85b 685
686static uint32_t get_const(struct regstat *cur, signed char reg)
57871462 687{
688 int hr;
689 if(!reg) return 0;
690 for (hr=0;hr<HOST_REGS;hr++) {
691 if(cur->regmap[hr]==reg) {
956f3129 692 return current_constmap[hr];
57871462 693 }
694 }
c43b5311 695 SysPrintf("Unknown constant in r%d\n",reg);
7c3a5182 696 abort();
57871462 697}
698
699// Least soon needed registers
700// Look at the next ten instructions and see which registers
701// will be used. Try not to reallocate these.
702void lsn(u_char hsn[], int i, int *preferred_reg)
703{
704 int j;
705 int b=-1;
706 for(j=0;j<9;j++)
707 {
708 if(i+j>=slen) {
709 j=slen-i-1;
710 break;
711 }
fe807a8a 712 if (dops[i+j].is_ujump)
57871462 713 {
714 // Don't go past an unconditonal jump
715 j++;
716 break;
717 }
718 }
719 for(;j>=0;j--)
720 {
cf95b4f0 721 if(dops[i+j].rs1) hsn[dops[i+j].rs1]=j;
722 if(dops[i+j].rs2) hsn[dops[i+j].rs2]=j;
723 if(dops[i+j].rt1) hsn[dops[i+j].rt1]=j;
724 if(dops[i+j].rt2) hsn[dops[i+j].rt2]=j;
725 if(dops[i+j].itype==STORE || dops[i+j].itype==STORELR) {
57871462 726 // Stores can allocate zero
cf95b4f0 727 hsn[dops[i+j].rs1]=j;
728 hsn[dops[i+j].rs2]=j;
57871462 729 }
37387d8b 730 if (ram_offset && (dops[i+j].is_load || dops[i+j].is_store))
731 hsn[ROREG] = j;
57871462 732 // On some architectures stores need invc_ptr
733 #if defined(HOST_IMM8)
37387d8b 734 if (dops[i+j].is_store)
735 hsn[INVCP] = j;
57871462 736 #endif
cf95b4f0 737 if(i+j>=0&&(dops[i+j].itype==UJUMP||dops[i+j].itype==CJUMP||dops[i+j].itype==SJUMP))
57871462 738 {
739 hsn[CCREG]=j;
740 b=j;
741 }
742 }
743 if(b>=0)
744 {
745 if(ba[i+b]>=start && ba[i+b]<(start+slen*4))
746 {
747 // Follow first branch
748 int t=(ba[i+b]-start)>>2;
749 j=7-b;if(t+j>=slen) j=slen-t-1;
750 for(;j>=0;j--)
751 {
cf95b4f0 752 if(dops[t+j].rs1) if(hsn[dops[t+j].rs1]>j+b+2) hsn[dops[t+j].rs1]=j+b+2;
753 if(dops[t+j].rs2) if(hsn[dops[t+j].rs2]>j+b+2) hsn[dops[t+j].rs2]=j+b+2;
754 //if(dops[t+j].rt1) if(hsn[dops[t+j].rt1]>j+b+2) hsn[dops[t+j].rt1]=j+b+2;
755 //if(dops[t+j].rt2) if(hsn[dops[t+j].rt2]>j+b+2) hsn[dops[t+j].rt2]=j+b+2;
57871462 756 }
757 }
758 // TODO: preferred register based on backward branch
759 }
760 // Delay slot should preferably not overwrite branch conditions or cycle count
fe807a8a 761 if (i > 0 && dops[i-1].is_jump) {
cf95b4f0 762 if(dops[i-1].rs1) if(hsn[dops[i-1].rs1]>1) hsn[dops[i-1].rs1]=1;
763 if(dops[i-1].rs2) if(hsn[dops[i-1].rs2]>1) hsn[dops[i-1].rs2]=1;
57871462 764 hsn[CCREG]=1;
765 // ...or hash tables
766 hsn[RHASH]=1;
767 hsn[RHTBL]=1;
768 }
769 // Coprocessor load/store needs FTEMP, even if not declared
37387d8b 770 if(dops[i].itype==C2LS) {
57871462 771 hsn[FTEMP]=0;
772 }
773 // Load L/R also uses FTEMP as a temporary register
cf95b4f0 774 if(dops[i].itype==LOADLR) {
57871462 775 hsn[FTEMP]=0;
776 }
b7918751 777 // Also SWL/SWR/SDL/SDR
cf95b4f0 778 if(dops[i].opcode==0x2a||dops[i].opcode==0x2e||dops[i].opcode==0x2c||dops[i].opcode==0x2d) {
57871462 779 hsn[FTEMP]=0;
780 }
57871462 781 // Don't remove the miniht registers
cf95b4f0 782 if(dops[i].itype==UJUMP||dops[i].itype==RJUMP)
57871462 783 {
784 hsn[RHASH]=0;
785 hsn[RHTBL]=0;
786 }
787}
788
789// We only want to allocate registers if we're going to use them again soon
790int needed_again(int r, int i)
791{
792 int j;
793 int b=-1;
794 int rn=10;
9f51b4b9 795
fe807a8a 796 if (i > 0 && dops[i-1].is_ujump)
57871462 797 {
798 if(ba[i-1]<start || ba[i-1]>start+slen*4-4)
799 return 0; // Don't need any registers if exiting the block
800 }
801 for(j=0;j<9;j++)
802 {
803 if(i+j>=slen) {
804 j=slen-i-1;
805 break;
806 }
fe807a8a 807 if (dops[i+j].is_ujump)
57871462 808 {
809 // Don't go past an unconditonal jump
810 j++;
811 break;
812 }
cf95b4f0 813 if(dops[i+j].itype==SYSCALL||dops[i+j].itype==HLECALL||dops[i+j].itype==INTCALL||((source[i+j]&0xfc00003f)==0x0d))
57871462 814 {
815 break;
816 }
817 }
818 for(;j>=1;j--)
819 {
cf95b4f0 820 if(dops[i+j].rs1==r) rn=j;
821 if(dops[i+j].rs2==r) rn=j;
57871462 822 if((unneeded_reg[i+j]>>r)&1) rn=10;
cf95b4f0 823 if(i+j>=0&&(dops[i+j].itype==UJUMP||dops[i+j].itype==CJUMP||dops[i+j].itype==SJUMP))
57871462 824 {
825 b=j;
826 }
827 }
b7217e13 828 if(rn<10) return 1;
581335b0 829 (void)b;
57871462 830 return 0;
831}
832
833// Try to match register allocations at the end of a loop with those
834// at the beginning
835int loop_reg(int i, int r, int hr)
836{
837 int j,k;
838 for(j=0;j<9;j++)
839 {
840 if(i+j>=slen) {
841 j=slen-i-1;
842 break;
843 }
fe807a8a 844 if (dops[i+j].is_ujump)
57871462 845 {
846 // Don't go past an unconditonal jump
847 j++;
848 break;
849 }
850 }
851 k=0;
852 if(i>0){
cf95b4f0 853 if(dops[i-1].itype==UJUMP||dops[i-1].itype==CJUMP||dops[i-1].itype==SJUMP)
57871462 854 k--;
855 }
856 for(;k<j;k++)
857 {
00fa9369 858 assert(r < 64);
859 if((unneeded_reg[i+k]>>r)&1) return hr;
cf95b4f0 860 if(i+k>=0&&(dops[i+k].itype==UJUMP||dops[i+k].itype==CJUMP||dops[i+k].itype==SJUMP))
57871462 861 {
862 if(ba[i+k]>=start && ba[i+k]<(start+i*4))
863 {
864 int t=(ba[i+k]-start)>>2;
865 int reg=get_reg(regs[t].regmap_entry,r);
866 if(reg>=0) return reg;
867 //reg=get_reg(regs[t+1].regmap_entry,r);
868 //if(reg>=0) return reg;
869 }
870 }
871 }
872 return hr;
873}
874
875
876// Allocate every register, preserving source/target regs
877void alloc_all(struct regstat *cur,int i)
878{
879 int hr;
9f51b4b9 880
57871462 881 for(hr=0;hr<HOST_REGS;hr++) {
882 if(hr!=EXCLUDE_REG) {
cf95b4f0 883 if(((cur->regmap[hr]&63)!=dops[i].rs1)&&((cur->regmap[hr]&63)!=dops[i].rs2)&&
884 ((cur->regmap[hr]&63)!=dops[i].rt1)&&((cur->regmap[hr]&63)!=dops[i].rt2))
57871462 885 {
886 cur->regmap[hr]=-1;
887 cur->dirty&=~(1<<hr);
888 }
889 // Don't need zeros
890 if((cur->regmap[hr]&63)==0)
891 {
892 cur->regmap[hr]=-1;
893 cur->dirty&=~(1<<hr);
894 }
895 }
896 }
897}
898
d1e4ebd9 899#ifndef NDEBUG
900static int host_tempreg_in_use;
901
902static void host_tempreg_acquire(void)
903{
904 assert(!host_tempreg_in_use);
905 host_tempreg_in_use = 1;
906}
907
908static void host_tempreg_release(void)
909{
910 host_tempreg_in_use = 0;
911}
912#else
913static void host_tempreg_acquire(void) {}
914static void host_tempreg_release(void) {}
915#endif
916
32631e6a 917#ifdef ASSEM_PRINT
8062d65a 918extern void gen_interupt();
919extern void do_insn_cmp();
d1e4ebd9 920#define FUNCNAME(f) { f, " " #f }
8062d65a 921static const struct {
d1e4ebd9 922 void *addr;
8062d65a 923 const char *name;
924} function_names[] = {
925 FUNCNAME(cc_interrupt),
926 FUNCNAME(gen_interupt),
927 FUNCNAME(get_addr_ht),
928 FUNCNAME(get_addr),
929 FUNCNAME(jump_handler_read8),
930 FUNCNAME(jump_handler_read16),
931 FUNCNAME(jump_handler_read32),
932 FUNCNAME(jump_handler_write8),
933 FUNCNAME(jump_handler_write16),
934 FUNCNAME(jump_handler_write32),
935 FUNCNAME(invalidate_addr),
3968e69e 936 FUNCNAME(jump_to_new_pc),
d1150cd6 937 FUNCNAME(jump_break),
938 FUNCNAME(jump_break_ds),
939 FUNCNAME(jump_syscall),
940 FUNCNAME(jump_syscall_ds),
81dbbf4c 941 FUNCNAME(call_gteStall),
8062d65a 942 FUNCNAME(new_dyna_leave),
943 FUNCNAME(pcsx_mtc0),
944 FUNCNAME(pcsx_mtc0_ds),
32631e6a 945#ifdef DRC_DBG
8062d65a 946 FUNCNAME(do_insn_cmp),
32631e6a 947#endif
3968e69e 948#ifdef __arm__
949 FUNCNAME(verify_code),
950#endif
8062d65a 951};
952
d1e4ebd9 953static const char *func_name(const void *a)
8062d65a 954{
955 int i;
956 for (i = 0; i < sizeof(function_names)/sizeof(function_names[0]); i++)
957 if (function_names[i].addr == a)
958 return function_names[i].name;
959 return "";
960}
961#else
962#define func_name(x) ""
963#endif
964
57871462 965#ifdef __i386__
966#include "assem_x86.c"
967#endif
968#ifdef __x86_64__
969#include "assem_x64.c"
970#endif
971#ifdef __arm__
972#include "assem_arm.c"
973#endif
be516ebe 974#ifdef __aarch64__
975#include "assem_arm64.c"
976#endif
57871462 977
2a014d73 978static void *get_trampoline(const void *f)
979{
980 size_t i;
981
982 for (i = 0; i < ARRAY_SIZE(ndrc->tramp.f); i++) {
983 if (ndrc->tramp.f[i] == f || ndrc->tramp.f[i] == NULL)
984 break;
985 }
986 if (i == ARRAY_SIZE(ndrc->tramp.f)) {
987 SysPrintf("trampoline table is full, last func %p\n", f);
988 abort();
989 }
990 if (ndrc->tramp.f[i] == NULL) {
991 start_tcache_write(&ndrc->tramp.f[i], &ndrc->tramp.f[i + 1]);
992 ndrc->tramp.f[i] = f;
993 end_tcache_write(&ndrc->tramp.f[i], &ndrc->tramp.f[i + 1]);
994 }
995 return &ndrc->tramp.ops[i];
996}
997
998static void emit_far_jump(const void *f)
999{
1000 if (can_jump_or_call(f)) {
1001 emit_jmp(f);
1002 return;
1003 }
1004
1005 f = get_trampoline(f);
1006 emit_jmp(f);
1007}
1008
1009static void emit_far_call(const void *f)
1010{
1011 if (can_jump_or_call(f)) {
1012 emit_call(f);
1013 return;
1014 }
1015
1016 f = get_trampoline(f);
1017 emit_call(f);
1018}
1019
57871462 1020// Add virtual address mapping to linked list
1021void ll_add(struct ll_entry **head,int vaddr,void *addr)
1022{
1023 struct ll_entry *new_entry;
1024 new_entry=malloc(sizeof(struct ll_entry));
1025 assert(new_entry!=NULL);
1026 new_entry->vaddr=vaddr;
de5a60c3 1027 new_entry->reg_sv_flags=0;
57871462 1028 new_entry->addr=addr;
1029 new_entry->next=*head;
1030 *head=new_entry;
1031}
1032
de5a60c3 1033void ll_add_flags(struct ll_entry **head,int vaddr,u_int reg_sv_flags,void *addr)
57871462 1034{
7139f3c8 1035 ll_add(head,vaddr,addr);
de5a60c3 1036 (*head)->reg_sv_flags=reg_sv_flags;
57871462 1037}
1038
1039// Check if an address is already compiled
1040// but don't return addresses which are about to expire from the cache
1041void *check_addr(u_int vaddr)
1042{
df4dc2b1 1043 struct ht_entry *ht_bin = hash_table_get(vaddr);
1044 size_t i;
b14b6a8f 1045 for (i = 0; i < ARRAY_SIZE(ht_bin->vaddr); i++) {
df4dc2b1 1046 if (ht_bin->vaddr[i] == vaddr)
1047 if (doesnt_expire_soon((u_char *)ht_bin->tcaddr[i] - MAX_OUTPUT_BLOCK_SIZE))
1048 if (isclean(ht_bin->tcaddr[i]))
1049 return ht_bin->tcaddr[i];
57871462 1050 }
94d23bb9 1051 u_int page=get_page(vaddr);
57871462 1052 struct ll_entry *head;
1053 head=jump_in[page];
df4dc2b1 1054 while (head != NULL) {
1055 if (head->vaddr == vaddr) {
1056 if (doesnt_expire_soon(head->addr)) {
57871462 1057 // Update existing entry with current address
df4dc2b1 1058 if (ht_bin->vaddr[0] == vaddr) {
1059 ht_bin->tcaddr[0] = head->addr;
57871462 1060 return head->addr;
1061 }
df4dc2b1 1062 if (ht_bin->vaddr[1] == vaddr) {
1063 ht_bin->tcaddr[1] = head->addr;
57871462 1064 return head->addr;
1065 }
1066 // Insert into hash table with low priority.
1067 // Don't evict existing entries, as they are probably
1068 // addresses that are being accessed frequently.
df4dc2b1 1069 if (ht_bin->vaddr[0] == -1) {
1070 ht_bin->vaddr[0] = vaddr;
1071 ht_bin->tcaddr[0] = head->addr;
1072 }
1073 else if (ht_bin->vaddr[1] == -1) {
1074 ht_bin->vaddr[1] = vaddr;
1075 ht_bin->tcaddr[1] = head->addr;
57871462 1076 }
1077 return head->addr;
1078 }
1079 }
1080 head=head->next;
1081 }
1082 return 0;
1083}
1084
1085void remove_hash(int vaddr)
1086{
1087 //printf("remove hash: %x\n",vaddr);
df4dc2b1 1088 struct ht_entry *ht_bin = hash_table_get(vaddr);
1089 if (ht_bin->vaddr[1] == vaddr) {
1090 ht_bin->vaddr[1] = -1;
1091 ht_bin->tcaddr[1] = NULL;
57871462 1092 }
df4dc2b1 1093 if (ht_bin->vaddr[0] == vaddr) {
1094 ht_bin->vaddr[0] = ht_bin->vaddr[1];
1095 ht_bin->tcaddr[0] = ht_bin->tcaddr[1];
1096 ht_bin->vaddr[1] = -1;
1097 ht_bin->tcaddr[1] = NULL;
57871462 1098 }
1099}
1100
943f42f3 1101static void ll_remove_matching_addrs(struct ll_entry **head,
1102 uintptr_t base_offs_s, int shift)
57871462 1103{
1104 struct ll_entry *next;
1105 while(*head) {
943f42f3 1106 uintptr_t o1 = (u_char *)(*head)->addr - ndrc->translation_cache;
1107 uintptr_t o2 = o1 - MAX_OUTPUT_BLOCK_SIZE;
1108 if ((o1 >> shift) == base_offs_s || (o2 >> shift) == base_offs_s)
57871462 1109 {
643aeae3 1110 inv_debug("EXP: Remove pointer to %p (%x)\n",(*head)->addr,(*head)->vaddr);
57871462 1111 remove_hash((*head)->vaddr);
1112 next=(*head)->next;
1113 free(*head);
1114 *head=next;
1115 }
1116 else
1117 {
1118 head=&((*head)->next);
1119 }
1120 }
1121}
1122
1123// Remove all entries from linked list
1124void ll_clear(struct ll_entry **head)
1125{
1126 struct ll_entry *cur;
1127 struct ll_entry *next;
581335b0 1128 if((cur=*head)) {
57871462 1129 *head=0;
1130 while(cur) {
1131 next=cur->next;
1132 free(cur);
1133 cur=next;
1134 }
1135 }
1136}
1137
1138// Dereference the pointers and remove if it matches
943f42f3 1139static void ll_kill_pointers(struct ll_entry *head,
1140 uintptr_t base_offs_s, int shift)
57871462 1141{
1142 while(head) {
943f42f3 1143 u_char *ptr = get_pointer(head->addr);
1144 uintptr_t o1 = ptr - ndrc->translation_cache;
1145 uintptr_t o2 = o1 - MAX_OUTPUT_BLOCK_SIZE;
1146 inv_debug("EXP: Lookup pointer to %p at %p (%x)\n",ptr,head->addr,head->vaddr);
1147 if ((o1 >> shift) == base_offs_s || (o2 >> shift) == base_offs_s)
57871462 1148 {
643aeae3 1149 inv_debug("EXP: Kill pointer at %p (%x)\n",head->addr,head->vaddr);
d148d265 1150 void *host_addr=find_extjump_insn(head->addr);
919981d0 1151 mark_clear_cache(host_addr);
df4dc2b1 1152 set_jump_target(host_addr, head->addr);
57871462 1153 }
1154 head=head->next;
1155 }
1156}
1157
1158// This is called when we write to a compiled block (see do_invstub)
d1e4ebd9 1159static void invalidate_page(u_int page)
57871462 1160{
57871462 1161 struct ll_entry *head;
1162 struct ll_entry *next;
1163 head=jump_in[page];
1164 jump_in[page]=0;
1165 while(head!=NULL) {
1166 inv_debug("INVALIDATE: %x\n",head->vaddr);
1167 remove_hash(head->vaddr);
1168 next=head->next;
1169 free(head);
1170 head=next;
1171 }
1172 head=jump_out[page];
1173 jump_out[page]=0;
1174 while(head!=NULL) {
643aeae3 1175 inv_debug("INVALIDATE: kill pointer to %x (%p)\n",head->vaddr,head->addr);
d148d265 1176 void *host_addr=find_extjump_insn(head->addr);
919981d0 1177 mark_clear_cache(host_addr);
3d680478 1178 set_jump_target(host_addr, head->addr); // point back to dyna_linker
57871462 1179 next=head->next;
1180 free(head);
1181 head=next;
1182 }
57871462 1183}
9be4ba64 1184
1185static void invalidate_block_range(u_int block, u_int first, u_int last)
57871462 1186{
94d23bb9 1187 u_int page=get_page(block<<12);
57871462 1188 //printf("first=%d last=%d\n",first,last);
f76eeef9 1189 invalidate_page(page);
57871462 1190 assert(first+5>page); // NB: this assumes MAXBLOCK<=4096 (4 pages)
1191 assert(last<page+5);
1192 // Invalidate the adjacent pages if a block crosses a 4K boundary
1193 while(first<page) {
1194 invalidate_page(first);
1195 first++;
1196 }
1197 for(first=page+1;first<last;first++) {
1198 invalidate_page(first);
1199 }
919981d0 1200 do_clear_cache();
9f51b4b9 1201
57871462 1202 // Don't trap writes
1203 invalid_code[block]=1;
f76eeef9 1204
57871462 1205 #ifdef USE_MINI_HT
1206 memset(mini_ht,-1,sizeof(mini_ht));
1207 #endif
1208}
9be4ba64 1209
1210void invalidate_block(u_int block)
1211{
1212 u_int page=get_page(block<<12);
1213 u_int vpage=get_vpage(block<<12);
1214 inv_debug("INVALIDATE: %x (%d)\n",block<<12,page);
1215 //inv_debug("invalid_code[block]=%d\n",invalid_code[block]);
1216 u_int first,last;
1217 first=last=page;
1218 struct ll_entry *head;
1219 head=jump_dirty[vpage];
1220 //printf("page=%d vpage=%d\n",page,vpage);
1221 while(head!=NULL) {
9be4ba64 1222 if(vpage>2047||(head->vaddr>>12)==block) { // Ignore vaddr hash collision
01d26796 1223 u_char *start, *end;
1224 get_bounds(head->addr, &start, &end);
1225 //printf("start: %p end: %p\n", start, end);
1226 if (page < 2048 && start >= rdram && end < rdram+RAM_SIZE) {
1227 if (((start-rdram)>>12) <= page && ((end-1-rdram)>>12) >= page) {
1228 if ((((start-rdram)>>12)&2047) < first) first = ((start-rdram)>>12)&2047;
1229 if ((((end-1-rdram)>>12)&2047) > last) last = ((end-1-rdram)>>12)&2047;
9be4ba64 1230 }
1231 }
9be4ba64 1232 }
1233 head=head->next;
1234 }
1235 invalidate_block_range(block,first,last);
1236}
1237
57871462 1238void invalidate_addr(u_int addr)
1239{
9be4ba64 1240 //static int rhits;
1241 // this check is done by the caller
1242 //if (inv_code_start<=addr&&addr<=inv_code_end) { rhits++; return; }
d25604ca 1243 u_int page=get_vpage(addr);
9be4ba64 1244 if(page<2048) { // RAM
1245 struct ll_entry *head;
1246 u_int addr_min=~0, addr_max=0;
4a35de07 1247 u_int mask=RAM_SIZE-1;
1248 u_int addr_main=0x80000000|(addr&mask);
9be4ba64 1249 int pg1;
4a35de07 1250 inv_code_start=addr_main&~0xfff;
1251 inv_code_end=addr_main|0xfff;
9be4ba64 1252 pg1=page;
1253 if (pg1>0) {
1254 // must check previous page too because of spans..
1255 pg1--;
1256 inv_code_start-=0x1000;
1257 }
1258 for(;pg1<=page;pg1++) {
1259 for(head=jump_dirty[pg1];head!=NULL;head=head->next) {
01d26796 1260 u_char *start_h, *end_h;
1261 u_int start, end;
1262 get_bounds(head->addr, &start_h, &end_h);
1263 start = (uintptr_t)start_h - ram_offset;
1264 end = (uintptr_t)end_h - ram_offset;
4a35de07 1265 if(start<=addr_main&&addr_main<end) {
9be4ba64 1266 if(start<addr_min) addr_min=start;
1267 if(end>addr_max) addr_max=end;
1268 }
4a35de07 1269 else if(addr_main<start) {
9be4ba64 1270 if(start<inv_code_end)
1271 inv_code_end=start-1;
1272 }
1273 else {
1274 if(end>inv_code_start)
1275 inv_code_start=end;
1276 }
1277 }
1278 }
1279 if (addr_min!=~0) {
1280 inv_debug("INV ADDR: %08x hit %08x-%08x\n", addr, addr_min, addr_max);
1281 inv_code_start=inv_code_end=~0;
1282 invalidate_block_range(addr>>12,(addr_min&mask)>>12,(addr_max&mask)>>12);
1283 return;
1284 }
1285 else {
4a35de07 1286 inv_code_start=(addr&~mask)|(inv_code_start&mask);
1287 inv_code_end=(addr&~mask)|(inv_code_end&mask);
d25604ca 1288 inv_debug("INV ADDR: %08x miss, inv %08x-%08x, sk %d\n", addr, inv_code_start, inv_code_end, 0);
9be4ba64 1289 return;
d25604ca 1290 }
9be4ba64 1291 }
57871462 1292 invalidate_block(addr>>12);
1293}
9be4ba64 1294
dd3a91a1 1295// This is called when loading a save state.
1296// Anything could have changed, so invalidate everything.
919981d0 1297void invalidate_all_pages(void)
57871462 1298{
581335b0 1299 u_int page;
57871462 1300 for(page=0;page<4096;page++)
1301 invalidate_page(page);
1302 for(page=0;page<1048576;page++)
1303 if(!invalid_code[page]) {
1304 restore_candidate[(page&2047)>>3]|=1<<(page&7);
1305 restore_candidate[((page&2047)>>3)+256]|=1<<(page&7);
1306 }
57871462 1307 #ifdef USE_MINI_HT
1308 memset(mini_ht,-1,sizeof(mini_ht));
1309 #endif
919981d0 1310 do_clear_cache();
57871462 1311}
1312
d1e4ebd9 1313static void do_invstub(int n)
1314{
1315 literal_pool(20);
1316 u_int reglist=stubs[n].a;
1317 set_jump_target(stubs[n].addr, out);
1318 save_regs(reglist);
1319 if(stubs[n].b!=0) emit_mov(stubs[n].b,0);
2a014d73 1320 emit_far_call(invalidate_addr);
d1e4ebd9 1321 restore_regs(reglist);
1322 emit_jmp(stubs[n].retaddr); // return address
1323}
1324
57871462 1325// Add an entry to jump_out after making a link
d1e4ebd9 1326// src should point to code by emit_extjump2()
3d680478 1327void add_jump_out(u_int vaddr,void *src)
57871462 1328{
94d23bb9 1329 u_int page=get_page(vaddr);
3d680478 1330 inv_debug("add_jump_out: %p -> %x (%d)\n",src,vaddr,page);
d1e4ebd9 1331 check_extjump2(src);
57871462 1332 ll_add(jump_out+page,vaddr,src);
3d680478 1333 //inv_debug("add_jump_out: to %p\n",get_pointer(src));
57871462 1334}
1335
1336// If a code block was found to be unmodified (bit was set in
1337// restore_candidate) and it remains unmodified (bit is clear
1338// in invalid_code) then move the entries for that 4K page from
1339// the dirty list to the clean list.
1340void clean_blocks(u_int page)
1341{
1342 struct ll_entry *head;
1343 inv_debug("INV: clean_blocks page=%d\n",page);
1344 head=jump_dirty[page];
1345 while(head!=NULL) {
1346 if(!invalid_code[head->vaddr>>12]) {
1347 // Don't restore blocks which are about to expire from the cache
df4dc2b1 1348 if (doesnt_expire_soon(head->addr)) {
581335b0 1349 if(verify_dirty(head->addr)) {
01d26796 1350 u_char *start, *end;
643aeae3 1351 //printf("Possibly Restore %x (%p)\n",head->vaddr, head->addr);
57871462 1352 u_int i;
1353 u_int inv=0;
01d26796 1354 get_bounds(head->addr, &start, &end);
1355 if (start - rdram < RAM_SIZE) {
1356 for (i = (start-rdram+0x80000000)>>12; i <= (end-1-rdram+0x80000000)>>12; i++) {
57871462 1357 inv|=invalid_code[i];
1358 }
1359 }
4cb76aa4 1360 else if((signed int)head->vaddr>=(signed int)0x80000000+RAM_SIZE) {
57871462 1361 inv=1;
1362 }
1363 if(!inv) {
df4dc2b1 1364 void *clean_addr = get_clean_addr(head->addr);
1365 if (doesnt_expire_soon(clean_addr)) {
57871462 1366 u_int ppage=page;
643aeae3 1367 inv_debug("INV: Restored %x (%p/%p)\n",head->vaddr, head->addr, clean_addr);
57871462 1368 //printf("page=%x, addr=%x\n",page,head->vaddr);
1369 //assert(head->vaddr>>12==(page|0x80000));
de5a60c3 1370 ll_add_flags(jump_in+ppage,head->vaddr,head->reg_sv_flags,clean_addr);
df4dc2b1 1371 struct ht_entry *ht_bin = hash_table_get(head->vaddr);
1372 if (ht_bin->vaddr[0] == head->vaddr)
1373 ht_bin->tcaddr[0] = clean_addr; // Replace existing entry
1374 if (ht_bin->vaddr[1] == head->vaddr)
1375 ht_bin->tcaddr[1] = clean_addr; // Replace existing entry
57871462 1376 }
1377 }
1378 }
1379 }
1380 }
1381 head=head->next;
1382 }
1383}
1384
8062d65a 1385/* Register allocation */
1386
1387// Note: registers are allocated clean (unmodified state)
1388// if you intend to modify the register, you must call dirty_reg().
1389static void alloc_reg(struct regstat *cur,int i,signed char reg)
1390{
1391 int r,hr;
b7ec323c 1392 int preferred_reg = PREFERRED_REG_FIRST
1393 + reg % (PREFERRED_REG_LAST - PREFERRED_REG_FIRST + 1);
1394 if (reg == CCREG) preferred_reg = HOST_CCREG;
1395 if (reg == PTEMP || reg == FTEMP) preferred_reg = 12;
1396 assert(PREFERRED_REG_FIRST != EXCLUDE_REG && EXCLUDE_REG != HOST_REGS);
8062d65a 1397
1398 // Don't allocate unused registers
1399 if((cur->u>>reg)&1) return;
1400
1401 // see if it's already allocated
1402 for(hr=0;hr<HOST_REGS;hr++)
1403 {
1404 if(cur->regmap[hr]==reg) return;
1405 }
1406
1407 // Keep the same mapping if the register was already allocated in a loop
1408 preferred_reg = loop_reg(i,reg,preferred_reg);
1409
1410 // Try to allocate the preferred register
1411 if(cur->regmap[preferred_reg]==-1) {
1412 cur->regmap[preferred_reg]=reg;
1413 cur->dirty&=~(1<<preferred_reg);
1414 cur->isconst&=~(1<<preferred_reg);
1415 return;
1416 }
1417 r=cur->regmap[preferred_reg];
1418 assert(r < 64);
1419 if((cur->u>>r)&1) {
1420 cur->regmap[preferred_reg]=reg;
1421 cur->dirty&=~(1<<preferred_reg);
1422 cur->isconst&=~(1<<preferred_reg);
1423 return;
1424 }
1425
1426 // Clear any unneeded registers
1427 // We try to keep the mapping consistent, if possible, because it
1428 // makes branches easier (especially loops). So we try to allocate
1429 // first (see above) before removing old mappings. If this is not
1430 // possible then go ahead and clear out the registers that are no
1431 // longer needed.
1432 for(hr=0;hr<HOST_REGS;hr++)
1433 {
1434 r=cur->regmap[hr];
1435 if(r>=0) {
1436 assert(r < 64);
1437 if((cur->u>>r)&1) {cur->regmap[hr]=-1;break;}
1438 }
1439 }
b7ec323c 1440
8062d65a 1441 // Try to allocate any available register, but prefer
1442 // registers that have not been used recently.
b7ec323c 1443 if (i > 0) {
1444 for (hr = PREFERRED_REG_FIRST; ; ) {
1445 if (cur->regmap[hr] < 0) {
1446 int oldreg = regs[i-1].regmap[hr];
1447 if (oldreg < 0 || (oldreg != dops[i-1].rs1 && oldreg != dops[i-1].rs2
1448 && oldreg != dops[i-1].rt1 && oldreg != dops[i-1].rt2))
1449 {
8062d65a 1450 cur->regmap[hr]=reg;
1451 cur->dirty&=~(1<<hr);
1452 cur->isconst&=~(1<<hr);
1453 return;
1454 }
1455 }
b7ec323c 1456 hr++;
1457 if (hr == EXCLUDE_REG)
1458 hr++;
1459 if (hr == HOST_REGS)
1460 hr = 0;
1461 if (hr == PREFERRED_REG_FIRST)
1462 break;
8062d65a 1463 }
1464 }
b7ec323c 1465
8062d65a 1466 // Try to allocate any available register
b7ec323c 1467 for (hr = PREFERRED_REG_FIRST; ; ) {
1468 if (cur->regmap[hr] < 0) {
8062d65a 1469 cur->regmap[hr]=reg;
1470 cur->dirty&=~(1<<hr);
1471 cur->isconst&=~(1<<hr);
1472 return;
1473 }
b7ec323c 1474 hr++;
1475 if (hr == EXCLUDE_REG)
1476 hr++;
1477 if (hr == HOST_REGS)
1478 hr = 0;
1479 if (hr == PREFERRED_REG_FIRST)
1480 break;
8062d65a 1481 }
1482
1483 // Ok, now we have to evict someone
1484 // Pick a register we hopefully won't need soon
1485 u_char hsn[MAXREG+1];
1486 memset(hsn,10,sizeof(hsn));
1487 int j;
1488 lsn(hsn,i,&preferred_reg);
1489 //printf("eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",cur->regmap[0],cur->regmap[1],cur->regmap[2],cur->regmap[3],cur->regmap[5],cur->regmap[6],cur->regmap[7]);
1490 //printf("hsn(%x): %d %d %d %d %d %d %d\n",start+i*4,hsn[cur->regmap[0]&63],hsn[cur->regmap[1]&63],hsn[cur->regmap[2]&63],hsn[cur->regmap[3]&63],hsn[cur->regmap[5]&63],hsn[cur->regmap[6]&63],hsn[cur->regmap[7]&63]);
1491 if(i>0) {
1492 // Don't evict the cycle count at entry points, otherwise the entry
1493 // stub will have to write it.
cf95b4f0 1494 if(dops[i].bt&&hsn[CCREG]>2) hsn[CCREG]=2;
fe807a8a 1495 if (i>1 && hsn[CCREG] > 2 && dops[i-2].is_jump) hsn[CCREG]=2;
8062d65a 1496 for(j=10;j>=3;j--)
1497 {
1498 // Alloc preferred register if available
1499 if(hsn[r=cur->regmap[preferred_reg]&63]==j) {
1500 for(hr=0;hr<HOST_REGS;hr++) {
1501 // Evict both parts of a 64-bit register
1502 if((cur->regmap[hr]&63)==r) {
1503 cur->regmap[hr]=-1;
1504 cur->dirty&=~(1<<hr);
1505 cur->isconst&=~(1<<hr);
1506 }
1507 }
1508 cur->regmap[preferred_reg]=reg;
1509 return;
1510 }
1511 for(r=1;r<=MAXREG;r++)
1512 {
cf95b4f0 1513 if(hsn[r]==j&&r!=dops[i-1].rs1&&r!=dops[i-1].rs2&&r!=dops[i-1].rt1&&r!=dops[i-1].rt2) {
8062d65a 1514 for(hr=0;hr<HOST_REGS;hr++) {
1515 if(hr!=HOST_CCREG||j<hsn[CCREG]) {
1516 if(cur->regmap[hr]==r) {
1517 cur->regmap[hr]=reg;
1518 cur->dirty&=~(1<<hr);
1519 cur->isconst&=~(1<<hr);
1520 return;
1521 }
1522 }
1523 }
1524 }
1525 }
1526 }
1527 }
1528 for(j=10;j>=0;j--)
1529 {
1530 for(r=1;r<=MAXREG;r++)
1531 {
1532 if(hsn[r]==j) {
8062d65a 1533 for(hr=0;hr<HOST_REGS;hr++) {
1534 if(cur->regmap[hr]==r) {
1535 cur->regmap[hr]=reg;
1536 cur->dirty&=~(1<<hr);
1537 cur->isconst&=~(1<<hr);
1538 return;
1539 }
1540 }
1541 }
1542 }
1543 }
7c3a5182 1544 SysPrintf("This shouldn't happen (alloc_reg)");abort();
8062d65a 1545}
1546
1547// Allocate a temporary register. This is done without regard to
1548// dirty status or whether the register we request is on the unneeded list
1549// Note: This will only allocate one register, even if called multiple times
1550static void alloc_reg_temp(struct regstat *cur,int i,signed char reg)
1551{
1552 int r,hr;
1553 int preferred_reg = -1;
1554
1555 // see if it's already allocated
1556 for(hr=0;hr<HOST_REGS;hr++)
1557 {
1558 if(hr!=EXCLUDE_REG&&cur->regmap[hr]==reg) return;
1559 }
1560
1561 // Try to allocate any available register
1562 for(hr=HOST_REGS-1;hr>=0;hr--) {
1563 if(hr!=EXCLUDE_REG&&cur->regmap[hr]==-1) {
1564 cur->regmap[hr]=reg;
1565 cur->dirty&=~(1<<hr);
1566 cur->isconst&=~(1<<hr);
1567 return;
1568 }
1569 }
1570
1571 // Find an unneeded register
1572 for(hr=HOST_REGS-1;hr>=0;hr--)
1573 {
1574 r=cur->regmap[hr];
1575 if(r>=0) {
1576 assert(r < 64);
1577 if((cur->u>>r)&1) {
1578 if(i==0||((unneeded_reg[i-1]>>r)&1)) {
1579 cur->regmap[hr]=reg;
1580 cur->dirty&=~(1<<hr);
1581 cur->isconst&=~(1<<hr);
1582 return;
1583 }
1584 }
1585 }
1586 }
1587
1588 // Ok, now we have to evict someone
1589 // Pick a register we hopefully won't need soon
1590 // TODO: we might want to follow unconditional jumps here
1591 // TODO: get rid of dupe code and make this into a function
1592 u_char hsn[MAXREG+1];
1593 memset(hsn,10,sizeof(hsn));
1594 int j;
1595 lsn(hsn,i,&preferred_reg);
1596 //printf("hsn: %d %d %d %d %d %d %d\n",hsn[cur->regmap[0]&63],hsn[cur->regmap[1]&63],hsn[cur->regmap[2]&63],hsn[cur->regmap[3]&63],hsn[cur->regmap[5]&63],hsn[cur->regmap[6]&63],hsn[cur->regmap[7]&63]);
1597 if(i>0) {
1598 // Don't evict the cycle count at entry points, otherwise the entry
1599 // stub will have to write it.
cf95b4f0 1600 if(dops[i].bt&&hsn[CCREG]>2) hsn[CCREG]=2;
fe807a8a 1601 if (i>1 && hsn[CCREG] > 2 && dops[i-2].is_jump) hsn[CCREG]=2;
8062d65a 1602 for(j=10;j>=3;j--)
1603 {
1604 for(r=1;r<=MAXREG;r++)
1605 {
cf95b4f0 1606 if(hsn[r]==j&&r!=dops[i-1].rs1&&r!=dops[i-1].rs2&&r!=dops[i-1].rt1&&r!=dops[i-1].rt2) {
8062d65a 1607 for(hr=0;hr<HOST_REGS;hr++) {
1608 if(hr!=HOST_CCREG||hsn[CCREG]>2) {
1609 if(cur->regmap[hr]==r) {
1610 cur->regmap[hr]=reg;
1611 cur->dirty&=~(1<<hr);
1612 cur->isconst&=~(1<<hr);
1613 return;
1614 }
1615 }
1616 }
1617 }
1618 }
1619 }
1620 }
1621 for(j=10;j>=0;j--)
1622 {
1623 for(r=1;r<=MAXREG;r++)
1624 {
1625 if(hsn[r]==j) {
8062d65a 1626 for(hr=0;hr<HOST_REGS;hr++) {
1627 if(cur->regmap[hr]==r) {
1628 cur->regmap[hr]=reg;
1629 cur->dirty&=~(1<<hr);
1630 cur->isconst&=~(1<<hr);
1631 return;
1632 }
1633 }
1634 }
1635 }
1636 }
7c3a5182 1637 SysPrintf("This shouldn't happen");abort();
8062d65a 1638}
1639
ad49de89 1640static void mov_alloc(struct regstat *current,int i)
57871462 1641{
cf95b4f0 1642 if (dops[i].rs1 == HIREG || dops[i].rs1 == LOREG) {
9a3ccfeb 1643 alloc_cc(current,i); // for stalls
1644 dirty_reg(current,CCREG);
32631e6a 1645 }
1646
57871462 1647 // Note: Don't need to actually alloc the source registers
cf95b4f0 1648 //alloc_reg(current,i,dops[i].rs1);
1649 alloc_reg(current,i,dops[i].rt1);
ad49de89 1650
cf95b4f0 1651 clear_const(current,dops[i].rs1);
1652 clear_const(current,dops[i].rt1);
1653 dirty_reg(current,dops[i].rt1);
57871462 1654}
1655
ad49de89 1656static void shiftimm_alloc(struct regstat *current,int i)
57871462 1657{
cf95b4f0 1658 if(dops[i].opcode2<=0x3) // SLL/SRL/SRA
57871462 1659 {
cf95b4f0 1660 if(dops[i].rt1) {
1661 if(dops[i].rs1&&needed_again(dops[i].rs1,i)) alloc_reg(current,i,dops[i].rs1);
1662 else dops[i].lt1=dops[i].rs1;
1663 alloc_reg(current,i,dops[i].rt1);
1664 dirty_reg(current,dops[i].rt1);
1665 if(is_const(current,dops[i].rs1)) {
1666 int v=get_const(current,dops[i].rs1);
1667 if(dops[i].opcode2==0x00) set_const(current,dops[i].rt1,v<<imm[i]);
1668 if(dops[i].opcode2==0x02) set_const(current,dops[i].rt1,(u_int)v>>imm[i]);
1669 if(dops[i].opcode2==0x03) set_const(current,dops[i].rt1,v>>imm[i]);
dc49e339 1670 }
cf95b4f0 1671 else clear_const(current,dops[i].rt1);
57871462 1672 }
1673 }
dc49e339 1674 else
1675 {
cf95b4f0 1676 clear_const(current,dops[i].rs1);
1677 clear_const(current,dops[i].rt1);
dc49e339 1678 }
1679
cf95b4f0 1680 if(dops[i].opcode2>=0x38&&dops[i].opcode2<=0x3b) // DSLL/DSRL/DSRA
57871462 1681 {
9c45ca93 1682 assert(0);
57871462 1683 }
cf95b4f0 1684 if(dops[i].opcode2==0x3c) // DSLL32
57871462 1685 {
9c45ca93 1686 assert(0);
57871462 1687 }
cf95b4f0 1688 if(dops[i].opcode2==0x3e) // DSRL32
57871462 1689 {
9c45ca93 1690 assert(0);
57871462 1691 }
cf95b4f0 1692 if(dops[i].opcode2==0x3f) // DSRA32
57871462 1693 {
9c45ca93 1694 assert(0);
57871462 1695 }
1696}
1697
ad49de89 1698static void shift_alloc(struct regstat *current,int i)
57871462 1699{
cf95b4f0 1700 if(dops[i].rt1) {
1701 if(dops[i].opcode2<=0x07) // SLLV/SRLV/SRAV
57871462 1702 {
cf95b4f0 1703 if(dops[i].rs1) alloc_reg(current,i,dops[i].rs1);
1704 if(dops[i].rs2) alloc_reg(current,i,dops[i].rs2);
1705 alloc_reg(current,i,dops[i].rt1);
1706 if(dops[i].rt1==dops[i].rs2) {
e1190b87 1707 alloc_reg_temp(current,i,-1);
1708 minimum_free_regs[i]=1;
1709 }
57871462 1710 } else { // DSLLV/DSRLV/DSRAV
00fa9369 1711 assert(0);
57871462 1712 }
cf95b4f0 1713 clear_const(current,dops[i].rs1);
1714 clear_const(current,dops[i].rs2);
1715 clear_const(current,dops[i].rt1);
1716 dirty_reg(current,dops[i].rt1);
57871462 1717 }
1718}
1719
ad49de89 1720static void alu_alloc(struct regstat *current,int i)
57871462 1721{
cf95b4f0 1722 if(dops[i].opcode2>=0x20&&dops[i].opcode2<=0x23) { // ADD/ADDU/SUB/SUBU
1723 if(dops[i].rt1) {
1724 if(dops[i].rs1&&dops[i].rs2) {
1725 alloc_reg(current,i,dops[i].rs1);
1726 alloc_reg(current,i,dops[i].rs2);
57871462 1727 }
1728 else {
cf95b4f0 1729 if(dops[i].rs1&&needed_again(dops[i].rs1,i)) alloc_reg(current,i,dops[i].rs1);
1730 if(dops[i].rs2&&needed_again(dops[i].rs2,i)) alloc_reg(current,i,dops[i].rs2);
57871462 1731 }
cf95b4f0 1732 alloc_reg(current,i,dops[i].rt1);
57871462 1733 }
57871462 1734 }
cf95b4f0 1735 if(dops[i].opcode2==0x2a||dops[i].opcode2==0x2b) { // SLT/SLTU
1736 if(dops[i].rt1) {
1737 alloc_reg(current,i,dops[i].rs1);
1738 alloc_reg(current,i,dops[i].rs2);
1739 alloc_reg(current,i,dops[i].rt1);
57871462 1740 }
57871462 1741 }
cf95b4f0 1742 if(dops[i].opcode2>=0x24&&dops[i].opcode2<=0x27) { // AND/OR/XOR/NOR
1743 if(dops[i].rt1) {
1744 if(dops[i].rs1&&dops[i].rs2) {
1745 alloc_reg(current,i,dops[i].rs1);
1746 alloc_reg(current,i,dops[i].rs2);
57871462 1747 }
1748 else
1749 {
cf95b4f0 1750 if(dops[i].rs1&&needed_again(dops[i].rs1,i)) alloc_reg(current,i,dops[i].rs1);
1751 if(dops[i].rs2&&needed_again(dops[i].rs2,i)) alloc_reg(current,i,dops[i].rs2);
57871462 1752 }
cf95b4f0 1753 alloc_reg(current,i,dops[i].rt1);
57871462 1754 }
1755 }
cf95b4f0 1756 if(dops[i].opcode2>=0x2c&&dops[i].opcode2<=0x2f) { // DADD/DADDU/DSUB/DSUBU
00fa9369 1757 assert(0);
57871462 1758 }
cf95b4f0 1759 clear_const(current,dops[i].rs1);
1760 clear_const(current,dops[i].rs2);
1761 clear_const(current,dops[i].rt1);
1762 dirty_reg(current,dops[i].rt1);
57871462 1763}
1764
ad49de89 1765static void imm16_alloc(struct regstat *current,int i)
57871462 1766{
cf95b4f0 1767 if(dops[i].rs1&&needed_again(dops[i].rs1,i)) alloc_reg(current,i,dops[i].rs1);
1768 else dops[i].lt1=dops[i].rs1;
1769 if(dops[i].rt1) alloc_reg(current,i,dops[i].rt1);
1770 if(dops[i].opcode==0x18||dops[i].opcode==0x19) { // DADDI/DADDIU
00fa9369 1771 assert(0);
57871462 1772 }
cf95b4f0 1773 else if(dops[i].opcode==0x0a||dops[i].opcode==0x0b) { // SLTI/SLTIU
1774 clear_const(current,dops[i].rs1);
1775 clear_const(current,dops[i].rt1);
57871462 1776 }
cf95b4f0 1777 else if(dops[i].opcode>=0x0c&&dops[i].opcode<=0x0e) { // ANDI/ORI/XORI
1778 if(is_const(current,dops[i].rs1)) {
1779 int v=get_const(current,dops[i].rs1);
1780 if(dops[i].opcode==0x0c) set_const(current,dops[i].rt1,v&imm[i]);
1781 if(dops[i].opcode==0x0d) set_const(current,dops[i].rt1,v|imm[i]);
1782 if(dops[i].opcode==0x0e) set_const(current,dops[i].rt1,v^imm[i]);
57871462 1783 }
cf95b4f0 1784 else clear_const(current,dops[i].rt1);
57871462 1785 }
cf95b4f0 1786 else if(dops[i].opcode==0x08||dops[i].opcode==0x09) { // ADDI/ADDIU
1787 if(is_const(current,dops[i].rs1)) {
1788 int v=get_const(current,dops[i].rs1);
1789 set_const(current,dops[i].rt1,v+imm[i]);
57871462 1790 }
cf95b4f0 1791 else clear_const(current,dops[i].rt1);
57871462 1792 }
1793 else {
cf95b4f0 1794 set_const(current,dops[i].rt1,imm[i]<<16); // LUI
57871462 1795 }
cf95b4f0 1796 dirty_reg(current,dops[i].rt1);
57871462 1797}
1798
ad49de89 1799static void load_alloc(struct regstat *current,int i)
57871462 1800{
cf95b4f0 1801 clear_const(current,dops[i].rt1);
1802 //if(dops[i].rs1!=dops[i].rt1&&needed_again(dops[i].rs1,i)) clear_const(current,dops[i].rs1); // Does this help or hurt?
1803 if(!dops[i].rs1) current->u&=~1LL; // Allow allocating r0 if it's the source register
37387d8b 1804 if (needed_again(dops[i].rs1, i))
1805 alloc_reg(current, i, dops[i].rs1);
1806 if (ram_offset)
1807 alloc_reg(current, i, ROREG);
cf95b4f0 1808 if(dops[i].rt1&&!((current->u>>dops[i].rt1)&1)) {
1809 alloc_reg(current,i,dops[i].rt1);
1810 assert(get_reg(current->regmap,dops[i].rt1)>=0);
1811 if(dops[i].opcode==0x27||dops[i].opcode==0x37) // LWU/LD
57871462 1812 {
ad49de89 1813 assert(0);
57871462 1814 }
cf95b4f0 1815 else if(dops[i].opcode==0x1A||dops[i].opcode==0x1B) // LDL/LDR
57871462 1816 {
ad49de89 1817 assert(0);
57871462 1818 }
cf95b4f0 1819 dirty_reg(current,dops[i].rt1);
57871462 1820 // LWL/LWR need a temporary register for the old value
cf95b4f0 1821 if(dops[i].opcode==0x22||dops[i].opcode==0x26)
57871462 1822 {
1823 alloc_reg(current,i,FTEMP);
1824 alloc_reg_temp(current,i,-1);
e1190b87 1825 minimum_free_regs[i]=1;
57871462 1826 }
1827 }
1828 else
1829 {
373d1d07 1830 // Load to r0 or unneeded register (dummy load)
57871462 1831 // but we still need a register to calculate the address
cf95b4f0 1832 if(dops[i].opcode==0x22||dops[i].opcode==0x26)
535d208a 1833 {
1834 alloc_reg(current,i,FTEMP); // LWL/LWR need another temporary
1835 }
57871462 1836 alloc_reg_temp(current,i,-1);
e1190b87 1837 minimum_free_regs[i]=1;
cf95b4f0 1838 if(dops[i].opcode==0x1A||dops[i].opcode==0x1B) // LDL/LDR
535d208a 1839 {
ad49de89 1840 assert(0);
535d208a 1841 }
57871462 1842 }
1843}
1844
1845void store_alloc(struct regstat *current,int i)
1846{
cf95b4f0 1847 clear_const(current,dops[i].rs2);
1848 if(!(dops[i].rs2)) current->u&=~1LL; // Allow allocating r0 if necessary
1849 if(needed_again(dops[i].rs1,i)) alloc_reg(current,i,dops[i].rs1);
1850 alloc_reg(current,i,dops[i].rs2);
1851 if(dops[i].opcode==0x2c||dops[i].opcode==0x2d||dops[i].opcode==0x3f) { // 64-bit SDL/SDR/SD
ad49de89 1852 assert(0);
57871462 1853 }
37387d8b 1854 if (ram_offset)
1855 alloc_reg(current, i, ROREG);
57871462 1856 #if defined(HOST_IMM8)
1857 // On CPUs without 32-bit immediates we need a pointer to invalid_code
37387d8b 1858 alloc_reg(current, i, INVCP);
57871462 1859 #endif
cf95b4f0 1860 if(dops[i].opcode==0x2a||dops[i].opcode==0x2e||dops[i].opcode==0x2c||dops[i].opcode==0x2d) { // SWL/SWL/SDL/SDR
57871462 1861 alloc_reg(current,i,FTEMP);
1862 }
1863 // We need a temporary register for address generation
1864 alloc_reg_temp(current,i,-1);
e1190b87 1865 minimum_free_regs[i]=1;
57871462 1866}
1867
1868void c1ls_alloc(struct regstat *current,int i)
1869{
cf95b4f0 1870 clear_const(current,dops[i].rt1);
57871462 1871 alloc_reg(current,i,CSREG); // Status
57871462 1872}
1873
b9b61529 1874void c2ls_alloc(struct regstat *current,int i)
1875{
cf95b4f0 1876 clear_const(current,dops[i].rt1);
1877 if(needed_again(dops[i].rs1,i)) alloc_reg(current,i,dops[i].rs1);
b9b61529 1878 alloc_reg(current,i,FTEMP);
37387d8b 1879 if (ram_offset)
1880 alloc_reg(current, i, ROREG);
b9b61529 1881 #if defined(HOST_IMM8)
1882 // On CPUs without 32-bit immediates we need a pointer to invalid_code
37387d8b 1883 if (dops[i].opcode == 0x3a) // SWC2
b9b61529 1884 alloc_reg(current,i,INVCP);
1885 #endif
1886 // We need a temporary register for address generation
1887 alloc_reg_temp(current,i,-1);
e1190b87 1888 minimum_free_regs[i]=1;
b9b61529 1889}
1890
57871462 1891#ifndef multdiv_alloc
1892void multdiv_alloc(struct regstat *current,int i)
1893{
1894 // case 0x18: MULT
1895 // case 0x19: MULTU
1896 // case 0x1A: DIV
1897 // case 0x1B: DIVU
1898 // case 0x1C: DMULT
1899 // case 0x1D: DMULTU
1900 // case 0x1E: DDIV
1901 // case 0x1F: DDIVU
cf95b4f0 1902 clear_const(current,dops[i].rs1);
1903 clear_const(current,dops[i].rs2);
32631e6a 1904 alloc_cc(current,i); // for stalls
cf95b4f0 1905 if(dops[i].rs1&&dops[i].rs2)
57871462 1906 {
cf95b4f0 1907 if((dops[i].opcode2&4)==0) // 32-bit
57871462 1908 {
1909 current->u&=~(1LL<<HIREG);
1910 current->u&=~(1LL<<LOREG);
1911 alloc_reg(current,i,HIREG);
1912 alloc_reg(current,i,LOREG);
cf95b4f0 1913 alloc_reg(current,i,dops[i].rs1);
1914 alloc_reg(current,i,dops[i].rs2);
57871462 1915 dirty_reg(current,HIREG);
1916 dirty_reg(current,LOREG);
1917 }
1918 else // 64-bit
1919 {
00fa9369 1920 assert(0);
57871462 1921 }
1922 }
1923 else
1924 {
1925 // Multiply by zero is zero.
1926 // MIPS does not have a divide by zero exception.
1927 // The result is undefined, we return zero.
1928 alloc_reg(current,i,HIREG);
1929 alloc_reg(current,i,LOREG);
57871462 1930 dirty_reg(current,HIREG);
1931 dirty_reg(current,LOREG);
1932 }
1933}
1934#endif
1935
1936void cop0_alloc(struct regstat *current,int i)
1937{
cf95b4f0 1938 if(dops[i].opcode2==0) // MFC0
57871462 1939 {
cf95b4f0 1940 if(dops[i].rt1) {
1941 clear_const(current,dops[i].rt1);
57871462 1942 alloc_all(current,i);
cf95b4f0 1943 alloc_reg(current,i,dops[i].rt1);
1944 dirty_reg(current,dops[i].rt1);
57871462 1945 }
1946 }
cf95b4f0 1947 else if(dops[i].opcode2==4) // MTC0
57871462 1948 {
cf95b4f0 1949 if(dops[i].rs1){
1950 clear_const(current,dops[i].rs1);
1951 alloc_reg(current,i,dops[i].rs1);
57871462 1952 alloc_all(current,i);
1953 }
1954 else {
1955 alloc_all(current,i); // FIXME: Keep r0
1956 current->u&=~1LL;
1957 alloc_reg(current,i,0);
1958 }
1959 }
1960 else
1961 {
1962 // TLBR/TLBWI/TLBWR/TLBP/ERET
cf95b4f0 1963 assert(dops[i].opcode2==0x10);
57871462 1964 alloc_all(current,i);
1965 }
e1190b87 1966 minimum_free_regs[i]=HOST_REGS;
57871462 1967}
1968
81dbbf4c 1969static void cop2_alloc(struct regstat *current,int i)
57871462 1970{
cf95b4f0 1971 if (dops[i].opcode2 < 3) // MFC2/CFC2
57871462 1972 {
81dbbf4c 1973 alloc_cc(current,i); // for stalls
1974 dirty_reg(current,CCREG);
cf95b4f0 1975 if(dops[i].rt1){
1976 clear_const(current,dops[i].rt1);
1977 alloc_reg(current,i,dops[i].rt1);
1978 dirty_reg(current,dops[i].rt1);
57871462 1979 }
57871462 1980 }
cf95b4f0 1981 else if (dops[i].opcode2 > 3) // MTC2/CTC2
57871462 1982 {
cf95b4f0 1983 if(dops[i].rs1){
1984 clear_const(current,dops[i].rs1);
1985 alloc_reg(current,i,dops[i].rs1);
57871462 1986 }
1987 else {
1988 current->u&=~1LL;
1989 alloc_reg(current,i,0);
57871462 1990 }
1991 }
81dbbf4c 1992 alloc_reg_temp(current,i,-1);
e1190b87 1993 minimum_free_regs[i]=1;
57871462 1994}
00fa9369 1995
b9b61529 1996void c2op_alloc(struct regstat *current,int i)
1997{
81dbbf4c 1998 alloc_cc(current,i); // for stalls
1999 dirty_reg(current,CCREG);
b9b61529 2000 alloc_reg_temp(current,i,-1);
2001}
57871462 2002
2003void syscall_alloc(struct regstat *current,int i)
2004{
2005 alloc_cc(current,i);
2006 dirty_reg(current,CCREG);
2007 alloc_all(current,i);
e1190b87 2008 minimum_free_regs[i]=HOST_REGS;
57871462 2009 current->isconst=0;
2010}
2011
2012void delayslot_alloc(struct regstat *current,int i)
2013{
cf95b4f0 2014 switch(dops[i].itype) {
57871462 2015 case UJUMP:
2016 case CJUMP:
2017 case SJUMP:
2018 case RJUMP:
57871462 2019 case SYSCALL:
7139f3c8 2020 case HLECALL:
57871462 2021 case SPAN:
7c3a5182 2022 assem_debug("jump in the delay slot. this shouldn't happen.\n");//abort();
c43b5311 2023 SysPrintf("Disabled speculative precompilation\n");
57871462 2024 stop_after_jal=1;
2025 break;
2026 case IMM16:
2027 imm16_alloc(current,i);
2028 break;
2029 case LOAD:
2030 case LOADLR:
2031 load_alloc(current,i);
2032 break;
2033 case STORE:
2034 case STORELR:
2035 store_alloc(current,i);
2036 break;
2037 case ALU:
2038 alu_alloc(current,i);
2039 break;
2040 case SHIFT:
2041 shift_alloc(current,i);
2042 break;
2043 case MULTDIV:
2044 multdiv_alloc(current,i);
2045 break;
2046 case SHIFTIMM:
2047 shiftimm_alloc(current,i);
2048 break;
2049 case MOV:
2050 mov_alloc(current,i);
2051 break;
2052 case COP0:
2053 cop0_alloc(current,i);
2054 break;
2055 case COP1:
81dbbf4c 2056 break;
b9b61529 2057 case COP2:
81dbbf4c 2058 cop2_alloc(current,i);
57871462 2059 break;
2060 case C1LS:
2061 c1ls_alloc(current,i);
2062 break;
b9b61529 2063 case C2LS:
2064 c2ls_alloc(current,i);
2065 break;
b9b61529 2066 case C2OP:
2067 c2op_alloc(current,i);
2068 break;
57871462 2069 }
2070}
2071
2072// Special case where a branch and delay slot span two pages in virtual memory
2073static void pagespan_alloc(struct regstat *current,int i)
2074{
2075 current->isconst=0;
2076 current->wasconst=0;
2077 regs[i].wasconst=0;
e1190b87 2078 minimum_free_regs[i]=HOST_REGS;
57871462 2079 alloc_all(current,i);
2080 alloc_cc(current,i);
2081 dirty_reg(current,CCREG);
cf95b4f0 2082 if(dops[i].opcode==3) // JAL
57871462 2083 {
2084 alloc_reg(current,i,31);
2085 dirty_reg(current,31);
2086 }
cf95b4f0 2087 if(dops[i].opcode==0&&(dops[i].opcode2&0x3E)==8) // JR/JALR
57871462 2088 {
cf95b4f0 2089 alloc_reg(current,i,dops[i].rs1);
2090 if (dops[i].rt1!=0) {
2091 alloc_reg(current,i,dops[i].rt1);
2092 dirty_reg(current,dops[i].rt1);
57871462 2093 }
2094 }
cf95b4f0 2095 if((dops[i].opcode&0x2E)==4) // BEQ/BNE/BEQL/BNEL
57871462 2096 {
cf95b4f0 2097 if(dops[i].rs1) alloc_reg(current,i,dops[i].rs1);
2098 if(dops[i].rs2) alloc_reg(current,i,dops[i].rs2);
57871462 2099 }
2100 else
cf95b4f0 2101 if((dops[i].opcode&0x2E)==6) // BLEZ/BGTZ/BLEZL/BGTZL
57871462 2102 {
cf95b4f0 2103 if(dops[i].rs1) alloc_reg(current,i,dops[i].rs1);
57871462 2104 }
57871462 2105 //else ...
2106}
2107
b14b6a8f 2108static void add_stub(enum stub_type type, void *addr, void *retaddr,
2109 u_int a, uintptr_t b, uintptr_t c, u_int d, u_int e)
2110{
d1e4ebd9 2111 assert(stubcount < ARRAY_SIZE(stubs));
b14b6a8f 2112 stubs[stubcount].type = type;
2113 stubs[stubcount].addr = addr;
2114 stubs[stubcount].retaddr = retaddr;
2115 stubs[stubcount].a = a;
2116 stubs[stubcount].b = b;
2117 stubs[stubcount].c = c;
2118 stubs[stubcount].d = d;
2119 stubs[stubcount].e = e;
57871462 2120 stubcount++;
2121}
2122
b14b6a8f 2123static void add_stub_r(enum stub_type type, void *addr, void *retaddr,
81dbbf4c 2124 int i, int addr_reg, const struct regstat *i_regs, int ccadj, u_int reglist)
b14b6a8f 2125{
2126 add_stub(type, addr, retaddr, i, addr_reg, (uintptr_t)i_regs, ccadj, reglist);
2127}
2128
57871462 2129// Write out a single register
2330734f 2130static void wb_register(signed char r, const signed char regmap[], uint64_t dirty)
57871462 2131{
2132 int hr;
2133 for(hr=0;hr<HOST_REGS;hr++) {
2134 if(hr!=EXCLUDE_REG) {
2135 if((regmap[hr]&63)==r) {
2136 if((dirty>>hr)&1) {
ad49de89 2137 assert(regmap[hr]<64);
2138 emit_storereg(r,hr);
57871462 2139 }
2140 }
2141 }
2142 }
2143}
2144
8062d65a 2145static void wb_valid(signed char pre[],signed char entry[],u_int dirty_pre,u_int dirty,uint64_t u)
2146{
2147 //if(dirty_pre==dirty) return;
2148 int hr,reg;
2149 for(hr=0;hr<HOST_REGS;hr++) {
2150 if(hr!=EXCLUDE_REG) {
2151 reg=pre[hr];
2152 if(((~u)>>(reg&63))&1) {
2153 if(reg>0) {
2154 if(((dirty_pre&~dirty)>>hr)&1) {
2155 if(reg>0&&reg<34) {
2156 emit_storereg(reg,hr);
2157 }
2158 else if(reg>=64) {
2159 assert(0);
2160 }
2161 }
2162 }
2163 }
2164 }
2165 }
2166}
2167
687b4580 2168// trashes r2
2169static void pass_args(int a0, int a1)
2170{
2171 if(a0==1&&a1==0) {
2172 // must swap
2173 emit_mov(a0,2); emit_mov(a1,1); emit_mov(2,0);
2174 }
2175 else if(a0!=0&&a1==0) {
2176 emit_mov(a1,1);
2177 if (a0>=0) emit_mov(a0,0);
2178 }
2179 else {
2180 if(a0>=0&&a0!=0) emit_mov(a0,0);
2181 if(a1>=0&&a1!=1) emit_mov(a1,1);
2182 }
2183}
2184
2330734f 2185static void alu_assemble(int i, const struct regstat *i_regs)
57871462 2186{
cf95b4f0 2187 if(dops[i].opcode2>=0x20&&dops[i].opcode2<=0x23) { // ADD/ADDU/SUB/SUBU
2188 if(dops[i].rt1) {
57871462 2189 signed char s1,s2,t;
cf95b4f0 2190 t=get_reg(i_regs->regmap,dops[i].rt1);
57871462 2191 if(t>=0) {
cf95b4f0 2192 s1=get_reg(i_regs->regmap,dops[i].rs1);
2193 s2=get_reg(i_regs->regmap,dops[i].rs2);
2194 if(dops[i].rs1&&dops[i].rs2) {
57871462 2195 assert(s1>=0);
2196 assert(s2>=0);
cf95b4f0 2197 if(dops[i].opcode2&2) emit_sub(s1,s2,t);
57871462 2198 else emit_add(s1,s2,t);
2199 }
cf95b4f0 2200 else if(dops[i].rs1) {
57871462 2201 if(s1>=0) emit_mov(s1,t);
cf95b4f0 2202 else emit_loadreg(dops[i].rs1,t);
57871462 2203 }
cf95b4f0 2204 else if(dops[i].rs2) {
57871462 2205 if(s2>=0) {
cf95b4f0 2206 if(dops[i].opcode2&2) emit_neg(s2,t);
57871462 2207 else emit_mov(s2,t);
2208 }
2209 else {
cf95b4f0 2210 emit_loadreg(dops[i].rs2,t);
2211 if(dops[i].opcode2&2) emit_neg(t,t);
57871462 2212 }
2213 }
2214 else emit_zeroreg(t);
2215 }
2216 }
2217 }
cf95b4f0 2218 if(dops[i].opcode2>=0x2c&&dops[i].opcode2<=0x2f) { // DADD/DADDU/DSUB/DSUBU
00fa9369 2219 assert(0);
57871462 2220 }
cf95b4f0 2221 if(dops[i].opcode2==0x2a||dops[i].opcode2==0x2b) { // SLT/SLTU
2222 if(dops[i].rt1) {
ad49de89 2223 signed char s1l,s2l,t;
57871462 2224 {
cf95b4f0 2225 t=get_reg(i_regs->regmap,dops[i].rt1);
57871462 2226 //assert(t>=0);
2227 if(t>=0) {
cf95b4f0 2228 s1l=get_reg(i_regs->regmap,dops[i].rs1);
2229 s2l=get_reg(i_regs->regmap,dops[i].rs2);
2230 if(dops[i].rs2==0) // rx<r0
57871462 2231 {
cf95b4f0 2232 if(dops[i].opcode2==0x2a&&dops[i].rs1!=0) { // SLT
06e425d7 2233 assert(s1l>=0);
57871462 2234 emit_shrimm(s1l,31,t);
06e425d7 2235 }
2236 else // SLTU (unsigned can not be less than zero, 0<0)
57871462 2237 emit_zeroreg(t);
2238 }
cf95b4f0 2239 else if(dops[i].rs1==0) // r0<rx
57871462 2240 {
2241 assert(s2l>=0);
cf95b4f0 2242 if(dops[i].opcode2==0x2a) // SLT
57871462 2243 emit_set_gz32(s2l,t);
2244 else // SLTU (set if not zero)
2245 emit_set_nz32(s2l,t);
2246 }
2247 else{
2248 assert(s1l>=0);assert(s2l>=0);
cf95b4f0 2249 if(dops[i].opcode2==0x2a) // SLT
57871462 2250 emit_set_if_less32(s1l,s2l,t);
2251 else // SLTU
2252 emit_set_if_carry32(s1l,s2l,t);
2253 }
2254 }
2255 }
2256 }
2257 }
cf95b4f0 2258 if(dops[i].opcode2>=0x24&&dops[i].opcode2<=0x27) { // AND/OR/XOR/NOR
2259 if(dops[i].rt1) {
ad49de89 2260 signed char s1l,s2l,tl;
cf95b4f0 2261 tl=get_reg(i_regs->regmap,dops[i].rt1);
57871462 2262 {
57871462 2263 if(tl>=0) {
cf95b4f0 2264 s1l=get_reg(i_regs->regmap,dops[i].rs1);
2265 s2l=get_reg(i_regs->regmap,dops[i].rs2);
2266 if(dops[i].rs1&&dops[i].rs2) {
57871462 2267 assert(s1l>=0);
2268 assert(s2l>=0);
cf95b4f0 2269 if(dops[i].opcode2==0x24) { // AND
57871462 2270 emit_and(s1l,s2l,tl);
2271 } else
cf95b4f0 2272 if(dops[i].opcode2==0x25) { // OR
57871462 2273 emit_or(s1l,s2l,tl);
2274 } else
cf95b4f0 2275 if(dops[i].opcode2==0x26) { // XOR
57871462 2276 emit_xor(s1l,s2l,tl);
2277 } else
cf95b4f0 2278 if(dops[i].opcode2==0x27) { // NOR
57871462 2279 emit_or(s1l,s2l,tl);
2280 emit_not(tl,tl);
2281 }
2282 }
2283 else
2284 {
cf95b4f0 2285 if(dops[i].opcode2==0x24) { // AND
57871462 2286 emit_zeroreg(tl);
2287 } else
cf95b4f0 2288 if(dops[i].opcode2==0x25||dops[i].opcode2==0x26) { // OR/XOR
2289 if(dops[i].rs1){
57871462 2290 if(s1l>=0) emit_mov(s1l,tl);
cf95b4f0 2291 else emit_loadreg(dops[i].rs1,tl); // CHECK: regmap_entry?
57871462 2292 }
2293 else
cf95b4f0 2294 if(dops[i].rs2){
57871462 2295 if(s2l>=0) emit_mov(s2l,tl);
cf95b4f0 2296 else emit_loadreg(dops[i].rs2,tl); // CHECK: regmap_entry?
57871462 2297 }
2298 else emit_zeroreg(tl);
2299 } else
cf95b4f0 2300 if(dops[i].opcode2==0x27) { // NOR
2301 if(dops[i].rs1){
57871462 2302 if(s1l>=0) emit_not(s1l,tl);
2303 else {
cf95b4f0 2304 emit_loadreg(dops[i].rs1,tl);
57871462 2305 emit_not(tl,tl);
2306 }
2307 }
2308 else
cf95b4f0 2309 if(dops[i].rs2){
57871462 2310 if(s2l>=0) emit_not(s2l,tl);
2311 else {
cf95b4f0 2312 emit_loadreg(dops[i].rs2,tl);
57871462 2313 emit_not(tl,tl);
2314 }
2315 }
2316 else emit_movimm(-1,tl);
2317 }
2318 }
2319 }
2320 }
2321 }
2322 }
2323}
2324
2330734f 2325static void imm16_assemble(int i, const struct regstat *i_regs)
57871462 2326{
cf95b4f0 2327 if (dops[i].opcode==0x0f) { // LUI
2328 if(dops[i].rt1) {
57871462 2329 signed char t;
cf95b4f0 2330 t=get_reg(i_regs->regmap,dops[i].rt1);
57871462 2331 //assert(t>=0);
2332 if(t>=0) {
2333 if(!((i_regs->isconst>>t)&1))
2334 emit_movimm(imm[i]<<16,t);
2335 }
2336 }
2337 }
cf95b4f0 2338 if(dops[i].opcode==0x08||dops[i].opcode==0x09) { // ADDI/ADDIU
2339 if(dops[i].rt1) {
57871462 2340 signed char s,t;
cf95b4f0 2341 t=get_reg(i_regs->regmap,dops[i].rt1);
2342 s=get_reg(i_regs->regmap,dops[i].rs1);
2343 if(dops[i].rs1) {
57871462 2344 //assert(t>=0);
2345 //assert(s>=0);
2346 if(t>=0) {
2347 if(!((i_regs->isconst>>t)&1)) {
2348 if(s<0) {
cf95b4f0 2349 if(i_regs->regmap_entry[t]!=dops[i].rs1) emit_loadreg(dops[i].rs1,t);
57871462 2350 emit_addimm(t,imm[i],t);
2351 }else{
2352 if(!((i_regs->wasconst>>s)&1))
2353 emit_addimm(s,imm[i],t);
2354 else
2355 emit_movimm(constmap[i][s]+imm[i],t);
2356 }
2357 }
2358 }
2359 } else {
2360 if(t>=0) {
2361 if(!((i_regs->isconst>>t)&1))
2362 emit_movimm(imm[i],t);
2363 }
2364 }
2365 }
2366 }
cf95b4f0 2367 if(dops[i].opcode==0x18||dops[i].opcode==0x19) { // DADDI/DADDIU
2368 if(dops[i].rt1) {
7c3a5182 2369 signed char sl,tl;
cf95b4f0 2370 tl=get_reg(i_regs->regmap,dops[i].rt1);
2371 sl=get_reg(i_regs->regmap,dops[i].rs1);
57871462 2372 if(tl>=0) {
cf95b4f0 2373 if(dops[i].rs1) {
57871462 2374 assert(sl>=0);
7c3a5182 2375 emit_addimm(sl,imm[i],tl);
57871462 2376 } else {
2377 emit_movimm(imm[i],tl);
57871462 2378 }
2379 }
2380 }
2381 }
cf95b4f0 2382 else if(dops[i].opcode==0x0a||dops[i].opcode==0x0b) { // SLTI/SLTIU
2383 if(dops[i].rt1) {
2384 //assert(dops[i].rs1!=0); // r0 might be valid, but it's probably a bug
ad49de89 2385 signed char sl,t;
cf95b4f0 2386 t=get_reg(i_regs->regmap,dops[i].rt1);
2387 sl=get_reg(i_regs->regmap,dops[i].rs1);
57871462 2388 //assert(t>=0);
2389 if(t>=0) {
cf95b4f0 2390 if(dops[i].rs1>0) {
2391 if(dops[i].opcode==0x0a) { // SLTI
57871462 2392 if(sl<0) {
cf95b4f0 2393 if(i_regs->regmap_entry[t]!=dops[i].rs1) emit_loadreg(dops[i].rs1,t);
57871462 2394 emit_slti32(t,imm[i],t);
2395 }else{
2396 emit_slti32(sl,imm[i],t);
2397 }
2398 }
2399 else { // SLTIU
2400 if(sl<0) {
cf95b4f0 2401 if(i_regs->regmap_entry[t]!=dops[i].rs1) emit_loadreg(dops[i].rs1,t);
57871462 2402 emit_sltiu32(t,imm[i],t);
2403 }else{
2404 emit_sltiu32(sl,imm[i],t);
2405 }
2406 }
57871462 2407 }else{
2408 // SLTI(U) with r0 is just stupid,
2409 // nonetheless examples can be found
cf95b4f0 2410 if(dops[i].opcode==0x0a) // SLTI
57871462 2411 if(0<imm[i]) emit_movimm(1,t);
2412 else emit_zeroreg(t);
2413 else // SLTIU
2414 {
2415 if(imm[i]) emit_movimm(1,t);
2416 else emit_zeroreg(t);
2417 }
2418 }
2419 }
2420 }
2421 }
cf95b4f0 2422 else if(dops[i].opcode>=0x0c&&dops[i].opcode<=0x0e) { // ANDI/ORI/XORI
2423 if(dops[i].rt1) {
7c3a5182 2424 signed char sl,tl;
cf95b4f0 2425 tl=get_reg(i_regs->regmap,dops[i].rt1);
2426 sl=get_reg(i_regs->regmap,dops[i].rs1);
57871462 2427 if(tl>=0 && !((i_regs->isconst>>tl)&1)) {
cf95b4f0 2428 if(dops[i].opcode==0x0c) //ANDI
57871462 2429 {
cf95b4f0 2430 if(dops[i].rs1) {
57871462 2431 if(sl<0) {
cf95b4f0 2432 if(i_regs->regmap_entry[tl]!=dops[i].rs1) emit_loadreg(dops[i].rs1,tl);
57871462 2433 emit_andimm(tl,imm[i],tl);
2434 }else{
2435 if(!((i_regs->wasconst>>sl)&1))
2436 emit_andimm(sl,imm[i],tl);
2437 else
2438 emit_movimm(constmap[i][sl]&imm[i],tl);
2439 }
2440 }
2441 else
2442 emit_zeroreg(tl);
57871462 2443 }
2444 else
2445 {
cf95b4f0 2446 if(dops[i].rs1) {
57871462 2447 if(sl<0) {
cf95b4f0 2448 if(i_regs->regmap_entry[tl]!=dops[i].rs1) emit_loadreg(dops[i].rs1,tl);
57871462 2449 }
cf95b4f0 2450 if(dops[i].opcode==0x0d) { // ORI
581335b0 2451 if(sl<0) {
2452 emit_orimm(tl,imm[i],tl);
2453 }else{
2454 if(!((i_regs->wasconst>>sl)&1))
2455 emit_orimm(sl,imm[i],tl);
2456 else
2457 emit_movimm(constmap[i][sl]|imm[i],tl);
2458 }
57871462 2459 }
cf95b4f0 2460 if(dops[i].opcode==0x0e) { // XORI
581335b0 2461 if(sl<0) {
2462 emit_xorimm(tl,imm[i],tl);
2463 }else{
2464 if(!((i_regs->wasconst>>sl)&1))
2465 emit_xorimm(sl,imm[i],tl);
2466 else
2467 emit_movimm(constmap[i][sl]^imm[i],tl);
2468 }
57871462 2469 }
2470 }
2471 else {
2472 emit_movimm(imm[i],tl);
57871462 2473 }
2474 }
2475 }
2476 }
2477 }
2478}
2479
2330734f 2480static void shiftimm_assemble(int i, const struct regstat *i_regs)
57871462 2481{
cf95b4f0 2482 if(dops[i].opcode2<=0x3) // SLL/SRL/SRA
57871462 2483 {
cf95b4f0 2484 if(dops[i].rt1) {
57871462 2485 signed char s,t;
cf95b4f0 2486 t=get_reg(i_regs->regmap,dops[i].rt1);
2487 s=get_reg(i_regs->regmap,dops[i].rs1);
57871462 2488 //assert(t>=0);
dc49e339 2489 if(t>=0&&!((i_regs->isconst>>t)&1)){
cf95b4f0 2490 if(dops[i].rs1==0)
57871462 2491 {
2492 emit_zeroreg(t);
2493 }
2494 else
2495 {
cf95b4f0 2496 if(s<0&&i_regs->regmap_entry[t]!=dops[i].rs1) emit_loadreg(dops[i].rs1,t);
57871462 2497 if(imm[i]) {
cf95b4f0 2498 if(dops[i].opcode2==0) // SLL
57871462 2499 {
2500 emit_shlimm(s<0?t:s,imm[i],t);
2501 }
cf95b4f0 2502 if(dops[i].opcode2==2) // SRL
57871462 2503 {
2504 emit_shrimm(s<0?t:s,imm[i],t);
2505 }
cf95b4f0 2506 if(dops[i].opcode2==3) // SRA
57871462 2507 {
2508 emit_sarimm(s<0?t:s,imm[i],t);
2509 }
2510 }else{
2511 // Shift by zero
2512 if(s>=0 && s!=t) emit_mov(s,t);
2513 }
2514 }
2515 }
cf95b4f0 2516 //emit_storereg(dops[i].rt1,t); //DEBUG
57871462 2517 }
2518 }
cf95b4f0 2519 if(dops[i].opcode2>=0x38&&dops[i].opcode2<=0x3b) // DSLL/DSRL/DSRA
57871462 2520 {
9c45ca93 2521 assert(0);
57871462 2522 }
cf95b4f0 2523 if(dops[i].opcode2==0x3c) // DSLL32
57871462 2524 {
9c45ca93 2525 assert(0);
57871462 2526 }
cf95b4f0 2527 if(dops[i].opcode2==0x3e) // DSRL32
57871462 2528 {
9c45ca93 2529 assert(0);
57871462 2530 }
cf95b4f0 2531 if(dops[i].opcode2==0x3f) // DSRA32
57871462 2532 {
9c45ca93 2533 assert(0);
57871462 2534 }
2535}
2536
2537#ifndef shift_assemble
2330734f 2538static void shift_assemble(int i, const struct regstat *i_regs)
57871462 2539{
3968e69e 2540 signed char s,t,shift;
cf95b4f0 2541 if (dops[i].rt1 == 0)
3968e69e 2542 return;
cf95b4f0 2543 assert(dops[i].opcode2<=0x07); // SLLV/SRLV/SRAV
2544 t = get_reg(i_regs->regmap, dops[i].rt1);
2545 s = get_reg(i_regs->regmap, dops[i].rs1);
2546 shift = get_reg(i_regs->regmap, dops[i].rs2);
3968e69e 2547 if (t < 0)
2548 return;
2549
cf95b4f0 2550 if(dops[i].rs1==0)
3968e69e 2551 emit_zeroreg(t);
cf95b4f0 2552 else if(dops[i].rs2==0) {
3968e69e 2553 assert(s>=0);
2554 if(s!=t) emit_mov(s,t);
2555 }
2556 else {
2557 host_tempreg_acquire();
2558 emit_andimm(shift,31,HOST_TEMPREG);
cf95b4f0 2559 switch(dops[i].opcode2) {
3968e69e 2560 case 4: // SLLV
2561 emit_shl(s,HOST_TEMPREG,t);
2562 break;
2563 case 6: // SRLV
2564 emit_shr(s,HOST_TEMPREG,t);
2565 break;
2566 case 7: // SRAV
2567 emit_sar(s,HOST_TEMPREG,t);
2568 break;
2569 default:
2570 assert(0);
2571 }
2572 host_tempreg_release();
2573 }
57871462 2574}
3968e69e 2575
57871462 2576#endif
2577
8062d65a 2578enum {
2579 MTYPE_8000 = 0,
2580 MTYPE_8020,
2581 MTYPE_0000,
2582 MTYPE_A000,
2583 MTYPE_1F80,
2584};
2585
2586static int get_ptr_mem_type(u_int a)
2587{
2588 if(a < 0x00200000) {
2589 if(a<0x1000&&((start>>20)==0xbfc||(start>>24)==0xa0))
2590 // return wrong, must use memhandler for BIOS self-test to pass
2591 // 007 does similar stuff from a00 mirror, weird stuff
2592 return MTYPE_8000;
2593 return MTYPE_0000;
2594 }
2595 if(0x1f800000 <= a && a < 0x1f801000)
2596 return MTYPE_1F80;
2597 if(0x80200000 <= a && a < 0x80800000)
2598 return MTYPE_8020;
2599 if(0xa0000000 <= a && a < 0xa0200000)
2600 return MTYPE_A000;
2601 return MTYPE_8000;
2602}
2603
37387d8b 2604static int get_ro_reg(const struct regstat *i_regs, int host_tempreg_free)
2605{
2606 int r = get_reg(i_regs->regmap, ROREG);
2607 if (r < 0 && host_tempreg_free) {
2608 host_tempreg_acquire();
2609 emit_loadreg(ROREG, r = HOST_TEMPREG);
2610 }
2611 if (r < 0)
2612 abort();
2613 return r;
2614}
2615
2616static void *emit_fastpath_cmp_jump(int i, const struct regstat *i_regs,
2617 int addr, int *offset_reg, int *addr_reg_override)
8062d65a 2618{
2619 void *jaddr = NULL;
37387d8b 2620 int type = 0;
2621 int mr = dops[i].rs1;
2622 *offset_reg = -1;
8062d65a 2623 if(((smrv_strong|smrv_weak)>>mr)&1) {
2624 type=get_ptr_mem_type(smrv[mr]);
2625 //printf("set %08x @%08x r%d %d\n", smrv[mr], start+i*4, mr, type);
2626 }
2627 else {
2628 // use the mirror we are running on
2629 type=get_ptr_mem_type(start);
2630 //printf("set nospec @%08x r%d %d\n", start+i*4, mr, type);
2631 }
2632
2633 if(type==MTYPE_8020) { // RAM 80200000+ mirror
d1e4ebd9 2634 host_tempreg_acquire();
8062d65a 2635 emit_andimm(addr,~0x00e00000,HOST_TEMPREG);
2636 addr=*addr_reg_override=HOST_TEMPREG;
2637 type=0;
2638 }
2639 else if(type==MTYPE_0000) { // RAM 0 mirror
d1e4ebd9 2640 host_tempreg_acquire();
8062d65a 2641 emit_orimm(addr,0x80000000,HOST_TEMPREG);
2642 addr=*addr_reg_override=HOST_TEMPREG;
2643 type=0;
2644 }
2645 else if(type==MTYPE_A000) { // RAM A mirror
d1e4ebd9 2646 host_tempreg_acquire();
8062d65a 2647 emit_andimm(addr,~0x20000000,HOST_TEMPREG);
2648 addr=*addr_reg_override=HOST_TEMPREG;
2649 type=0;
2650 }
2651 else if(type==MTYPE_1F80) { // scratchpad
2652 if (psxH == (void *)0x1f800000) {
d1e4ebd9 2653 host_tempreg_acquire();
3968e69e 2654 emit_xorimm(addr,0x1f800000,HOST_TEMPREG);
8062d65a 2655 emit_cmpimm(HOST_TEMPREG,0x1000);
d1e4ebd9 2656 host_tempreg_release();
8062d65a 2657 jaddr=out;
2658 emit_jc(0);
2659 }
2660 else {
2661 // do the usual RAM check, jump will go to the right handler
2662 type=0;
2663 }
2664 }
2665
37387d8b 2666 if (type == 0) // need ram check
8062d65a 2667 {
2668 emit_cmpimm(addr,RAM_SIZE);
37387d8b 2669 jaddr = out;
8062d65a 2670 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
2671 // Hint to branch predictor that the branch is unlikely to be taken
37387d8b 2672 if (dops[i].rs1 >= 28)
8062d65a 2673 emit_jno_unlikely(0);
2674 else
2675 #endif
2676 emit_jno(0);
37387d8b 2677 if (ram_offset != 0)
2678 *offset_reg = get_ro_reg(i_regs, 0);
8062d65a 2679 }
2680
2681 return jaddr;
2682}
2683
687b4580 2684// return memhandler, or get directly accessable address and return 0
2685static void *get_direct_memhandler(void *table, u_int addr,
2686 enum stub_type type, uintptr_t *addr_host)
2687{
c979e8c2 2688 uintptr_t msb = 1ull << (sizeof(uintptr_t)*8 - 1);
687b4580 2689 uintptr_t l1, l2 = 0;
2690 l1 = ((uintptr_t *)table)[addr>>12];
c979e8c2 2691 if (!(l1 & msb)) {
687b4580 2692 uintptr_t v = l1 << 1;
2693 *addr_host = v + addr;
2694 return NULL;
2695 }
2696 else {
2697 l1 <<= 1;
2698 if (type == LOADB_STUB || type == LOADBU_STUB || type == STOREB_STUB)
2699 l2 = ((uintptr_t *)l1)[0x1000/4 + 0x1000/2 + (addr&0xfff)];
2700 else if (type == LOADH_STUB || type == LOADHU_STUB || type == STOREH_STUB)
c979e8c2 2701 l2 = ((uintptr_t *)l1)[0x1000/4 + (addr&0xfff)/2];
687b4580 2702 else
c979e8c2 2703 l2 = ((uintptr_t *)l1)[(addr&0xfff)/4];
2704 if (!(l2 & msb)) {
687b4580 2705 uintptr_t v = l2 << 1;
2706 *addr_host = v + (addr&0xfff);
2707 return NULL;
2708 }
2709 return (void *)(l2 << 1);
2710 }
2711}
2712
81dbbf4c 2713static u_int get_host_reglist(const signed char *regmap)
2714{
2715 u_int reglist = 0, hr;
2716 for (hr = 0; hr < HOST_REGS; hr++) {
2717 if (hr != EXCLUDE_REG && regmap[hr] >= 0)
2718 reglist |= 1 << hr;
2719 }
2720 return reglist;
2721}
2722
2723static u_int reglist_exclude(u_int reglist, int r1, int r2)
2724{
2725 if (r1 >= 0)
2726 reglist &= ~(1u << r1);
2727 if (r2 >= 0)
2728 reglist &= ~(1u << r2);
2729 return reglist;
2730}
2731
e3c6bdb5 2732// find a temp caller-saved register not in reglist (so assumed to be free)
2733static int reglist_find_free(u_int reglist)
2734{
2735 u_int free_regs = ~reglist & CALLER_SAVE_REGS;
2736 if (free_regs == 0)
2737 return -1;
2738 return __builtin_ctz(free_regs);
2739}
2740
37387d8b 2741static void do_load_word(int a, int rt, int offset_reg)
2742{
2743 if (offset_reg >= 0)
2744 emit_ldr_dualindexed(offset_reg, a, rt);
2745 else
2746 emit_readword_indexed(0, a, rt);
2747}
2748
2749static void do_store_word(int a, int ofs, int rt, int offset_reg, int preseve_a)
2750{
2751 if (offset_reg < 0) {
2752 emit_writeword_indexed(rt, ofs, a);
2753 return;
2754 }
2755 if (ofs != 0)
2756 emit_addimm(a, ofs, a);
2757 emit_str_dualindexed(offset_reg, a, rt);
2758 if (ofs != 0 && preseve_a)
2759 emit_addimm(a, -ofs, a);
2760}
2761
2762static void do_store_hword(int a, int ofs, int rt, int offset_reg, int preseve_a)
2763{
2764 if (offset_reg < 0) {
2765 emit_writehword_indexed(rt, ofs, a);
2766 return;
2767 }
2768 if (ofs != 0)
2769 emit_addimm(a, ofs, a);
2770 emit_strh_dualindexed(offset_reg, a, rt);
2771 if (ofs != 0 && preseve_a)
2772 emit_addimm(a, -ofs, a);
2773}
2774
2775static void do_store_byte(int a, int rt, int offset_reg)
2776{
2777 if (offset_reg >= 0)
2778 emit_strb_dualindexed(offset_reg, a, rt);
2779 else
2780 emit_writebyte_indexed(rt, 0, a);
2781}
2782
2330734f 2783static void load_assemble(int i, const struct regstat *i_regs, int ccadj_)
57871462 2784{
7c3a5182 2785 int s,tl,addr;
57871462 2786 int offset;
b14b6a8f 2787 void *jaddr=0;
5bf843dc 2788 int memtarget=0,c=0;
37387d8b 2789 int offset_reg = -1;
2790 int fastio_reg_override = -1;
81dbbf4c 2791 u_int reglist=get_host_reglist(i_regs->regmap);
cf95b4f0 2792 tl=get_reg(i_regs->regmap,dops[i].rt1);
2793 s=get_reg(i_regs->regmap,dops[i].rs1);
57871462 2794 offset=imm[i];
57871462 2795 if(i_regs->regmap[HOST_CCREG]==CCREG) reglist&=~(1<<HOST_CCREG);
2796 if(s>=0) {
2797 c=(i_regs->wasconst>>s)&1;
af4ee1fe 2798 if (c) {
2799 memtarget=((signed int)(constmap[i][s]+offset))<(signed int)0x80000000+RAM_SIZE;
af4ee1fe 2800 }
57871462 2801 }
57871462 2802 //printf("load_assemble: c=%d\n",c);
643aeae3 2803 //if(c) printf("load_assemble: const=%lx\n",(long)constmap[i][s]+offset);
57871462 2804 // FIXME: Even if the load is a NOP, we should check for pagefaults...
581335b0 2805 if((tl<0&&(!c||(((u_int)constmap[i][s]+offset)>>16)==0x1f80))
cf95b4f0 2806 ||dops[i].rt1==0) {
5bf843dc 2807 // could be FIFO, must perform the read
f18c0f46 2808 // ||dummy read
5bf843dc 2809 assem_debug("(forced read)\n");
2810 tl=get_reg(i_regs->regmap,-1);
2811 assert(tl>=0);
5bf843dc 2812 }
2813 if(offset||s<0||c) addr=tl;
2814 else addr=s;
535d208a 2815 //if(tl<0) tl=get_reg(i_regs->regmap,-1);
2816 if(tl>=0) {
2817 //printf("load_assemble: c=%d\n",c);
643aeae3 2818 //if(c) printf("load_assemble: const=%lx\n",(long)constmap[i][s]+offset);
535d208a 2819 assert(tl>=0); // Even if the load is a NOP, we must check for pagefaults and I/O
2820 reglist&=~(1<<tl);
1edfcc68 2821 if(!c) {
1edfcc68 2822 #ifdef R29_HACK
2823 // Strmnnrmn's speed hack
cf95b4f0 2824 if(dops[i].rs1!=29||start<0x80001000||start>=0x80000000+RAM_SIZE)
1edfcc68 2825 #endif
2826 {
37387d8b 2827 jaddr = emit_fastpath_cmp_jump(i, i_regs, addr,
2828 &offset_reg, &fastio_reg_override);
535d208a 2829 }
1edfcc68 2830 }
37387d8b 2831 else if (ram_offset && memtarget) {
2832 offset_reg = get_ro_reg(i_regs, 0);
535d208a 2833 }
cf95b4f0 2834 int dummy=(dops[i].rt1==0)||(tl!=get_reg(i_regs->regmap,dops[i].rt1)); // ignore loads to r0 and unneeded reg
37387d8b 2835 switch (dops[i].opcode) {
2836 case 0x20: // LB
535d208a 2837 if(!c||memtarget) {
2838 if(!dummy) {
37387d8b 2839 int a = tl;
2840 if (!c) a = addr;
2841 if (fastio_reg_override >= 0)
2842 a = fastio_reg_override;
b1570849 2843
37387d8b 2844 if (offset_reg >= 0)
2845 emit_ldrsb_dualindexed(offset_reg, a, tl);
2846 else
2847 emit_movsbl_indexed(0, a, tl);
57871462 2848 }
535d208a 2849 if(jaddr)
2330734f 2850 add_stub_r(LOADB_STUB,jaddr,out,i,addr,i_regs,ccadj_,reglist);
57871462 2851 }
535d208a 2852 else
2330734f 2853 inline_readstub(LOADB_STUB,i,constmap[i][s]+offset,i_regs->regmap,dops[i].rt1,ccadj_,reglist);
37387d8b 2854 break;
2855 case 0x21: // LH
535d208a 2856 if(!c||memtarget) {
2857 if(!dummy) {
37387d8b 2858 int a = tl;
2859 if (!c) a = addr;
2860 if (fastio_reg_override >= 0)
2861 a = fastio_reg_override;
2862 if (offset_reg >= 0)
2863 emit_ldrsh_dualindexed(offset_reg, a, tl);
2864 else
2865 emit_movswl_indexed(0, a, tl);
57871462 2866 }
535d208a 2867 if(jaddr)
2330734f 2868 add_stub_r(LOADH_STUB,jaddr,out,i,addr,i_regs,ccadj_,reglist);
57871462 2869 }
535d208a 2870 else
2330734f 2871 inline_readstub(LOADH_STUB,i,constmap[i][s]+offset,i_regs->regmap,dops[i].rt1,ccadj_,reglist);
37387d8b 2872 break;
2873 case 0x23: // LW
535d208a 2874 if(!c||memtarget) {
2875 if(!dummy) {
37387d8b 2876 int a = addr;
2877 if (fastio_reg_override >= 0)
2878 a = fastio_reg_override;
2879 do_load_word(a, tl, offset_reg);
57871462 2880 }
535d208a 2881 if(jaddr)
2330734f 2882 add_stub_r(LOADW_STUB,jaddr,out,i,addr,i_regs,ccadj_,reglist);
57871462 2883 }
535d208a 2884 else
2330734f 2885 inline_readstub(LOADW_STUB,i,constmap[i][s]+offset,i_regs->regmap,dops[i].rt1,ccadj_,reglist);
37387d8b 2886 break;
2887 case 0x24: // LBU
535d208a 2888 if(!c||memtarget) {
2889 if(!dummy) {
37387d8b 2890 int a = tl;
2891 if (!c) a = addr;
2892 if (fastio_reg_override >= 0)
2893 a = fastio_reg_override;
b1570849 2894
37387d8b 2895 if (offset_reg >= 0)
2896 emit_ldrb_dualindexed(offset_reg, a, tl);
2897 else
2898 emit_movzbl_indexed(0, a, tl);
57871462 2899 }
535d208a 2900 if(jaddr)
2330734f 2901 add_stub_r(LOADBU_STUB,jaddr,out,i,addr,i_regs,ccadj_,reglist);
57871462 2902 }
535d208a 2903 else
2330734f 2904 inline_readstub(LOADBU_STUB,i,constmap[i][s]+offset,i_regs->regmap,dops[i].rt1,ccadj_,reglist);
37387d8b 2905 break;
2906 case 0x25: // LHU
535d208a 2907 if(!c||memtarget) {
2908 if(!dummy) {
37387d8b 2909 int a = tl;
2910 if(!c) a = addr;
2911 if (fastio_reg_override >= 0)
2912 a = fastio_reg_override;
2913 if (offset_reg >= 0)
2914 emit_ldrh_dualindexed(offset_reg, a, tl);
2915 else
2916 emit_movzwl_indexed(0, a, tl);
57871462 2917 }
535d208a 2918 if(jaddr)
2330734f 2919 add_stub_r(LOADHU_STUB,jaddr,out,i,addr,i_regs,ccadj_,reglist);
57871462 2920 }
535d208a 2921 else
2330734f 2922 inline_readstub(LOADHU_STUB,i,constmap[i][s]+offset,i_regs->regmap,dops[i].rt1,ccadj_,reglist);
37387d8b 2923 break;
2924 case 0x27: // LWU
2925 case 0x37: // LD
2926 default:
9c45ca93 2927 assert(0);
57871462 2928 }
535d208a 2929 }
37387d8b 2930 if (fastio_reg_override == HOST_TEMPREG || offset_reg == HOST_TEMPREG)
d1e4ebd9 2931 host_tempreg_release();
57871462 2932}
2933
2934#ifndef loadlr_assemble
2330734f 2935static void loadlr_assemble(int i, const struct regstat *i_regs, int ccadj_)
57871462 2936{
3968e69e 2937 int s,tl,temp,temp2,addr;
2938 int offset;
2939 void *jaddr=0;
2940 int memtarget=0,c=0;
37387d8b 2941 int offset_reg = -1;
2942 int fastio_reg_override = -1;
81dbbf4c 2943 u_int reglist=get_host_reglist(i_regs->regmap);
cf95b4f0 2944 tl=get_reg(i_regs->regmap,dops[i].rt1);
2945 s=get_reg(i_regs->regmap,dops[i].rs1);
3968e69e 2946 temp=get_reg(i_regs->regmap,-1);
2947 temp2=get_reg(i_regs->regmap,FTEMP);
2948 addr=get_reg(i_regs->regmap,AGEN1+(i&1));
2949 assert(addr<0);
2950 offset=imm[i];
3968e69e 2951 reglist|=1<<temp;
2952 if(offset||s<0||c) addr=temp2;
2953 else addr=s;
2954 if(s>=0) {
2955 c=(i_regs->wasconst>>s)&1;
2956 if(c) {
2957 memtarget=((signed int)(constmap[i][s]+offset))<(signed int)0x80000000+RAM_SIZE;
2958 }
2959 }
2960 if(!c) {
2961 emit_shlimm(addr,3,temp);
cf95b4f0 2962 if (dops[i].opcode==0x22||dops[i].opcode==0x26) {
3968e69e 2963 emit_andimm(addr,0xFFFFFFFC,temp2); // LWL/LWR
2964 }else{
2965 emit_andimm(addr,0xFFFFFFF8,temp2); // LDL/LDR
2966 }
37387d8b 2967 jaddr = emit_fastpath_cmp_jump(i, i_regs, temp2,
2968 &offset_reg, &fastio_reg_override);
3968e69e 2969 }
2970 else {
37387d8b 2971 if (ram_offset && memtarget) {
2972 offset_reg = get_ro_reg(i_regs, 0);
3968e69e 2973 }
cf95b4f0 2974 if (dops[i].opcode==0x22||dops[i].opcode==0x26) {
3968e69e 2975 emit_movimm(((constmap[i][s]+offset)<<3)&24,temp); // LWL/LWR
2976 }else{
2977 emit_movimm(((constmap[i][s]+offset)<<3)&56,temp); // LDL/LDR
2978 }
2979 }
cf95b4f0 2980 if (dops[i].opcode==0x22||dops[i].opcode==0x26) { // LWL/LWR
3968e69e 2981 if(!c||memtarget) {
37387d8b 2982 int a = temp2;
2983 if (fastio_reg_override >= 0)
2984 a = fastio_reg_override;
2985 do_load_word(a, temp2, offset_reg);
2986 if (fastio_reg_override == HOST_TEMPREG || offset_reg == HOST_TEMPREG)
2987 host_tempreg_release();
2330734f 2988 if(jaddr) add_stub_r(LOADW_STUB,jaddr,out,i,temp2,i_regs,ccadj_,reglist);
3968e69e 2989 }
2990 else
2330734f 2991 inline_readstub(LOADW_STUB,i,(constmap[i][s]+offset)&0xFFFFFFFC,i_regs->regmap,FTEMP,ccadj_,reglist);
cf95b4f0 2992 if(dops[i].rt1) {
3968e69e 2993 assert(tl>=0);
2994 emit_andimm(temp,24,temp);
cf95b4f0 2995 if (dops[i].opcode==0x22) // LWL
3968e69e 2996 emit_xorimm(temp,24,temp);
2997 host_tempreg_acquire();
2998 emit_movimm(-1,HOST_TEMPREG);
cf95b4f0 2999 if (dops[i].opcode==0x26) {
3968e69e 3000 emit_shr(temp2,temp,temp2);
3001 emit_bic_lsr(tl,HOST_TEMPREG,temp,tl);
3002 }else{
3003 emit_shl(temp2,temp,temp2);
3004 emit_bic_lsl(tl,HOST_TEMPREG,temp,tl);
3005 }
3006 host_tempreg_release();
3007 emit_or(temp2,tl,tl);
3008 }
cf95b4f0 3009 //emit_storereg(dops[i].rt1,tl); // DEBUG
3968e69e 3010 }
cf95b4f0 3011 if (dops[i].opcode==0x1A||dops[i].opcode==0x1B) { // LDL/LDR
3968e69e 3012 assert(0);
3013 }
57871462 3014}
3015#endif
3016
2330734f 3017static void store_assemble(int i, const struct regstat *i_regs, int ccadj_)
57871462 3018{
9c45ca93 3019 int s,tl;
57871462 3020 int addr,temp;
3021 int offset;
b14b6a8f 3022 void *jaddr=0;
37387d8b 3023 enum stub_type type=0;
666a299d 3024 int memtarget=0,c=0;
57871462 3025 int agr=AGEN1+(i&1);
37387d8b 3026 int offset_reg = -1;
3027 int fastio_reg_override = -1;
81dbbf4c 3028 u_int reglist=get_host_reglist(i_regs->regmap);
cf95b4f0 3029 tl=get_reg(i_regs->regmap,dops[i].rs2);
3030 s=get_reg(i_regs->regmap,dops[i].rs1);
57871462 3031 temp=get_reg(i_regs->regmap,agr);
3032 if(temp<0) temp=get_reg(i_regs->regmap,-1);
3033 offset=imm[i];
3034 if(s>=0) {
3035 c=(i_regs->wasconst>>s)&1;
af4ee1fe 3036 if(c) {
3037 memtarget=((signed int)(constmap[i][s]+offset))<(signed int)0x80000000+RAM_SIZE;
af4ee1fe 3038 }
57871462 3039 }
3040 assert(tl>=0);
3041 assert(temp>=0);
57871462 3042 if(i_regs->regmap[HOST_CCREG]==CCREG) reglist&=~(1<<HOST_CCREG);
3043 if(offset||s<0||c) addr=temp;
3044 else addr=s;
37387d8b 3045 if (!c) {
3046 jaddr = emit_fastpath_cmp_jump(i, i_regs, addr,
3047 &offset_reg, &fastio_reg_override);
1edfcc68 3048 }
37387d8b 3049 else if (ram_offset && memtarget) {
3050 offset_reg = get_ro_reg(i_regs, 0);
57871462 3051 }
3052
37387d8b 3053 switch (dops[i].opcode) {
3054 case 0x28: // SB
57871462 3055 if(!c||memtarget) {
37387d8b 3056 int a = temp;
3057 if (!c) a = addr;
3058 if (fastio_reg_override >= 0)
3059 a = fastio_reg_override;
3060 do_store_byte(a, tl, offset_reg);
3061 }
3062 type = STOREB_STUB;
3063 break;
3064 case 0x29: // SH
57871462 3065 if(!c||memtarget) {
37387d8b 3066 int a = temp;
3067 if (!c) a = addr;
3068 if (fastio_reg_override >= 0)
3069 a = fastio_reg_override;
3070 do_store_hword(a, 0, tl, offset_reg, 1);
3071 }
3072 type = STOREH_STUB;
3073 break;
3074 case 0x2B: // SW
dadf55f2 3075 if(!c||memtarget) {
37387d8b 3076 int a = addr;
3077 if (fastio_reg_override >= 0)
3078 a = fastio_reg_override;
3079 do_store_word(a, 0, tl, offset_reg, 1);
3080 }
3081 type = STOREW_STUB;
3082 break;
3083 case 0x3F: // SD
3084 default:
9c45ca93 3085 assert(0);
57871462 3086 }
37387d8b 3087 if (fastio_reg_override == HOST_TEMPREG || offset_reg == HOST_TEMPREG)
d1e4ebd9 3088 host_tempreg_release();
b96d3df7 3089 if(jaddr) {
3090 // PCSX store handlers don't check invcode again
3091 reglist|=1<<addr;
2330734f 3092 add_stub_r(type,jaddr,out,i,addr,i_regs,ccadj_,reglist);
b96d3df7 3093 jaddr=0;
3094 }
cf95b4f0 3095 if(!(i_regs->waswritten&(1<<dops[i].rs1)) && !HACK_ENABLED(NDHACK_NO_SMC_CHECK)) {
57871462 3096 if(!c||memtarget) {
3097 #ifdef DESTRUCTIVE_SHIFT
3098 // The x86 shift operation is 'destructive'; it overwrites the
3099 // source register, so we need to make a copy first and use that.
3100 addr=temp;
3101 #endif
3102 #if defined(HOST_IMM8)
3103 int ir=get_reg(i_regs->regmap,INVCP);
3104 assert(ir>=0);
3105 emit_cmpmem_indexedsr12_reg(ir,addr,1);
3106 #else
643aeae3 3107 emit_cmpmem_indexedsr12_imm(invalid_code,addr,1);
57871462 3108 #endif
0bbd1454 3109 #if defined(HAVE_CONDITIONAL_CALL) && !defined(DESTRUCTIVE_SHIFT)
3110 emit_callne(invalidate_addr_reg[addr]);
3111 #else
b14b6a8f 3112 void *jaddr2 = out;
57871462 3113 emit_jne(0);
b14b6a8f 3114 add_stub(INVCODE_STUB,jaddr2,out,reglist|(1<<HOST_CCREG),addr,0,0,0);
0bbd1454 3115 #endif
57871462 3116 }
3117 }
7a518516 3118 u_int addr_val=constmap[i][s]+offset;
3eaa7048 3119 if(jaddr) {
2330734f 3120 add_stub_r(type,jaddr,out,i,addr,i_regs,ccadj_,reglist);
3eaa7048 3121 } else if(c&&!memtarget) {
2330734f 3122 inline_writestub(type,i,addr_val,i_regs->regmap,dops[i].rs2,ccadj_,reglist);
7a518516 3123 }
3124 // basic current block modification detection..
3125 // not looking back as that should be in mips cache already
3968e69e 3126 // (see Spyro2 title->attract mode)
7a518516 3127 if(c&&start+i*4<addr_val&&addr_val<start+slen*4) {
c43b5311 3128 SysPrintf("write to %08x hits block %08x, pc=%08x\n",addr_val,start,start+i*4);
7a518516 3129 assert(i_regs->regmap==regs[i].regmap); // not delay slot
3130 if(i_regs->regmap==regs[i].regmap) {
ad49de89 3131 load_all_consts(regs[i].regmap_entry,regs[i].wasdirty,i);
3132 wb_dirtys(regs[i].regmap_entry,regs[i].wasdirty);
7a518516 3133 emit_movimm(start+i*4+4,0);
643aeae3 3134 emit_writeword(0,&pcaddr);
d1e4ebd9 3135 emit_addimm(HOST_CCREG,2,HOST_CCREG);
2a014d73 3136 emit_far_call(get_addr_ht);
d1e4ebd9 3137 emit_jmpreg(0);
7a518516 3138 }
3eaa7048 3139 }
57871462 3140}
3141
2330734f 3142static void storelr_assemble(int i, const struct regstat *i_regs, int ccadj_)
57871462 3143{
9c45ca93 3144 int s,tl;
57871462 3145 int temp;
57871462 3146 int offset;
b14b6a8f 3147 void *jaddr=0;
37387d8b 3148 void *case1, *case23, *case3;
df4dc2b1 3149 void *done0, *done1, *done2;
af4ee1fe 3150 int memtarget=0,c=0;
fab5d06d 3151 int agr=AGEN1+(i&1);
37387d8b 3152 int offset_reg = -1;
81dbbf4c 3153 u_int reglist=get_host_reglist(i_regs->regmap);
cf95b4f0 3154 tl=get_reg(i_regs->regmap,dops[i].rs2);
3155 s=get_reg(i_regs->regmap,dops[i].rs1);
fab5d06d 3156 temp=get_reg(i_regs->regmap,agr);
3157 if(temp<0) temp=get_reg(i_regs->regmap,-1);
57871462 3158 offset=imm[i];
3159 if(s>=0) {
3160 c=(i_regs->isconst>>s)&1;
af4ee1fe 3161 if(c) {
3162 memtarget=((signed int)(constmap[i][s]+offset))<(signed int)0x80000000+RAM_SIZE;
af4ee1fe 3163 }
57871462 3164 }
3165 assert(tl>=0);
535d208a 3166 assert(temp>=0);
1edfcc68 3167 if(!c) {
3168 emit_cmpimm(s<0||offset?temp:s,RAM_SIZE);
3169 if(!offset&&s!=temp) emit_mov(s,temp);
b14b6a8f 3170 jaddr=out;
1edfcc68 3171 emit_jno(0);
3172 }
3173 else
3174 {
cf95b4f0 3175 if(!memtarget||!dops[i].rs1) {
b14b6a8f 3176 jaddr=out;
535d208a 3177 emit_jmp(0);
57871462 3178 }
535d208a 3179 }
37387d8b 3180 if (ram_offset)
3181 offset_reg = get_ro_reg(i_regs, 0);
535d208a 3182
cf95b4f0 3183 if (dops[i].opcode==0x2C||dops[i].opcode==0x2D) { // SDL/SDR
9c45ca93 3184 assert(0);
535d208a 3185 }
57871462 3186
535d208a 3187 emit_testimm(temp,2);
37387d8b 3188 case23=out;
535d208a 3189 emit_jne(0);
3190 emit_testimm(temp,1);
df4dc2b1 3191 case1=out;
535d208a 3192 emit_jne(0);
3193 // 0
37387d8b 3194 if (dops[i].opcode == 0x2A) { // SWL
3195 // Write msb into least significant byte
3196 if (dops[i].rs2) emit_rorimm(tl, 24, tl);
3197 do_store_byte(temp, tl, offset_reg);
3198 if (dops[i].rs2) emit_rorimm(tl, 8, tl);
535d208a 3199 }
37387d8b 3200 else if (dops[i].opcode == 0x2E) { // SWR
3201 // Write entire word
3202 do_store_word(temp, 0, tl, offset_reg, 1);
535d208a 3203 }
37387d8b 3204 done0 = out;
535d208a 3205 emit_jmp(0);
3206 // 1
df4dc2b1 3207 set_jump_target(case1, out);
37387d8b 3208 if (dops[i].opcode == 0x2A) { // SWL
3209 // Write two msb into two least significant bytes
3210 if (dops[i].rs2) emit_rorimm(tl, 16, tl);
3211 do_store_hword(temp, -1, tl, offset_reg, 0);
3212 if (dops[i].rs2) emit_rorimm(tl, 16, tl);
535d208a 3213 }
37387d8b 3214 else if (dops[i].opcode == 0x2E) { // SWR
3215 // Write 3 lsb into three most significant bytes
3216 do_store_byte(temp, tl, offset_reg);
3217 if (dops[i].rs2) emit_rorimm(tl, 8, tl);
3218 do_store_hword(temp, 1, tl, offset_reg, 0);
3219 if (dops[i].rs2) emit_rorimm(tl, 24, tl);
535d208a 3220 }
df4dc2b1 3221 done1=out;
535d208a 3222 emit_jmp(0);
37387d8b 3223 // 2,3
3224 set_jump_target(case23, out);
535d208a 3225 emit_testimm(temp,1);
37387d8b 3226 case3 = out;
535d208a 3227 emit_jne(0);
37387d8b 3228 // 2
cf95b4f0 3229 if (dops[i].opcode==0x2A) { // SWL
37387d8b 3230 // Write 3 msb into three least significant bytes
3231 if (dops[i].rs2) emit_rorimm(tl, 8, tl);
3232 do_store_hword(temp, -2, tl, offset_reg, 1);
3233 if (dops[i].rs2) emit_rorimm(tl, 16, tl);
3234 do_store_byte(temp, tl, offset_reg);
3235 if (dops[i].rs2) emit_rorimm(tl, 8, tl);
535d208a 3236 }
37387d8b 3237 else if (dops[i].opcode == 0x2E) { // SWR
3238 // Write two lsb into two most significant bytes
3239 do_store_hword(temp, 0, tl, offset_reg, 1);
535d208a 3240 }
37387d8b 3241 done2 = out;
535d208a 3242 emit_jmp(0);
3243 // 3
df4dc2b1 3244 set_jump_target(case3, out);
37387d8b 3245 if (dops[i].opcode == 0x2A) { // SWL
3246 do_store_word(temp, -3, tl, offset_reg, 0);
535d208a 3247 }
37387d8b 3248 else if (dops[i].opcode == 0x2E) { // SWR
3249 do_store_byte(temp, tl, offset_reg);
535d208a 3250 }
df4dc2b1 3251 set_jump_target(done0, out);
3252 set_jump_target(done1, out);
3253 set_jump_target(done2, out);
37387d8b 3254 if (offset_reg == HOST_TEMPREG)
3255 host_tempreg_release();
535d208a 3256 if(!c||!memtarget)
2330734f 3257 add_stub_r(STORELR_STUB,jaddr,out,i,temp,i_regs,ccadj_,reglist);
cf95b4f0 3258 if(!(i_regs->waswritten&(1<<dops[i].rs1)) && !HACK_ENABLED(NDHACK_NO_SMC_CHECK)) {
57871462 3259 #if defined(HOST_IMM8)
3260 int ir=get_reg(i_regs->regmap,INVCP);
3261 assert(ir>=0);
3262 emit_cmpmem_indexedsr12_reg(ir,temp,1);
3263 #else
643aeae3 3264 emit_cmpmem_indexedsr12_imm(invalid_code,temp,1);
57871462 3265 #endif
535d208a 3266 #if defined(HAVE_CONDITIONAL_CALL) && !defined(DESTRUCTIVE_SHIFT)
3267 emit_callne(invalidate_addr_reg[temp]);
3268 #else
b14b6a8f 3269 void *jaddr2 = out;
57871462 3270 emit_jne(0);
b14b6a8f 3271 add_stub(INVCODE_STUB,jaddr2,out,reglist|(1<<HOST_CCREG),temp,0,0,0);
535d208a 3272 #endif
57871462 3273 }
57871462 3274}
3275
2330734f 3276static void cop0_assemble(int i, const struct regstat *i_regs, int ccadj_)
8062d65a 3277{
cf95b4f0 3278 if(dops[i].opcode2==0) // MFC0
8062d65a 3279 {
cf95b4f0 3280 signed char t=get_reg(i_regs->regmap,dops[i].rt1);
8062d65a 3281 u_int copr=(source[i]>>11)&0x1f;
3282 //assert(t>=0); // Why does this happen? OOT is weird
cf95b4f0 3283 if(t>=0&&dops[i].rt1!=0) {
8062d65a 3284 emit_readword(&reg_cop0[copr],t);
3285 }
3286 }
cf95b4f0 3287 else if(dops[i].opcode2==4) // MTC0
8062d65a 3288 {
cf95b4f0 3289 signed char s=get_reg(i_regs->regmap,dops[i].rs1);
8062d65a 3290 char copr=(source[i]>>11)&0x1f;
3291 assert(s>=0);
cf95b4f0 3292 wb_register(dops[i].rs1,i_regs->regmap,i_regs->dirty);
8062d65a 3293 if(copr==9||copr==11||copr==12||copr==13) {
3294 emit_readword(&last_count,HOST_TEMPREG);
3295 emit_loadreg(CCREG,HOST_CCREG); // TODO: do proper reg alloc
3296 emit_add(HOST_CCREG,HOST_TEMPREG,HOST_CCREG);
2330734f 3297 emit_addimm(HOST_CCREG,ccadj_,HOST_CCREG);
8062d65a 3298 emit_writeword(HOST_CCREG,&Count);
3299 }
3300 // What a mess. The status register (12) can enable interrupts,
3301 // so needs a special case to handle a pending interrupt.
3302 // The interrupt must be taken immediately, because a subsequent
3303 // instruction might disable interrupts again.
3304 if(copr==12||copr==13) {
3305 if (is_delayslot) {
3306 // burn cycles to cause cc_interrupt, which will
3307 // reschedule next_interupt. Relies on CCREG from above.
3308 assem_debug("MTC0 DS %d\n", copr);
3309 emit_writeword(HOST_CCREG,&last_count);
3310 emit_movimm(0,HOST_CCREG);
3311 emit_storereg(CCREG,HOST_CCREG);
cf95b4f0 3312 emit_loadreg(dops[i].rs1,1);
8062d65a 3313 emit_movimm(copr,0);
2a014d73 3314 emit_far_call(pcsx_mtc0_ds);
cf95b4f0 3315 emit_loadreg(dops[i].rs1,s);
8062d65a 3316 return;
3317 }
3318 emit_movimm(start+i*4+4,HOST_TEMPREG);
3319 emit_writeword(HOST_TEMPREG,&pcaddr);
3320 emit_movimm(0,HOST_TEMPREG);
3321 emit_writeword(HOST_TEMPREG,&pending_exception);
3322 }
8062d65a 3323 if(s==HOST_CCREG)
cf95b4f0 3324 emit_loadreg(dops[i].rs1,1);
8062d65a 3325 else if(s!=1)
3326 emit_mov(s,1);
3327 emit_movimm(copr,0);
2a014d73 3328 emit_far_call(pcsx_mtc0);
8062d65a 3329 if(copr==9||copr==11||copr==12||copr==13) {
3330 emit_readword(&Count,HOST_CCREG);
3331 emit_readword(&next_interupt,HOST_TEMPREG);
2330734f 3332 emit_addimm(HOST_CCREG,-ccadj_,HOST_CCREG);
8062d65a 3333 emit_sub(HOST_CCREG,HOST_TEMPREG,HOST_CCREG);
3334 emit_writeword(HOST_TEMPREG,&last_count);
3335 emit_storereg(CCREG,HOST_CCREG);
3336 }
3337 if(copr==12||copr==13) {
3338 assert(!is_delayslot);
3339 emit_readword(&pending_exception,14);
3340 emit_test(14,14);
d1e4ebd9 3341 void *jaddr = out;
3342 emit_jeq(0);
3343 emit_readword(&pcaddr, 0);
3344 emit_addimm(HOST_CCREG,2,HOST_CCREG);
2a014d73 3345 emit_far_call(get_addr_ht);
d1e4ebd9 3346 emit_jmpreg(0);
3347 set_jump_target(jaddr, out);
8062d65a 3348 }
cf95b4f0 3349 emit_loadreg(dops[i].rs1,s);
8062d65a 3350 }
3351 else
3352 {
cf95b4f0 3353 assert(dops[i].opcode2==0x10);
8062d65a 3354 //if((source[i]&0x3f)==0x10) // RFE
3355 {
3356 emit_readword(&Status,0);
3357 emit_andimm(0,0x3c,1);
3358 emit_andimm(0,~0xf,0);
3359 emit_orrshr_imm(1,2,0);
3360 emit_writeword(0,&Status);
3361 }
3362 }
3363}
3364
2330734f 3365static void cop1_unusable(int i, const struct regstat *i_regs)
8062d65a 3366{
3367 // XXX: should just just do the exception instead
3368 //if(!cop1_usable)
3369 {
3370 void *jaddr=out;
3371 emit_jmp(0);
3372 add_stub_r(FP_STUB,jaddr,out,i,0,i_regs,is_delayslot,0);
3373 }
3374}
3375
2330734f 3376static void cop1_assemble(int i, const struct regstat *i_regs)
8062d65a 3377{
3378 cop1_unusable(i, i_regs);
3379}
3380
2330734f 3381static void c1ls_assemble(int i, const struct regstat *i_regs)
57871462 3382{
3d624f89 3383 cop1_unusable(i, i_regs);
57871462 3384}
3385
8062d65a 3386// FP_STUB
3387static void do_cop1stub(int n)
3388{
3389 literal_pool(256);
3390 assem_debug("do_cop1stub %x\n",start+stubs[n].a*4);
3391 set_jump_target(stubs[n].addr, out);
3392 int i=stubs[n].a;
3393// int rs=stubs[n].b;
3394 struct regstat *i_regs=(struct regstat *)stubs[n].c;
3395 int ds=stubs[n].d;
3396 if(!ds) {
3397 load_all_consts(regs[i].regmap_entry,regs[i].wasdirty,i);
3398 //if(i_regs!=&regs[i]) printf("oops: regs[i]=%x i_regs=%x",(int)&regs[i],(int)i_regs);
3399 }
3400 //else {printf("fp exception in delay slot\n");}
3401 wb_dirtys(i_regs->regmap_entry,i_regs->wasdirty);
3402 if(regs[i].regmap_entry[HOST_CCREG]!=CCREG) emit_loadreg(CCREG,HOST_CCREG);
3403 emit_movimm(start+(i-ds)*4,EAX); // Get PC
2330734f 3404 emit_addimm(HOST_CCREG,ccadj[i],HOST_CCREG); // CHECK: is this right? There should probably be an extra cycle...
2a014d73 3405 emit_far_jump(ds?fp_exception_ds:fp_exception);
8062d65a 3406}
3407
e3c6bdb5 3408static int cop2_is_stalling_op(int i, int *cycles)
3409{
cf95b4f0 3410 if (dops[i].opcode == 0x3a) { // SWC2
e3c6bdb5 3411 *cycles = 0;
3412 return 1;
3413 }
cf95b4f0 3414 if (dops[i].itype == COP2 && (dops[i].opcode2 == 0 || dops[i].opcode2 == 2)) { // MFC2/CFC2
e3c6bdb5 3415 *cycles = 0;
3416 return 1;
3417 }
cf95b4f0 3418 if (dops[i].itype == C2OP) {
e3c6bdb5 3419 *cycles = gte_cycletab[source[i] & 0x3f];
3420 return 1;
3421 }
3422 // ... what about MTC2/CTC2/LWC2?
3423 return 0;
3424}
3425
3426#if 0
3427static void log_gte_stall(int stall, u_int cycle)
3428{
3429 if ((u_int)stall <= 44)
3430 printf("x stall %2d %u\n", stall, cycle + last_count);
e3c6bdb5 3431}
3432
3433static void emit_log_gte_stall(int i, int stall, u_int reglist)
3434{
3435 save_regs(reglist);
3436 if (stall > 0)
3437 emit_movimm(stall, 0);
3438 else
3439 emit_mov(HOST_TEMPREG, 0);
2330734f 3440 emit_addimm(HOST_CCREG, ccadj[i], 1);
e3c6bdb5 3441 emit_far_call(log_gte_stall);
3442 restore_regs(reglist);
3443}
3444#endif
3445
32631e6a 3446static void cop2_do_stall_check(u_int op, int i, const struct regstat *i_regs, u_int reglist)
81dbbf4c 3447{
e3c6bdb5 3448 int j = i, other_gte_op_cycles = -1, stall = -MAXBLOCK, cycles_passed;
3449 int rtmp = reglist_find_free(reglist);
3450
32631e6a 3451 if (HACK_ENABLED(NDHACK_NO_STALLS))
81dbbf4c 3452 return;
81dbbf4c 3453 if (get_reg(i_regs->regmap, CCREG) != HOST_CCREG) {
3454 // happens occasionally... cc evicted? Don't bother then
3455 //printf("no cc %08x\n", start + i*4);
3456 return;
3457 }
cf95b4f0 3458 if (!dops[i].bt) {
e3c6bdb5 3459 for (j = i - 1; j >= 0; j--) {
cf95b4f0 3460 //if (dops[j].is_ds) break;
3461 if (cop2_is_stalling_op(j, &other_gte_op_cycles) || dops[j].bt)
e3c6bdb5 3462 break;
2330734f 3463 if (j > 0 && ccadj[j - 1] > ccadj[j])
3464 break;
e3c6bdb5 3465 }
32631e6a 3466 j = max(j, 0);
e3c6bdb5 3467 }
2330734f 3468 cycles_passed = ccadj[i] - ccadj[j];
e3c6bdb5 3469 if (other_gte_op_cycles >= 0)
3470 stall = other_gte_op_cycles - cycles_passed;
3471 else if (cycles_passed >= 44)
3472 stall = 0; // can't stall
3473 if (stall == -MAXBLOCK && rtmp >= 0) {
3474 // unknown stall, do the expensive runtime check
32631e6a 3475 assem_debug("; cop2_do_stall_check\n");
e3c6bdb5 3476#if 0 // too slow
3477 save_regs(reglist);
3478 emit_movimm(gte_cycletab[op], 0);
2330734f 3479 emit_addimm(HOST_CCREG, ccadj[i], 1);
e3c6bdb5 3480 emit_far_call(call_gteStall);
3481 restore_regs(reglist);
3482#else
3483 host_tempreg_acquire();
3484 emit_readword(&psxRegs.gteBusyCycle, rtmp);
2330734f 3485 emit_addimm(rtmp, -ccadj[i], rtmp);
e3c6bdb5 3486 emit_sub(rtmp, HOST_CCREG, HOST_TEMPREG);
3487 emit_cmpimm(HOST_TEMPREG, 44);
3488 emit_cmovb_reg(rtmp, HOST_CCREG);
3489 //emit_log_gte_stall(i, 0, reglist);
3490 host_tempreg_release();
3491#endif
3492 }
3493 else if (stall > 0) {
3494 //emit_log_gte_stall(i, stall, reglist);
3495 emit_addimm(HOST_CCREG, stall, HOST_CCREG);
3496 }
3497
3498 // save gteBusyCycle, if needed
3499 if (gte_cycletab[op] == 0)
3500 return;
3501 other_gte_op_cycles = -1;
3502 for (j = i + 1; j < slen; j++) {
3503 if (cop2_is_stalling_op(j, &other_gte_op_cycles))
3504 break;
fe807a8a 3505 if (dops[j].is_jump) {
e3c6bdb5 3506 // check ds
3507 if (j + 1 < slen && cop2_is_stalling_op(j + 1, &other_gte_op_cycles))
3508 j++;
3509 break;
3510 }
3511 }
3512 if (other_gte_op_cycles >= 0)
3513 // will handle stall when assembling that op
3514 return;
2330734f 3515 cycles_passed = ccadj[min(j, slen -1)] - ccadj[i];
e3c6bdb5 3516 if (cycles_passed >= 44)
3517 return;
3518 assem_debug("; save gteBusyCycle\n");
3519 host_tempreg_acquire();
3520#if 0
3521 emit_readword(&last_count, HOST_TEMPREG);
3522 emit_add(HOST_TEMPREG, HOST_CCREG, HOST_TEMPREG);
2330734f 3523 emit_addimm(HOST_TEMPREG, ccadj[i], HOST_TEMPREG);
e3c6bdb5 3524 emit_addimm(HOST_TEMPREG, gte_cycletab[op]), HOST_TEMPREG);
3525 emit_writeword(HOST_TEMPREG, &psxRegs.gteBusyCycle);
3526#else
2330734f 3527 emit_addimm(HOST_CCREG, ccadj[i] + gte_cycletab[op], HOST_TEMPREG);
e3c6bdb5 3528 emit_writeword(HOST_TEMPREG, &psxRegs.gteBusyCycle);
3529#endif
3530 host_tempreg_release();
81dbbf4c 3531}
3532
32631e6a 3533static int is_mflohi(int i)
3534{
cf95b4f0 3535 return (dops[i].itype == MOV && (dops[i].rs1 == HIREG || dops[i].rs1 == LOREG));
32631e6a 3536}
3537
3538static int check_multdiv(int i, int *cycles)
3539{
cf95b4f0 3540 if (dops[i].itype != MULTDIV)
32631e6a 3541 return 0;
cf95b4f0 3542 if (dops[i].opcode2 == 0x18 || dops[i].opcode2 == 0x19) // MULT(U)
32631e6a 3543 *cycles = 11; // approx from 7 11 14
3544 else
3545 *cycles = 37;
3546 return 1;
3547}
3548
2330734f 3549static void multdiv_prepare_stall(int i, const struct regstat *i_regs, int ccadj_)
32631e6a 3550{
3551 int j, found = 0, c = 0;
3552 if (HACK_ENABLED(NDHACK_NO_STALLS))
3553 return;
3554 if (get_reg(i_regs->regmap, CCREG) != HOST_CCREG) {
3555 // happens occasionally... cc evicted? Don't bother then
3556 return;
3557 }
3558 for (j = i + 1; j < slen; j++) {
cf95b4f0 3559 if (dops[j].bt)
32631e6a 3560 break;
3561 if ((found = is_mflohi(j)))
3562 break;
fe807a8a 3563 if (dops[j].is_jump) {
32631e6a 3564 // check ds
3565 if (j + 1 < slen && (found = is_mflohi(j + 1)))
3566 j++;
3567 break;
3568 }
3569 }
3570 if (found)
3571 // handle all in multdiv_do_stall()
3572 return;
3573 check_multdiv(i, &c);
3574 assert(c > 0);
3575 assem_debug("; muldiv prepare stall %d\n", c);
3576 host_tempreg_acquire();
2330734f 3577 emit_addimm(HOST_CCREG, ccadj_ + c, HOST_TEMPREG);
32631e6a 3578 emit_writeword(HOST_TEMPREG, &psxRegs.muldivBusyCycle);
3579 host_tempreg_release();
3580}
3581
3582static void multdiv_do_stall(int i, const struct regstat *i_regs)
3583{
3584 int j, known_cycles = 0;
3585 u_int reglist = get_host_reglist(i_regs->regmap);
3586 int rtmp = get_reg(i_regs->regmap, -1);
3587 if (rtmp < 0)
3588 rtmp = reglist_find_free(reglist);
3589 if (HACK_ENABLED(NDHACK_NO_STALLS))
3590 return;
3591 if (get_reg(i_regs->regmap, CCREG) != HOST_CCREG || rtmp < 0) {
3592 // happens occasionally... cc evicted? Don't bother then
3593 //printf("no cc/rtmp %08x\n", start + i*4);
3594 return;
3595 }
cf95b4f0 3596 if (!dops[i].bt) {
32631e6a 3597 for (j = i - 1; j >= 0; j--) {
cf95b4f0 3598 if (dops[j].is_ds) break;
2330734f 3599 if (check_multdiv(j, &known_cycles))
32631e6a 3600 break;
3601 if (is_mflohi(j))
3602 // already handled by this op
3603 return;
2330734f 3604 if (dops[j].bt || (j > 0 && ccadj[j - 1] > ccadj[j]))
3605 break;
32631e6a 3606 }
3607 j = max(j, 0);
3608 }
3609 if (known_cycles > 0) {
2330734f 3610 known_cycles -= ccadj[i] - ccadj[j];
32631e6a 3611 assem_debug("; muldiv stall resolved %d\n", known_cycles);
3612 if (known_cycles > 0)
3613 emit_addimm(HOST_CCREG, known_cycles, HOST_CCREG);
3614 return;
3615 }
3616 assem_debug("; muldiv stall unresolved\n");
3617 host_tempreg_acquire();
3618 emit_readword(&psxRegs.muldivBusyCycle, rtmp);
2330734f 3619 emit_addimm(rtmp, -ccadj[i], rtmp);
32631e6a 3620 emit_sub(rtmp, HOST_CCREG, HOST_TEMPREG);
3621 emit_cmpimm(HOST_TEMPREG, 37);
3622 emit_cmovb_reg(rtmp, HOST_CCREG);
3623 //emit_log_gte_stall(i, 0, reglist);
3624 host_tempreg_release();
3625}
3626
8062d65a 3627static void cop2_get_dreg(u_int copr,signed char tl,signed char temp)
3628{
3629 switch (copr) {
3630 case 1:
3631 case 3:
3632 case 5:
3633 case 8:
3634 case 9:
3635 case 10:
3636 case 11:
3637 emit_readword(&reg_cop2d[copr],tl);
3638 emit_signextend16(tl,tl);
3639 emit_writeword(tl,&reg_cop2d[copr]); // hmh
3640 break;
3641 case 7:
3642 case 16:
3643 case 17:
3644 case 18:
3645 case 19:
3646 emit_readword(&reg_cop2d[copr],tl);
3647 emit_andimm(tl,0xffff,tl);
3648 emit_writeword(tl,&reg_cop2d[copr]);
3649 break;
3650 case 15:
3651 emit_readword(&reg_cop2d[14],tl); // SXY2
3652 emit_writeword(tl,&reg_cop2d[copr]);
3653 break;
3654 case 28:
3655 case 29:
3968e69e 3656 c2op_mfc2_29_assemble(tl,temp);
8062d65a 3657 break;
3658 default:
3659 emit_readword(&reg_cop2d[copr],tl);
3660 break;
3661 }
3662}
3663
3664static void cop2_put_dreg(u_int copr,signed char sl,signed char temp)
3665{
3666 switch (copr) {
3667 case 15:
3668 emit_readword(&reg_cop2d[13],temp); // SXY1
3669 emit_writeword(sl,&reg_cop2d[copr]);
3670 emit_writeword(temp,&reg_cop2d[12]); // SXY0
3671 emit_readword(&reg_cop2d[14],temp); // SXY2
3672 emit_writeword(sl,&reg_cop2d[14]);
3673 emit_writeword(temp,&reg_cop2d[13]); // SXY1
3674 break;
3675 case 28:
3676 emit_andimm(sl,0x001f,temp);
3677 emit_shlimm(temp,7,temp);
3678 emit_writeword(temp,&reg_cop2d[9]);
3679 emit_andimm(sl,0x03e0,temp);
3680 emit_shlimm(temp,2,temp);
3681 emit_writeword(temp,&reg_cop2d[10]);
3682 emit_andimm(sl,0x7c00,temp);
3683 emit_shrimm(temp,3,temp);
3684 emit_writeword(temp,&reg_cop2d[11]);
3685 emit_writeword(sl,&reg_cop2d[28]);
3686 break;
3687 case 30:
3968e69e 3688 emit_xorsar_imm(sl,sl,31,temp);
be516ebe 3689#if defined(HAVE_ARMV5) || defined(__aarch64__)
8062d65a 3690 emit_clz(temp,temp);
3691#else
3692 emit_movs(temp,HOST_TEMPREG);
3693 emit_movimm(0,temp);
3694 emit_jeq((int)out+4*4);
3695 emit_addpl_imm(temp,1,temp);
3696 emit_lslpls_imm(HOST_TEMPREG,1,HOST_TEMPREG);
3697 emit_jns((int)out-2*4);
3698#endif
3699 emit_writeword(sl,&reg_cop2d[30]);
3700 emit_writeword(temp,&reg_cop2d[31]);
3701 break;
3702 case 31:
3703 break;
3704 default:
3705 emit_writeword(sl,&reg_cop2d[copr]);
3706 break;
3707 }
3708}
3709
2330734f 3710static void c2ls_assemble(int i, const struct regstat *i_regs, int ccadj_)
b9b61529 3711{
3712 int s,tl;
3713 int ar;
3714 int offset;
1fd1aceb 3715 int memtarget=0,c=0;
b14b6a8f 3716 void *jaddr2=NULL;
3717 enum stub_type type;
b9b61529 3718 int agr=AGEN1+(i&1);
37387d8b 3719 int offset_reg = -1;
3720 int fastio_reg_override = -1;
81dbbf4c 3721 u_int reglist=get_host_reglist(i_regs->regmap);
b9b61529 3722 u_int copr=(source[i]>>16)&0x1f;
cf95b4f0 3723 s=get_reg(i_regs->regmap,dops[i].rs1);
b9b61529 3724 tl=get_reg(i_regs->regmap,FTEMP);
3725 offset=imm[i];
cf95b4f0 3726 assert(dops[i].rs1>0);
b9b61529 3727 assert(tl>=0);
b9b61529 3728
b9b61529 3729 if(i_regs->regmap[HOST_CCREG]==CCREG)
3730 reglist&=~(1<<HOST_CCREG);
3731
3732 // get the address
cf95b4f0 3733 if (dops[i].opcode==0x3a) { // SWC2
b9b61529 3734 ar=get_reg(i_regs->regmap,agr);
3735 if(ar<0) ar=get_reg(i_regs->regmap,-1);
3736 reglist|=1<<ar;
3737 } else { // LWC2
3738 ar=tl;
3739 }
1fd1aceb 3740 if(s>=0) c=(i_regs->wasconst>>s)&1;
3741 memtarget=c&&(((signed int)(constmap[i][s]+offset))<(signed int)0x80000000+RAM_SIZE);
b9b61529 3742 if (!offset&&!c&&s>=0) ar=s;
3743 assert(ar>=0);
3744
32631e6a 3745 cop2_do_stall_check(0, i, i_regs, reglist);
3746
cf95b4f0 3747 if (dops[i].opcode==0x3a) { // SWC2
3968e69e 3748 cop2_get_dreg(copr,tl,-1);
1fd1aceb 3749 type=STOREW_STUB;
b9b61529 3750 }
1fd1aceb 3751 else
b9b61529 3752 type=LOADW_STUB;
1fd1aceb 3753
3754 if(c&&!memtarget) {
b14b6a8f 3755 jaddr2=out;
1fd1aceb 3756 emit_jmp(0); // inline_readstub/inline_writestub?
b9b61529 3757 }
1fd1aceb 3758 else {
3759 if(!c) {
37387d8b 3760 jaddr2 = emit_fastpath_cmp_jump(i, i_regs, ar,
3761 &offset_reg, &fastio_reg_override);
3762 }
3763 else if (ram_offset && memtarget) {
3764 offset_reg = get_ro_reg(i_regs, 0);
3765 }
3766 switch (dops[i].opcode) {
3767 case 0x32: { // LWC2
3768 int a = ar;
3769 if (fastio_reg_override >= 0)
3770 a = fastio_reg_override;
3771 do_load_word(a, tl, offset_reg);
3772 break;
1fd1aceb 3773 }
37387d8b 3774 case 0x3a: { // SWC2
1fd1aceb 3775 #ifdef DESTRUCTIVE_SHIFT
3776 if(!offset&&!c&&s>=0) emit_mov(s,ar);
3777 #endif
37387d8b 3778 int a = ar;
3779 if (fastio_reg_override >= 0)
3780 a = fastio_reg_override;
3781 do_store_word(a, 0, tl, offset_reg, 1);
3782 break;
3783 }
3784 default:
3785 assert(0);
1fd1aceb 3786 }
b9b61529 3787 }
37387d8b 3788 if (fastio_reg_override == HOST_TEMPREG || offset_reg == HOST_TEMPREG)
d1e4ebd9 3789 host_tempreg_release();
b9b61529 3790 if(jaddr2)
2330734f 3791 add_stub_r(type,jaddr2,out,i,ar,i_regs,ccadj_,reglist);
cf95b4f0 3792 if(dops[i].opcode==0x3a) // SWC2
3793 if(!(i_regs->waswritten&(1<<dops[i].rs1)) && !HACK_ENABLED(NDHACK_NO_SMC_CHECK)) {
b9b61529 3794#if defined(HOST_IMM8)
3795 int ir=get_reg(i_regs->regmap,INVCP);
3796 assert(ir>=0);
3797 emit_cmpmem_indexedsr12_reg(ir,ar,1);
3798#else
643aeae3 3799 emit_cmpmem_indexedsr12_imm(invalid_code,ar,1);
b9b61529 3800#endif
0bbd1454 3801 #if defined(HAVE_CONDITIONAL_CALL) && !defined(DESTRUCTIVE_SHIFT)
3802 emit_callne(invalidate_addr_reg[ar]);
3803 #else
b14b6a8f 3804 void *jaddr3 = out;
b9b61529 3805 emit_jne(0);
b14b6a8f 3806 add_stub(INVCODE_STUB,jaddr3,out,reglist|(1<<HOST_CCREG),ar,0,0,0);
0bbd1454 3807 #endif
b9b61529 3808 }
cf95b4f0 3809 if (dops[i].opcode==0x32) { // LWC2
d1e4ebd9 3810 host_tempreg_acquire();
b9b61529 3811 cop2_put_dreg(copr,tl,HOST_TEMPREG);
d1e4ebd9 3812 host_tempreg_release();
b9b61529 3813 }
3814}
3815
81dbbf4c 3816static void cop2_assemble(int i, const struct regstat *i_regs)
8062d65a 3817{
81dbbf4c 3818 u_int copr = (source[i]>>11) & 0x1f;
3819 signed char temp = get_reg(i_regs->regmap, -1);
3820
32631e6a 3821 if (!HACK_ENABLED(NDHACK_NO_STALLS)) {
3822 u_int reglist = reglist_exclude(get_host_reglist(i_regs->regmap), temp, -1);
cf95b4f0 3823 if (dops[i].opcode2 == 0 || dops[i].opcode2 == 2) { // MFC2/CFC2
3824 signed char tl = get_reg(i_regs->regmap, dops[i].rt1);
32631e6a 3825 reglist = reglist_exclude(reglist, tl, -1);
81dbbf4c 3826 }
32631e6a 3827 cop2_do_stall_check(0, i, i_regs, reglist);
81dbbf4c 3828 }
cf95b4f0 3829 if (dops[i].opcode2==0) { // MFC2
3830 signed char tl=get_reg(i_regs->regmap,dops[i].rt1);
3831 if(tl>=0&&dops[i].rt1!=0)
8062d65a 3832 cop2_get_dreg(copr,tl,temp);
3833 }
cf95b4f0 3834 else if (dops[i].opcode2==4) { // MTC2
3835 signed char sl=get_reg(i_regs->regmap,dops[i].rs1);
8062d65a 3836 cop2_put_dreg(copr,sl,temp);
3837 }
cf95b4f0 3838 else if (dops[i].opcode2==2) // CFC2
8062d65a 3839 {
cf95b4f0 3840 signed char tl=get_reg(i_regs->regmap,dops[i].rt1);
3841 if(tl>=0&&dops[i].rt1!=0)
8062d65a 3842 emit_readword(&reg_cop2c[copr],tl);
3843 }
cf95b4f0 3844 else if (dops[i].opcode2==6) // CTC2
8062d65a 3845 {
cf95b4f0 3846 signed char sl=get_reg(i_regs->regmap,dops[i].rs1);
8062d65a 3847 switch(copr) {
3848 case 4:
3849 case 12:
3850 case 20:
3851 case 26:
3852 case 27:
3853 case 29:
3854 case 30:
3855 emit_signextend16(sl,temp);
3856 break;
3857 case 31:
3968e69e 3858 c2op_ctc2_31_assemble(sl,temp);
8062d65a 3859 break;
3860 default:
3861 temp=sl;
3862 break;
3863 }
3864 emit_writeword(temp,&reg_cop2c[copr]);
3865 assert(sl>=0);
3866 }
3867}
3868
3968e69e 3869static void do_unalignedwritestub(int n)
3870{
3871 assem_debug("do_unalignedwritestub %x\n",start+stubs[n].a*4);
3872 literal_pool(256);
3873 set_jump_target(stubs[n].addr, out);
3874
3875 int i=stubs[n].a;
3876 struct regstat *i_regs=(struct regstat *)stubs[n].c;
3877 int addr=stubs[n].b;
3878 u_int reglist=stubs[n].e;
3879 signed char *i_regmap=i_regs->regmap;
3880 int temp2=get_reg(i_regmap,FTEMP);
3881 int rt;
cf95b4f0 3882 rt=get_reg(i_regmap,dops[i].rs2);
3968e69e 3883 assert(rt>=0);
3884 assert(addr>=0);
cf95b4f0 3885 assert(dops[i].opcode==0x2a||dops[i].opcode==0x2e); // SWL/SWR only implemented
3968e69e 3886 reglist|=(1<<addr);
3887 reglist&=~(1<<temp2);
3888
3968e69e 3889 // don't bother with it and call write handler
3890 save_regs(reglist);
3891 pass_args(addr,rt);
3892 int cc=get_reg(i_regmap,CCREG);
3893 if(cc<0)
3894 emit_loadreg(CCREG,2);
2330734f 3895 emit_addimm(cc<0?2:cc,(int)stubs[n].d+1,2);
cf95b4f0 3896 emit_far_call((dops[i].opcode==0x2a?jump_handle_swl:jump_handle_swr));
2330734f 3897 emit_addimm(0,-((int)stubs[n].d+1),cc<0?2:cc);
3968e69e 3898 if(cc<0)
3899 emit_storereg(CCREG,2);
3900 restore_regs(reglist);
3901 emit_jmp(stubs[n].retaddr); // return address
3968e69e 3902}
3903
57871462 3904#ifndef multdiv_assemble
3905void multdiv_assemble(int i,struct regstat *i_regs)
3906{
3907 printf("Need multdiv_assemble for this architecture.\n");
7c3a5182 3908 abort();
57871462 3909}
3910#endif
3911
2330734f 3912static void mov_assemble(int i, const struct regstat *i_regs)
57871462 3913{
cf95b4f0 3914 //if(dops[i].opcode2==0x10||dops[i].opcode2==0x12) { // MFHI/MFLO
3915 //if(dops[i].opcode2==0x11||dops[i].opcode2==0x13) { // MTHI/MTLO
3916 if(dops[i].rt1) {
7c3a5182 3917 signed char sl,tl;
cf95b4f0 3918 tl=get_reg(i_regs->regmap,dops[i].rt1);
57871462 3919 //assert(tl>=0);
3920 if(tl>=0) {
cf95b4f0 3921 sl=get_reg(i_regs->regmap,dops[i].rs1);
57871462 3922 if(sl>=0) emit_mov(sl,tl);
cf95b4f0 3923 else emit_loadreg(dops[i].rs1,tl);
57871462 3924 }
3925 }
cf95b4f0 3926 if (dops[i].rs1 == HIREG || dops[i].rs1 == LOREG) // MFHI/MFLO
32631e6a 3927 multdiv_do_stall(i, i_regs);
57871462 3928}
3929
3968e69e 3930// call interpreter, exception handler, things that change pc/regs/cycles ...
2330734f 3931static void call_c_cpu_handler(int i, const struct regstat *i_regs, int ccadj_, u_int pc, void *func)
57871462 3932{
3933 signed char ccreg=get_reg(i_regs->regmap,CCREG);
3934 assert(ccreg==HOST_CCREG);
3935 assert(!is_delayslot);
581335b0 3936 (void)ccreg;
3968e69e 3937
3938 emit_movimm(pc,3); // Get PC
3939 emit_readword(&last_count,2);
3940 emit_writeword(3,&psxRegs.pc);
2330734f 3941 emit_addimm(HOST_CCREG,ccadj_,HOST_CCREG);
3968e69e 3942 emit_add(2,HOST_CCREG,2);
3943 emit_writeword(2,&psxRegs.cycle);
2a014d73 3944 emit_far_call(func);
3945 emit_far_jump(jump_to_new_pc);
3968e69e 3946}
3947
2330734f 3948static void syscall_assemble(int i, const struct regstat *i_regs, int ccadj_)
3968e69e 3949{
d1150cd6 3950 // 'break' tends to be littered around to catch things like
3951 // division by 0 and is almost never executed, so don't emit much code here
3952 void *func = (dops[i].opcode2 == 0x0C)
3953 ? (is_delayslot ? jump_syscall_ds : jump_syscall)
3954 : (is_delayslot ? jump_break_ds : jump_break);
3955 signed char ccreg = get_reg(i_regs->regmap, CCREG);
3956 assert(ccreg == HOST_CCREG);
3957 emit_movimm(start + i*4, 2); // pc
3958 emit_addimm(HOST_CCREG, ccadj_ + CLOCK_ADJUST(1), HOST_CCREG);
3959 emit_far_jump(func);
7139f3c8 3960}
3961
2330734f 3962static void hlecall_assemble(int i, const struct regstat *i_regs, int ccadj_)
7139f3c8 3963{
3968e69e 3964 void *hlefunc = psxNULL;
dd79da89 3965 uint32_t hleCode = source[i] & 0x03ffffff;
3968e69e 3966 if (hleCode < ARRAY_SIZE(psxHLEt))
3967 hlefunc = psxHLEt[hleCode];
3968
2330734f 3969 call_c_cpu_handler(i, i_regs, ccadj_, start + i*4+4, hlefunc);
57871462 3970}
3971
2330734f 3972static void intcall_assemble(int i, const struct regstat *i_regs, int ccadj_)
1e973cb0 3973{
2330734f 3974 call_c_cpu_handler(i, i_regs, ccadj_, start + i*4, execI);
1e973cb0 3975}
3976
8062d65a 3977static void speculate_mov(int rs,int rt)
3978{
3979 if(rt!=0) {
3980 smrv_strong_next|=1<<rt;
3981 smrv[rt]=smrv[rs];
3982 }
3983}
3984
3985static void speculate_mov_weak(int rs,int rt)
3986{
3987 if(rt!=0) {
3988 smrv_weak_next|=1<<rt;
3989 smrv[rt]=smrv[rs];
3990 }
3991}
3992
3993static void speculate_register_values(int i)
3994{
3995 if(i==0) {
3996 memcpy(smrv,psxRegs.GPR.r,sizeof(smrv));
3997 // gp,sp are likely to stay the same throughout the block
3998 smrv_strong_next=(1<<28)|(1<<29)|(1<<30);
3999 smrv_weak_next=~smrv_strong_next;
4000 //printf(" llr %08x\n", smrv[4]);
4001 }
4002 smrv_strong=smrv_strong_next;
4003 smrv_weak=smrv_weak_next;
cf95b4f0 4004 switch(dops[i].itype) {
8062d65a 4005 case ALU:
cf95b4f0 4006 if ((smrv_strong>>dops[i].rs1)&1) speculate_mov(dops[i].rs1,dops[i].rt1);
4007 else if((smrv_strong>>dops[i].rs2)&1) speculate_mov(dops[i].rs2,dops[i].rt1);
4008 else if((smrv_weak>>dops[i].rs1)&1) speculate_mov_weak(dops[i].rs1,dops[i].rt1);
4009 else if((smrv_weak>>dops[i].rs2)&1) speculate_mov_weak(dops[i].rs2,dops[i].rt1);
8062d65a 4010 else {
cf95b4f0 4011 smrv_strong_next&=~(1<<dops[i].rt1);
4012 smrv_weak_next&=~(1<<dops[i].rt1);
8062d65a 4013 }
4014 break;
4015 case SHIFTIMM:
cf95b4f0 4016 smrv_strong_next&=~(1<<dops[i].rt1);
4017 smrv_weak_next&=~(1<<dops[i].rt1);
8062d65a 4018 // fallthrough
4019 case IMM16:
cf95b4f0 4020 if(dops[i].rt1&&is_const(&regs[i],dops[i].rt1)) {
4021 int value,hr=get_reg(regs[i].regmap,dops[i].rt1);
8062d65a 4022 if(hr>=0) {
4023 if(get_final_value(hr,i,&value))
cf95b4f0 4024 smrv[dops[i].rt1]=value;
4025 else smrv[dops[i].rt1]=constmap[i][hr];
4026 smrv_strong_next|=1<<dops[i].rt1;
8062d65a 4027 }
4028 }
4029 else {
cf95b4f0 4030 if ((smrv_strong>>dops[i].rs1)&1) speculate_mov(dops[i].rs1,dops[i].rt1);
4031 else if((smrv_weak>>dops[i].rs1)&1) speculate_mov_weak(dops[i].rs1,dops[i].rt1);
8062d65a 4032 }
4033 break;
4034 case LOAD:
cf95b4f0 4035 if(start<0x2000&&(dops[i].rt1==26||(smrv[dops[i].rt1]>>24)==0xa0)) {
8062d65a 4036 // special case for BIOS
cf95b4f0 4037 smrv[dops[i].rt1]=0xa0000000;
4038 smrv_strong_next|=1<<dops[i].rt1;
8062d65a 4039 break;
4040 }
4041 // fallthrough
4042 case SHIFT:
4043 case LOADLR:
4044 case MOV:
cf95b4f0 4045 smrv_strong_next&=~(1<<dops[i].rt1);
4046 smrv_weak_next&=~(1<<dops[i].rt1);
8062d65a 4047 break;
4048 case COP0:
4049 case COP2:
cf95b4f0 4050 if(dops[i].opcode2==0||dops[i].opcode2==2) { // MFC/CFC
4051 smrv_strong_next&=~(1<<dops[i].rt1);
4052 smrv_weak_next&=~(1<<dops[i].rt1);
8062d65a 4053 }
4054 break;
4055 case C2LS:
cf95b4f0 4056 if (dops[i].opcode==0x32) { // LWC2
4057 smrv_strong_next&=~(1<<dops[i].rt1);
4058 smrv_weak_next&=~(1<<dops[i].rt1);
8062d65a 4059 }
4060 break;
4061 }
4062#if 0
4063 int r=4;
4064 printf("x %08x %08x %d %d c %08x %08x\n",smrv[r],start+i*4,
4065 ((smrv_strong>>r)&1),(smrv_weak>>r)&1,regs[i].isconst,regs[i].wasconst);
4066#endif
4067}
4068
2330734f 4069static void ujump_assemble(int i, const struct regstat *i_regs);
4070static void rjump_assemble(int i, const struct regstat *i_regs);
4071static void cjump_assemble(int i, const struct regstat *i_regs);
4072static void sjump_assemble(int i, const struct regstat *i_regs);
4073static void pagespan_assemble(int i, const struct regstat *i_regs);
4074
4075static int assemble(int i, const struct regstat *i_regs, int ccadj_)
57871462 4076{
2330734f 4077 int ds = 0;
4078 switch (dops[i].itype) {
57871462 4079 case ALU:
2330734f 4080 alu_assemble(i, i_regs);
4081 break;
57871462 4082 case IMM16:
2330734f 4083 imm16_assemble(i, i_regs);
4084 break;
57871462 4085 case SHIFT:
2330734f 4086 shift_assemble(i, i_regs);
4087 break;
57871462 4088 case SHIFTIMM:
2330734f 4089 shiftimm_assemble(i, i_regs);
4090 break;
57871462 4091 case LOAD:
2330734f 4092 load_assemble(i, i_regs, ccadj_);
4093 break;
57871462 4094 case LOADLR:
2330734f 4095 loadlr_assemble(i, i_regs, ccadj_);
4096 break;
57871462 4097 case STORE:
2330734f 4098 store_assemble(i, i_regs, ccadj_);
4099 break;
57871462 4100 case STORELR:
2330734f 4101 storelr_assemble(i, i_regs, ccadj_);
4102 break;
57871462 4103 case COP0:
2330734f 4104 cop0_assemble(i, i_regs, ccadj_);
4105 break;
57871462 4106 case COP1:
2330734f 4107 cop1_assemble(i, i_regs);
4108 break;
57871462 4109 case C1LS:
2330734f 4110 c1ls_assemble(i, i_regs);
4111 break;
b9b61529 4112 case COP2:
2330734f 4113 cop2_assemble(i, i_regs);
4114 break;
b9b61529 4115 case C2LS:
2330734f 4116 c2ls_assemble(i, i_regs, ccadj_);
4117 break;
b9b61529 4118 case C2OP:
2330734f 4119 c2op_assemble(i, i_regs);
4120 break;
57871462 4121 case MULTDIV:
2330734f 4122 multdiv_assemble(i, i_regs);
4123 multdiv_prepare_stall(i, i_regs, ccadj_);
32631e6a 4124 break;
57871462 4125 case MOV:
2330734f 4126 mov_assemble(i, i_regs);
4127 break;
4128 case SYSCALL:
4129 syscall_assemble(i, i_regs, ccadj_);
4130 break;
4131 case HLECALL:
4132 hlecall_assemble(i, i_regs, ccadj_);
4133 break;
4134 case INTCALL:
4135 intcall_assemble(i, i_regs, ccadj_);
4136 break;
4137 case UJUMP:
4138 ujump_assemble(i, i_regs);
4139 ds = 1;
4140 break;
4141 case RJUMP:
4142 rjump_assemble(i, i_regs);
4143 ds = 1;
4144 break;
4145 case CJUMP:
4146 cjump_assemble(i, i_regs);
4147 ds = 1;
4148 break;
4149 case SJUMP:
4150 sjump_assemble(i, i_regs);
4151 ds = 1;
4152 break;
4153 case SPAN:
4154 pagespan_assemble(i, i_regs);
4155 break;
24058131 4156 case NOP:
2330734f 4157 case OTHER:
4158 case NI:
4159 // not handled, just skip
4160 break;
4161 default:
4162 assert(0);
4163 }
4164 return ds;
4165}
4166
4167static void ds_assemble(int i, const struct regstat *i_regs)
4168{
4169 speculate_register_values(i);
4170 is_delayslot = 1;
4171 switch (dops[i].itype) {
57871462 4172 case SYSCALL:
7139f3c8 4173 case HLECALL:
1e973cb0 4174 case INTCALL:
57871462 4175 case SPAN:
4176 case UJUMP:
4177 case RJUMP:
4178 case CJUMP:
4179 case SJUMP:
c43b5311 4180 SysPrintf("Jump in the delay slot. This is probably a bug.\n");
2330734f 4181 break;
4182 default:
4183 assemble(i, i_regs, ccadj[i]);
57871462 4184 }
2330734f 4185 is_delayslot = 0;
57871462 4186}
4187
4188// Is the branch target a valid internal jump?
ad49de89 4189static int internal_branch(int addr)
57871462 4190{
4191 if(addr&1) return 0; // Indirect (register) jump
4192 if(addr>=start && addr<start+slen*4-4)
4193 {
71e490c5 4194 return 1;
57871462 4195 }
4196 return 0;
4197}
4198
ad49de89 4199static void wb_invalidate(signed char pre[],signed char entry[],uint64_t dirty,uint64_t u)
57871462 4200{
4201 int hr;
4202 for(hr=0;hr<HOST_REGS;hr++) {
4203 if(hr!=EXCLUDE_REG) {
4204 if(pre[hr]!=entry[hr]) {
4205 if(pre[hr]>=0) {
4206 if((dirty>>hr)&1) {
4207 if(get_reg(entry,pre[hr])<0) {
00fa9369 4208 assert(pre[hr]<64);
4209 if(!((u>>pre[hr])&1))
4210 emit_storereg(pre[hr],hr);
57871462 4211 }
4212 }
4213 }
4214 }
4215 }
4216 }
4217 // Move from one register to another (no writeback)
4218 for(hr=0;hr<HOST_REGS;hr++) {
4219 if(hr!=EXCLUDE_REG) {
4220 if(pre[hr]!=entry[hr]) {
4221 if(pre[hr]>=0&&(pre[hr]&63)<TEMPREG) {
4222 int nr;
4223 if((nr=get_reg(entry,pre[hr]))>=0) {
4224 emit_mov(hr,nr);
4225 }
4226 }
4227 }
4228 }
4229 }
4230}
57871462 4231
4232// Load the specified registers
4233// This only loads the registers given as arguments because
4234// we don't want to load things that will be overwritten
ad49de89 4235static void load_regs(signed char entry[],signed char regmap[],int rs1,int rs2)
57871462 4236{
4237 int hr;
4238 // Load 32-bit regs
4239 for(hr=0;hr<HOST_REGS;hr++) {
4240 if(hr!=EXCLUDE_REG&&regmap[hr]>=0) {
4241 if(entry[hr]!=regmap[hr]) {
4242 if(regmap[hr]==rs1||regmap[hr]==rs2)
4243 {
4244 if(regmap[hr]==0) {
4245 emit_zeroreg(hr);
4246 }
4247 else
4248 {
4249 emit_loadreg(regmap[hr],hr);
4250 }
4251 }
4252 }
4253 }
4254 }
57871462 4255}
4256
4257// Load registers prior to the start of a loop
4258// so that they are not loaded within the loop
4259static void loop_preload(signed char pre[],signed char entry[])
4260{
4261 int hr;
4262 for(hr=0;hr<HOST_REGS;hr++) {
4263 if(hr!=EXCLUDE_REG) {
4264 if(pre[hr]!=entry[hr]) {
4265 if(entry[hr]>=0) {
4266 if(get_reg(pre,entry[hr])<0) {
4267 assem_debug("loop preload:\n");
4268 //printf("loop preload: %d\n",hr);
4269 if(entry[hr]==0) {
4270 emit_zeroreg(hr);
4271 }
4272 else if(entry[hr]<TEMPREG)
4273 {
4274 emit_loadreg(entry[hr],hr);
4275 }
4276 else if(entry[hr]-64<TEMPREG)
4277 {
4278 emit_loadreg(entry[hr],hr);
4279 }
4280 }
4281 }
4282 }
4283 }
4284 }
4285}
4286
4287// Generate address for load/store instruction
b9b61529 4288// goes to AGEN for writes, FTEMP for LOADLR and cop1/2 loads
2330734f 4289void address_generation(int i, const struct regstat *i_regs, signed char entry[])
57871462 4290{
37387d8b 4291 if (dops[i].is_load || dops[i].is_store) {
5194fb95 4292 int ra=-1;
57871462 4293 int agr=AGEN1+(i&1);
cf95b4f0 4294 if(dops[i].itype==LOAD) {
4295 ra=get_reg(i_regs->regmap,dops[i].rt1);
9f51b4b9 4296 if(ra<0) ra=get_reg(i_regs->regmap,-1);
535d208a 4297 assert(ra>=0);
57871462 4298 }
cf95b4f0 4299 if(dops[i].itype==LOADLR) {
57871462 4300 ra=get_reg(i_regs->regmap,FTEMP);
4301 }
cf95b4f0 4302 if(dops[i].itype==STORE||dops[i].itype==STORELR) {
57871462 4303 ra=get_reg(i_regs->regmap,agr);
4304 if(ra<0) ra=get_reg(i_regs->regmap,-1);
4305 }
37387d8b 4306 if(dops[i].itype==C2LS) {
cf95b4f0 4307 if ((dops[i].opcode&0x3b)==0x31||(dops[i].opcode&0x3b)==0x32) // LWC1/LDC1/LWC2/LDC2
57871462 4308 ra=get_reg(i_regs->regmap,FTEMP);
1fd1aceb 4309 else { // SWC1/SDC1/SWC2/SDC2
57871462 4310 ra=get_reg(i_regs->regmap,agr);
4311 if(ra<0) ra=get_reg(i_regs->regmap,-1);
4312 }
4313 }
cf95b4f0 4314 int rs=get_reg(i_regs->regmap,dops[i].rs1);
57871462 4315 if(ra>=0) {
4316 int offset=imm[i];
4317 int c=(i_regs->wasconst>>rs)&1;
cf95b4f0 4318 if(dops[i].rs1==0) {
57871462 4319 // Using r0 as a base address
57871462 4320 if(!entry||entry[ra]!=agr) {
cf95b4f0 4321 if (dops[i].opcode==0x22||dops[i].opcode==0x26) {
57871462 4322 emit_movimm(offset&0xFFFFFFFC,ra); // LWL/LWR
cf95b4f0 4323 }else if (dops[i].opcode==0x1a||dops[i].opcode==0x1b) {
57871462 4324 emit_movimm(offset&0xFFFFFFF8,ra); // LDL/LDR
4325 }else{
4326 emit_movimm(offset,ra);
4327 }
4328 } // else did it in the previous cycle
4329 }
4330 else if(rs<0) {
cf95b4f0 4331 if(!entry||entry[ra]!=dops[i].rs1)
4332 emit_loadreg(dops[i].rs1,ra);
4333 //if(!entry||entry[ra]!=dops[i].rs1)
57871462 4334 // printf("poor load scheduling!\n");
4335 }
4336 else if(c) {
cf95b4f0 4337 if(dops[i].rs1!=dops[i].rt1||dops[i].itype!=LOAD) {
57871462 4338 if(!entry||entry[ra]!=agr) {
cf95b4f0 4339 if (dops[i].opcode==0x22||dops[i].opcode==0x26) {
57871462 4340 emit_movimm((constmap[i][rs]+offset)&0xFFFFFFFC,ra); // LWL/LWR
cf95b4f0 4341 }else if (dops[i].opcode==0x1a||dops[i].opcode==0x1b) {
57871462 4342 emit_movimm((constmap[i][rs]+offset)&0xFFFFFFF8,ra); // LDL/LDR
4343 }else{
57871462 4344 emit_movimm(constmap[i][rs]+offset,ra);
8575a877 4345 regs[i].loadedconst|=1<<ra;
57871462 4346 }
4347 } // else did it in the previous cycle
4348 } // else load_consts already did it
4349 }
cf95b4f0 4350 if(offset&&!c&&dops[i].rs1) {
57871462 4351 if(rs>=0) {
4352 emit_addimm(rs,offset,ra);
4353 }else{
4354 emit_addimm(ra,offset,ra);
4355 }
4356 }
4357 }
4358 }
4359 // Preload constants for next instruction
37387d8b 4360 if (dops[i+1].is_load || dops[i+1].is_store) {
57871462 4361 int agr,ra;
57871462 4362 // Actual address
4363 agr=AGEN1+((i+1)&1);
4364 ra=get_reg(i_regs->regmap,agr);
4365 if(ra>=0) {
cf95b4f0 4366 int rs=get_reg(regs[i+1].regmap,dops[i+1].rs1);
57871462 4367 int offset=imm[i+1];
4368 int c=(regs[i+1].wasconst>>rs)&1;
cf95b4f0 4369 if(c&&(dops[i+1].rs1!=dops[i+1].rt1||dops[i+1].itype!=LOAD)) {
4370 if (dops[i+1].opcode==0x22||dops[i+1].opcode==0x26) {
57871462 4371 emit_movimm((constmap[i+1][rs]+offset)&0xFFFFFFFC,ra); // LWL/LWR
cf95b4f0 4372 }else if (dops[i+1].opcode==0x1a||dops[i+1].opcode==0x1b) {
57871462 4373 emit_movimm((constmap[i+1][rs]+offset)&0xFFFFFFF8,ra); // LDL/LDR
4374 }else{
57871462 4375 emit_movimm(constmap[i+1][rs]+offset,ra);
8575a877 4376 regs[i+1].loadedconst|=1<<ra;
57871462 4377 }
4378 }
cf95b4f0 4379 else if(dops[i+1].rs1==0) {
57871462 4380 // Using r0 as a base address
cf95b4f0 4381 if (dops[i+1].opcode==0x22||dops[i+1].opcode==0x26) {
57871462 4382 emit_movimm(offset&0xFFFFFFFC,ra); // LWL/LWR
cf95b4f0 4383 }else if (dops[i+1].opcode==0x1a||dops[i+1].opcode==0x1b) {
57871462 4384 emit_movimm(offset&0xFFFFFFF8,ra); // LDL/LDR
4385 }else{
4386 emit_movimm(offset,ra);
4387 }
4388 }
4389 }
4390 }
4391}
4392
e2b5e7aa 4393static int get_final_value(int hr, int i, int *value)
57871462 4394{
4395 int reg=regs[i].regmap[hr];
4396 while(i<slen-1) {
4397 if(regs[i+1].regmap[hr]!=reg) break;
4398 if(!((regs[i+1].isconst>>hr)&1)) break;
cf95b4f0 4399 if(dops[i+1].bt) break;
57871462 4400 i++;
4401 }
4402 if(i<slen-1) {
fe807a8a 4403 if (dops[i].is_jump) {
57871462 4404 *value=constmap[i][hr];
4405 return 1;
4406 }
cf95b4f0 4407 if(!dops[i+1].bt) {
fe807a8a 4408 if (dops[i+1].is_jump) {
57871462 4409 // Load in delay slot, out-of-order execution
cf95b4f0 4410 if(dops[i+2].itype==LOAD&&dops[i+2].rs1==reg&&dops[i+2].rt1==reg&&((regs[i+1].wasconst>>hr)&1))
57871462 4411 {
57871462 4412 // Precompute load address
4413 *value=constmap[i][hr]+imm[i+2];
4414 return 1;
4415 }
4416 }
cf95b4f0 4417 if(dops[i+1].itype==LOAD&&dops[i+1].rs1==reg&&dops[i+1].rt1==reg)
57871462 4418 {
57871462 4419 // Precompute load address
4420 *value=constmap[i][hr]+imm[i+1];
643aeae3 4421 //printf("c=%x imm=%lx\n",(long)constmap[i][hr],imm[i+1]);
57871462 4422 return 1;
4423 }
4424 }
4425 }
4426 *value=constmap[i][hr];
643aeae3 4427 //printf("c=%lx\n",(long)constmap[i][hr]);
57871462 4428 if(i==slen-1) return 1;
00fa9369 4429 assert(reg < 64);
4430 return !((unneeded_reg[i+1]>>reg)&1);
57871462 4431}
4432
4433// Load registers with known constants
ad49de89 4434static void load_consts(signed char pre[],signed char regmap[],int i)
57871462 4435{
8575a877 4436 int hr,hr2;
4437 // propagate loaded constant flags
cf95b4f0 4438 if(i==0||dops[i].bt)
8575a877 4439 regs[i].loadedconst=0;
4440 else {
4441 for(hr=0;hr<HOST_REGS;hr++) {
4442 if(hr!=EXCLUDE_REG&&regmap[hr]>=0&&((regs[i-1].isconst>>hr)&1)&&pre[hr]==regmap[hr]
4443 &&regmap[hr]==regs[i-1].regmap[hr]&&((regs[i-1].loadedconst>>hr)&1))
4444 {
4445 regs[i].loadedconst|=1<<hr;
4446 }
4447 }
4448 }
57871462 4449 // Load 32-bit regs
4450 for(hr=0;hr<HOST_REGS;hr++) {
4451 if(hr!=EXCLUDE_REG&&regmap[hr]>=0) {
4452 //if(entry[hr]!=regmap[hr]) {
8575a877 4453 if(!((regs[i].loadedconst>>hr)&1)) {
ad49de89 4454 assert(regmap[hr]<64);
4455 if(((regs[i].isconst>>hr)&1)&&regmap[hr]>0) {
8575a877 4456 int value,similar=0;
57871462 4457 if(get_final_value(hr,i,&value)) {
8575a877 4458 // see if some other register has similar value
4459 for(hr2=0;hr2<HOST_REGS;hr2++) {
4460 if(hr2!=EXCLUDE_REG&&((regs[i].loadedconst>>hr2)&1)) {
4461 if(is_similar_value(value,constmap[i][hr2])) {
4462 similar=1;
4463 break;
4464 }
4465 }
4466 }
4467 if(similar) {
4468 int value2;
4469 if(get_final_value(hr2,i,&value2)) // is this needed?
4470 emit_movimm_from(value2,hr2,value,hr);
4471 else
4472 emit_movimm(value,hr);
4473 }
4474 else if(value==0) {
57871462 4475 emit_zeroreg(hr);
4476 }
4477 else {
4478 emit_movimm(value,hr);
4479 }
4480 }
8575a877 4481 regs[i].loadedconst|=1<<hr;
57871462 4482 }
4483 }
4484 }
4485 }
57871462 4486}
ad49de89 4487
2330734f 4488static void load_all_consts(const signed char regmap[], u_int dirty, int i)
57871462 4489{
4490 int hr;
4491 // Load 32-bit regs
4492 for(hr=0;hr<HOST_REGS;hr++) {
4493 if(hr!=EXCLUDE_REG&&regmap[hr]>=0&&((dirty>>hr)&1)) {
ad49de89 4494 assert(regmap[hr] < 64);
4495 if(((regs[i].isconst>>hr)&1)&&regmap[hr]>0) {
57871462 4496 int value=constmap[i][hr];
4497 if(value==0) {
4498 emit_zeroreg(hr);
4499 }
4500 else {
4501 emit_movimm(value,hr);
4502 }
4503 }
4504 }
4505 }
57871462 4506}
4507
4508// Write out all dirty registers (except cycle count)
2330734f 4509static void wb_dirtys(const signed char i_regmap[], uint64_t i_dirty)
57871462 4510{
4511 int hr;
4512 for(hr=0;hr<HOST_REGS;hr++) {
4513 if(hr!=EXCLUDE_REG) {
4514 if(i_regmap[hr]>0) {
4515 if(i_regmap[hr]!=CCREG) {
4516 if((i_dirty>>hr)&1) {
00fa9369 4517 assert(i_regmap[hr]<64);
4518 emit_storereg(i_regmap[hr],hr);
57871462 4519 }
4520 }
4521 }
4522 }
4523 }
4524}
ad49de89 4525
57871462 4526// Write out dirty registers that we need to reload (pair with load_needed_regs)
4527// This writes the registers not written by store_regs_bt
2330734f 4528static void wb_needed_dirtys(const signed char i_regmap[], uint64_t i_dirty, int addr)
57871462 4529{
4530 int hr;
4531 int t=(addr-start)>>2;
4532 for(hr=0;hr<HOST_REGS;hr++) {
4533 if(hr!=EXCLUDE_REG) {
4534 if(i_regmap[hr]>0) {
4535 if(i_regmap[hr]!=CCREG) {
ad49de89 4536 if(i_regmap[hr]==regs[t].regmap_entry[hr] && ((regs[t].dirty>>hr)&1)) {
57871462 4537 if((i_dirty>>hr)&1) {
00fa9369 4538 assert(i_regmap[hr]<64);
4539 emit_storereg(i_regmap[hr],hr);
57871462 4540 }
4541 }
4542 }
4543 }
4544 }
4545 }
4546}
4547
4548// Load all registers (except cycle count)
2330734f 4549static void load_all_regs(const signed char i_regmap[])
57871462 4550{
4551 int hr;
4552 for(hr=0;hr<HOST_REGS;hr++) {
4553 if(hr!=EXCLUDE_REG) {
4554 if(i_regmap[hr]==0) {
4555 emit_zeroreg(hr);
4556 }
4557 else
ea3d2e6e 4558 if(i_regmap[hr]>0 && (i_regmap[hr]&63)<TEMPREG && i_regmap[hr]!=CCREG)
57871462 4559 {
4560 emit_loadreg(i_regmap[hr],hr);
4561 }
4562 }
4563 }
4564}
4565
4566// Load all current registers also needed by next instruction
2330734f 4567static void load_needed_regs(const signed char i_regmap[], const signed char next_regmap[])
57871462 4568{
4569 int hr;
4570 for(hr=0;hr<HOST_REGS;hr++) {
4571 if(hr!=EXCLUDE_REG) {
4572 if(get_reg(next_regmap,i_regmap[hr])>=0) {
4573 if(i_regmap[hr]==0) {
4574 emit_zeroreg(hr);
4575 }
4576 else
ea3d2e6e 4577 if(i_regmap[hr]>0 && (i_regmap[hr]&63)<TEMPREG && i_regmap[hr]!=CCREG)
57871462 4578 {
4579 emit_loadreg(i_regmap[hr],hr);
4580 }
4581 }
4582 }
4583 }
4584}
4585
4586// Load all regs, storing cycle count if necessary
2330734f 4587static void load_regs_entry(int t)
57871462 4588{
4589 int hr;
cf95b4f0 4590 if(dops[t].is_ds) emit_addimm(HOST_CCREG,CLOCK_ADJUST(1),HOST_CCREG);
2330734f 4591 else if(ccadj[t]) emit_addimm(HOST_CCREG,-ccadj[t],HOST_CCREG);
57871462 4592 if(regs[t].regmap_entry[HOST_CCREG]!=CCREG) {
4593 emit_storereg(CCREG,HOST_CCREG);
4594 }
4595 // Load 32-bit regs
4596 for(hr=0;hr<HOST_REGS;hr++) {
ea3d2e6e 4597 if(regs[t].regmap_entry[hr]>=0&&regs[t].regmap_entry[hr]<TEMPREG) {
57871462 4598 if(regs[t].regmap_entry[hr]==0) {
4599 emit_zeroreg(hr);
4600 }
4601 else if(regs[t].regmap_entry[hr]!=CCREG)
4602 {
4603 emit_loadreg(regs[t].regmap_entry[hr],hr);
4604 }
4605 }
4606 }
57871462 4607}
4608
4609// Store dirty registers prior to branch
ad49de89 4610void store_regs_bt(signed char i_regmap[],uint64_t i_dirty,int addr)
57871462 4611{
ad49de89 4612 if(internal_branch(addr))
57871462 4613 {
4614 int t=(addr-start)>>2;
4615 int hr;
4616 for(hr=0;hr<HOST_REGS;hr++) {
4617 if(hr!=EXCLUDE_REG) {
4618 if(i_regmap[hr]>0 && i_regmap[hr]!=CCREG) {
ad49de89 4619 if(i_regmap[hr]!=regs[t].regmap_entry[hr] || !((regs[t].dirty>>hr)&1)) {
57871462 4620 if((i_dirty>>hr)&1) {
00fa9369 4621 assert(i_regmap[hr]<64);
4622 if(!((unneeded_reg[t]>>i_regmap[hr])&1))
4623 emit_storereg(i_regmap[hr],hr);
57871462 4624 }
4625 }
4626 }
4627 }
4628 }
4629 }
4630 else
4631 {
4632 // Branch out of this block, write out all dirty regs
ad49de89 4633 wb_dirtys(i_regmap,i_dirty);
57871462 4634 }
4635}
4636
4637// Load all needed registers for branch target
ad49de89 4638static void load_regs_bt(signed char i_regmap[],uint64_t i_dirty,int addr)
57871462 4639{
4640 //if(addr>=start && addr<(start+slen*4))
ad49de89 4641 if(internal_branch(addr))
57871462 4642 {
4643 int t=(addr-start)>>2;
4644 int hr;
4645 // Store the cycle count before loading something else
4646 if(i_regmap[HOST_CCREG]!=CCREG) {
4647 assert(i_regmap[HOST_CCREG]==-1);
4648 }
4649 if(regs[t].regmap_entry[HOST_CCREG]!=CCREG) {
4650 emit_storereg(CCREG,HOST_CCREG);
4651 }
4652 // Load 32-bit regs
4653 for(hr=0;hr<HOST_REGS;hr++) {
ea3d2e6e 4654 if(hr!=EXCLUDE_REG&&regs[t].regmap_entry[hr]>=0&&regs[t].regmap_entry[hr]<TEMPREG) {
00fa9369 4655 if(i_regmap[hr]!=regs[t].regmap_entry[hr]) {
57871462 4656 if(regs[t].regmap_entry[hr]==0) {
4657 emit_zeroreg(hr);
4658 }
4659 else if(regs[t].regmap_entry[hr]!=CCREG)
4660 {
4661 emit_loadreg(regs[t].regmap_entry[hr],hr);
4662 }
4663 }
4664 }
4665 }
57871462 4666 }
4667}
4668
ad49de89 4669static int match_bt(signed char i_regmap[],uint64_t i_dirty,int addr)
57871462 4670{
4671 if(addr>=start && addr<start+slen*4-4)
4672 {
4673 int t=(addr-start)>>2;
4674 int hr;
4675 if(regs[t].regmap_entry[HOST_CCREG]!=CCREG) return 0;
4676 for(hr=0;hr<HOST_REGS;hr++)
4677 {
4678 if(hr!=EXCLUDE_REG)
4679 {
4680 if(i_regmap[hr]!=regs[t].regmap_entry[hr])
4681 {
ea3d2e6e 4682 if(regs[t].regmap_entry[hr]>=0&&(regs[t].regmap_entry[hr]|64)<TEMPREG+64)
57871462 4683 {
4684 return 0;
4685 }
9f51b4b9 4686 else
57871462 4687 if((i_dirty>>hr)&1)
4688 {
ea3d2e6e 4689 if(i_regmap[hr]<TEMPREG)
57871462 4690 {
4691 if(!((unneeded_reg[t]>>i_regmap[hr])&1))
4692 return 0;
4693 }
ea3d2e6e 4694 else if(i_regmap[hr]>=64&&i_regmap[hr]<TEMPREG+64)
57871462 4695 {
00fa9369 4696 assert(0);
57871462 4697 }
4698 }
4699 }
4700 else // Same register but is it 32-bit or dirty?
4701 if(i_regmap[hr]>=0)
4702 {
4703 if(!((regs[t].dirty>>hr)&1))
4704 {
4705 if((i_dirty>>hr)&1)
4706 {
4707 if(!((unneeded_reg[t]>>i_regmap[hr])&1))
4708 {
4709 //printf("%x: dirty no match\n",addr);
4710 return 0;
4711 }
4712 }
4713 }
57871462 4714 }
4715 }
4716 }
57871462 4717 // Delay slots are not valid branch targets
fe807a8a 4718 //if(t>0&&(dops[t-1].is_jump) return 0;
57871462 4719 // Delay slots require additional processing, so do not match
cf95b4f0 4720 if(dops[t].is_ds) return 0;
57871462 4721 }
4722 else
4723 {
4724 int hr;
4725 for(hr=0;hr<HOST_REGS;hr++)
4726 {
4727 if(hr!=EXCLUDE_REG)
4728 {
4729 if(i_regmap[hr]>=0)
4730 {
4731 if(hr!=HOST_CCREG||i_regmap[hr]!=CCREG)
4732 {
4733 if((i_dirty>>hr)&1)
4734 {
4735 return 0;
4736 }
4737 }
4738 }
4739 }
4740 }
4741 }
4742 return 1;
4743}
4744
dd114d7d 4745#ifdef DRC_DBG
2330734f 4746static void drc_dbg_emit_do_cmp(int i, int ccadj_)
dd114d7d 4747{
4748 extern void do_insn_cmp();
3968e69e 4749 //extern int cycle;
81dbbf4c 4750 u_int hr, reglist = get_host_reglist(regs[i].regmap);
dd114d7d 4751
40fca85b 4752 assem_debug("//do_insn_cmp %08x\n", start+i*4);
dd114d7d 4753 save_regs(reglist);
40fca85b 4754 // write out changed consts to match the interpreter
cf95b4f0 4755 if (i > 0 && !dops[i].bt) {
40fca85b 4756 for (hr = 0; hr < HOST_REGS; hr++) {
2330734f 4757 int reg = regs[i].regmap_entry[hr]; // regs[i-1].regmap[hr];
40fca85b 4758 if (hr == EXCLUDE_REG || reg < 0)
4759 continue;
4760 if (!((regs[i-1].isconst >> hr) & 1))
4761 continue;
4762 if (i > 1 && reg == regs[i-2].regmap[hr] && constmap[i-1][hr] == constmap[i-2][hr])
4763 continue;
4764 emit_movimm(constmap[i-1][hr],0);
4765 emit_storereg(reg, 0);
4766 }
4767 }
dd114d7d 4768 emit_movimm(start+i*4,0);
643aeae3 4769 emit_writeword(0,&pcaddr);
2330734f 4770 int cc = get_reg(regs[i].regmap_entry, CCREG);
4771 if (cc < 0)
4772 emit_loadreg(CCREG, cc = 0);
4773 emit_addimm(cc, ccadj_, 0);
4774 emit_writeword(0, &psxRegs.cycle);
2a014d73 4775 emit_far_call(do_insn_cmp);
643aeae3 4776 //emit_readword(&cycle,0);
dd114d7d 4777 //emit_addimm(0,2,0);
643aeae3 4778 //emit_writeword(0,&cycle);
3968e69e 4779 (void)get_reg2;
dd114d7d 4780 restore_regs(reglist);
40fca85b 4781 assem_debug("\\\\do_insn_cmp\n");
dd114d7d 4782}
4783#else
2330734f 4784#define drc_dbg_emit_do_cmp(x,y)
dd114d7d 4785#endif
4786
57871462 4787// Used when a branch jumps into the delay slot of another branch
7c3a5182 4788static void ds_assemble_entry(int i)
57871462 4789{
2330734f 4790 int t = (ba[i] - start) >> 2;
4791 int ccadj_ = -CLOCK_ADJUST(1);
df4dc2b1 4792 if (!instr_addr[t])
4793 instr_addr[t] = out;
57871462 4794 assem_debug("Assemble delay slot at %x\n",ba[i]);
4795 assem_debug("<->\n");
2330734f 4796 drc_dbg_emit_do_cmp(t, ccadj_);
57871462 4797 if(regs[t].regmap_entry[HOST_CCREG]==CCREG&&regs[t].regmap[HOST_CCREG]!=CCREG)
ad49de89 4798 wb_register(CCREG,regs[t].regmap_entry,regs[t].wasdirty);
cf95b4f0 4799 load_regs(regs[t].regmap_entry,regs[t].regmap,dops[t].rs1,dops[t].rs2);
57871462 4800 address_generation(t,&regs[t],regs[t].regmap_entry);
37387d8b 4801 if (ram_offset && (dops[t].is_load || dops[t].is_store))
4802 load_regs(regs[t].regmap_entry,regs[t].regmap,ROREG,ROREG);
4803 if (dops[t].is_store)
ad49de89 4804 load_regs(regs[t].regmap_entry,regs[t].regmap,INVCP,INVCP);
57871462 4805 is_delayslot=0;
2330734f 4806 switch (dops[t].itype) {
57871462 4807 case SYSCALL:
7139f3c8 4808 case HLECALL:
1e973cb0 4809 case INTCALL:
57871462 4810 case SPAN:
4811 case UJUMP:
4812 case RJUMP:
4813 case CJUMP:
4814 case SJUMP:
c43b5311 4815 SysPrintf("Jump in the delay slot. This is probably a bug.\n");
2330734f 4816 break;
4817 default:
4818 assemble(t, &regs[t], ccadj_);
57871462 4819 }
ad49de89 4820 store_regs_bt(regs[t].regmap,regs[t].dirty,ba[i]+4);
4821 load_regs_bt(regs[t].regmap,regs[t].dirty,ba[i]+4);
4822 if(internal_branch(ba[i]+4))
57871462 4823 assem_debug("branch: internal\n");
4824 else
4825 assem_debug("branch: external\n");
ad49de89 4826 assert(internal_branch(ba[i]+4));
4827 add_to_linker(out,ba[i]+4,internal_branch(ba[i]+4));
57871462 4828 emit_jmp(0);
4829}
4830
7c3a5182 4831static void emit_extjump(void *addr, u_int target)
4832{
4833 emit_extjump2(addr, target, dyna_linker);
4834}
4835
4836static void emit_extjump_ds(void *addr, u_int target)
4837{
4838 emit_extjump2(addr, target, dyna_linker_ds);
4839}
4840
d1e4ebd9 4841// Load 2 immediates optimizing for small code size
4842static void emit_mov2imm_compact(int imm1,u_int rt1,int imm2,u_int rt2)
4843{
4844 emit_movimm(imm1,rt1);
4845 emit_movimm_from(imm1,rt1,imm2,rt2);
4846}
4847
2330734f 4848static void do_cc(int i, const signed char i_regmap[], int *adj,
4849 int addr, int taken, int invert)
57871462 4850{
2330734f 4851 int count, count_plus2;
b14b6a8f 4852 void *jaddr;
4853 void *idle=NULL;
b6e87b2b 4854 int t=0;
cf95b4f0 4855 if(dops[i].itype==RJUMP)
57871462 4856 {
4857 *adj=0;
4858 }
4859 //if(ba[i]>=start && ba[i]<(start+slen*4))
ad49de89 4860 if(internal_branch(ba[i]))
57871462 4861 {
b6e87b2b 4862 t=(ba[i]-start)>>2;
2330734f 4863 if(dops[t].is_ds) *adj=-CLOCK_ADJUST(1); // Branch into delay slot adds an extra cycle
57871462 4864 else *adj=ccadj[t];
4865 }
4866 else
4867 {
4868 *adj=0;
4869 }
2330734f 4870 count = ccadj[i];
4871 count_plus2 = count + CLOCK_ADJUST(2);
57871462 4872 if(taken==TAKEN && i==(ba[i]-start)>>2 && source[i+1]==0) {
4873 // Idle loop
4874 if(count&1) emit_addimm_and_set_flags(2*(count+2),HOST_CCREG);
b14b6a8f 4875 idle=out;
57871462 4876 //emit_subfrommem(&idlecount,HOST_CCREG); // Count idle cycles
4877 emit_andimm(HOST_CCREG,3,HOST_CCREG);
b14b6a8f 4878 jaddr=out;
57871462 4879 emit_jmp(0);
4880 }
4881 else if(*adj==0||invert) {
2330734f 4882 int cycles = count_plus2;
b6e87b2b 4883 // faster loop HACK
bb4f300c 4884#if 0
b6e87b2b 4885 if (t&&*adj) {
4886 int rel=t-i;
4887 if(-NO_CYCLE_PENALTY_THR<rel&&rel<0)
2330734f 4888 cycles=*adj+count+2-*adj;
b6e87b2b 4889 }
bb4f300c 4890#endif
2330734f 4891 emit_addimm_and_set_flags(cycles, HOST_CCREG);
4892 jaddr = out;
57871462 4893 emit_jns(0);
4894 }
4895 else
4896 {
2330734f 4897 emit_cmpimm(HOST_CCREG, -count_plus2);
4898 jaddr = out;
57871462 4899 emit_jns(0);
4900 }
2330734f 4901 add_stub(CC_STUB,jaddr,idle?idle:out,(*adj==0||invert||idle)?0:count_plus2,i,addr,taken,0);
57871462 4902}
4903
b14b6a8f 4904static void do_ccstub(int n)
57871462 4905{
4906 literal_pool(256);
d1e4ebd9 4907 assem_debug("do_ccstub %x\n",start+(u_int)stubs[n].b*4);
b14b6a8f 4908 set_jump_target(stubs[n].addr, out);
4909 int i=stubs[n].b;
4910 if(stubs[n].d==NULLDS) {
57871462 4911 // Delay slot instruction is nullified ("likely" branch)
ad49de89 4912 wb_dirtys(regs[i].regmap,regs[i].dirty);
57871462 4913 }
b14b6a8f 4914 else if(stubs[n].d!=TAKEN) {
ad49de89 4915 wb_dirtys(branch_regs[i].regmap,branch_regs[i].dirty);
57871462 4916 }
4917 else {
ad49de89 4918 if(internal_branch(ba[i]))
4919 wb_needed_dirtys(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 4920 }
b14b6a8f 4921 if(stubs[n].c!=-1)
57871462 4922 {
4923 // Save PC as return address
b14b6a8f 4924 emit_movimm(stubs[n].c,EAX);
643aeae3 4925 emit_writeword(EAX,&pcaddr);
57871462 4926 }
4927 else
4928 {
4929 // Return address depends on which way the branch goes
cf95b4f0 4930 if(dops[i].itype==CJUMP||dops[i].itype==SJUMP)
57871462 4931 {
cf95b4f0 4932 int s1l=get_reg(branch_regs[i].regmap,dops[i].rs1);
4933 int s2l=get_reg(branch_regs[i].regmap,dops[i].rs2);
4934 if(dops[i].rs1==0)
57871462 4935 {
ad49de89 4936 s1l=s2l;
4937 s2l=-1;
57871462 4938 }
cf95b4f0 4939 else if(dops[i].rs2==0)
57871462 4940 {
ad49de89 4941 s2l=-1;
57871462 4942 }
4943 assert(s1l>=0);
4944 #ifdef DESTRUCTIVE_WRITEBACK
cf95b4f0 4945 if(dops[i].rs1) {
ad49de89 4946 if((branch_regs[i].dirty>>s1l)&&1)
cf95b4f0 4947 emit_loadreg(dops[i].rs1,s1l);
9f51b4b9 4948 }
57871462 4949 else {
ad49de89 4950 if((branch_regs[i].dirty>>s1l)&1)
cf95b4f0 4951 emit_loadreg(dops[i].rs2,s1l);
57871462 4952 }
4953 if(s2l>=0)
ad49de89 4954 if((branch_regs[i].dirty>>s2l)&1)
cf95b4f0 4955 emit_loadreg(dops[i].rs2,s2l);
57871462 4956 #endif
4957 int hr=0;
5194fb95 4958 int addr=-1,alt=-1,ntaddr=-1;
57871462 4959 while(hr<HOST_REGS)
4960 {
4961 if(hr!=EXCLUDE_REG && hr!=HOST_CCREG &&
cf95b4f0 4962 (branch_regs[i].regmap[hr]&63)!=dops[i].rs1 &&
4963 (branch_regs[i].regmap[hr]&63)!=dops[i].rs2 )
57871462 4964 {
4965 addr=hr++;break;
4966 }
4967 hr++;
4968 }
4969 while(hr<HOST_REGS)
4970 {
4971 if(hr!=EXCLUDE_REG && hr!=HOST_CCREG &&
cf95b4f0 4972 (branch_regs[i].regmap[hr]&63)!=dops[i].rs1 &&
4973 (branch_regs[i].regmap[hr]&63)!=dops[i].rs2 )
57871462 4974 {
4975 alt=hr++;break;
4976 }
4977 hr++;
4978 }
cf95b4f0 4979 if((dops[i].opcode&0x2E)==6) // BLEZ/BGTZ needs another register
57871462 4980 {
4981 while(hr<HOST_REGS)
4982 {
4983 if(hr!=EXCLUDE_REG && hr!=HOST_CCREG &&
cf95b4f0 4984 (branch_regs[i].regmap[hr]&63)!=dops[i].rs1 &&
4985 (branch_regs[i].regmap[hr]&63)!=dops[i].rs2 )
57871462 4986 {
4987 ntaddr=hr;break;
4988 }
4989 hr++;
4990 }
4991 assert(hr<HOST_REGS);
4992 }
cf95b4f0 4993 if((dops[i].opcode&0x2f)==4) // BEQ
57871462 4994 {
4995 #ifdef HAVE_CMOV_IMM
ad49de89 4996 if(s2l>=0) emit_cmp(s1l,s2l);
4997 else emit_test(s1l,s1l);
4998 emit_cmov2imm_e_ne_compact(ba[i],start+i*4+8,addr);
4999 #else
5000 emit_mov2imm_compact(ba[i],addr,start+i*4+8,alt);
5001 if(s2l>=0) emit_cmp(s1l,s2l);
5002 else emit_test(s1l,s1l);
5003 emit_cmovne_reg(alt,addr);
57871462 5004 #endif
57871462 5005 }
cf95b4f0 5006 if((dops[i].opcode&0x2f)==5) // BNE
57871462 5007 {
5008 #ifdef HAVE_CMOV_IMM
ad49de89 5009 if(s2l>=0) emit_cmp(s1l,s2l);
5010 else emit_test(s1l,s1l);
5011 emit_cmov2imm_e_ne_compact(start+i*4+8,ba[i],addr);
5012 #else
5013 emit_mov2imm_compact(start+i*4+8,addr,ba[i],alt);
5014 if(s2l>=0) emit_cmp(s1l,s2l);
5015 else emit_test(s1l,s1l);
5016 emit_cmovne_reg(alt,addr);
57871462 5017 #endif
57871462 5018 }
cf95b4f0 5019 if((dops[i].opcode&0x2f)==6) // BLEZ
57871462 5020 {
5021 //emit_movimm(ba[i],alt);
5022 //emit_movimm(start+i*4+8,addr);
5023 emit_mov2imm_compact(ba[i],alt,start+i*4+8,addr);
5024 emit_cmpimm(s1l,1);
57871462 5025 emit_cmovl_reg(alt,addr);
57871462 5026 }
cf95b4f0 5027 if((dops[i].opcode&0x2f)==7) // BGTZ
57871462 5028 {
5029 //emit_movimm(ba[i],addr);
5030 //emit_movimm(start+i*4+8,ntaddr);
5031 emit_mov2imm_compact(ba[i],addr,start+i*4+8,ntaddr);
5032 emit_cmpimm(s1l,1);
57871462 5033 emit_cmovl_reg(ntaddr,addr);
57871462 5034 }
cf95b4f0 5035 if((dops[i].opcode==1)&&(dops[i].opcode2&0x2D)==0) // BLTZ
57871462 5036 {
5037 //emit_movimm(ba[i],alt);
5038 //emit_movimm(start+i*4+8,addr);
5039 emit_mov2imm_compact(ba[i],alt,start+i*4+8,addr);
ad49de89 5040 emit_test(s1l,s1l);
57871462 5041 emit_cmovs_reg(alt,addr);
5042 }
cf95b4f0 5043 if((dops[i].opcode==1)&&(dops[i].opcode2&0x2D)==1) // BGEZ
57871462 5044 {
5045 //emit_movimm(ba[i],addr);
5046 //emit_movimm(start+i*4+8,alt);
5047 emit_mov2imm_compact(ba[i],addr,start+i*4+8,alt);
ad49de89 5048 emit_test(s1l,s1l);
57871462 5049 emit_cmovs_reg(alt,addr);
5050 }
cf95b4f0 5051 if(dops[i].opcode==0x11 && dops[i].opcode2==0x08 ) {
57871462 5052 if(source[i]&0x10000) // BC1T
5053 {
5054 //emit_movimm(ba[i],alt);
5055 //emit_movimm(start+i*4+8,addr);
5056 emit_mov2imm_compact(ba[i],alt,start+i*4+8,addr);
5057 emit_testimm(s1l,0x800000);
5058 emit_cmovne_reg(alt,addr);
5059 }
5060 else // BC1F
5061 {
5062 //emit_movimm(ba[i],addr);
5063 //emit_movimm(start+i*4+8,alt);
5064 emit_mov2imm_compact(ba[i],addr,start+i*4+8,alt);
5065 emit_testimm(s1l,0x800000);
5066 emit_cmovne_reg(alt,addr);
5067 }
5068 }
643aeae3 5069 emit_writeword(addr,&pcaddr);
57871462 5070 }
5071 else
cf95b4f0 5072 if(dops[i].itype==RJUMP)
57871462 5073 {
cf95b4f0 5074 int r=get_reg(branch_regs[i].regmap,dops[i].rs1);
4919de1e 5075 if (ds_writes_rjump_rs(i)) {
57871462 5076 r=get_reg(branch_regs[i].regmap,RTEMP);
5077 }
643aeae3 5078 emit_writeword(r,&pcaddr);
57871462 5079 }
7c3a5182 5080 else {SysPrintf("Unknown branch type in do_ccstub\n");abort();}
57871462 5081 }
5082 // Update cycle count
5083 assert(branch_regs[i].regmap[HOST_CCREG]==CCREG||branch_regs[i].regmap[HOST_CCREG]==-1);
2330734f 5084 if(stubs[n].a) emit_addimm(HOST_CCREG,(int)stubs[n].a,HOST_CCREG);
2a014d73 5085 emit_far_call(cc_interrupt);
2330734f 5086 if(stubs[n].a) emit_addimm(HOST_CCREG,-(int)stubs[n].a,HOST_CCREG);
b14b6a8f 5087 if(stubs[n].d==TAKEN) {
ad49de89 5088 if(internal_branch(ba[i]))
57871462 5089 load_needed_regs(branch_regs[i].regmap,regs[(ba[i]-start)>>2].regmap_entry);
cf95b4f0 5090 else if(dops[i].itype==RJUMP) {
57871462 5091 if(get_reg(branch_regs[i].regmap,RTEMP)>=0)
643aeae3 5092 emit_readword(&pcaddr,get_reg(branch_regs[i].regmap,RTEMP));
57871462 5093 else
cf95b4f0 5094 emit_loadreg(dops[i].rs1,get_reg(branch_regs[i].regmap,dops[i].rs1));
57871462 5095 }
b14b6a8f 5096 }else if(stubs[n].d==NOTTAKEN) {
57871462 5097 if(i<slen-2) load_needed_regs(branch_regs[i].regmap,regmap_pre[i+2]);
5098 else load_all_regs(branch_regs[i].regmap);
b14b6a8f 5099 }else if(stubs[n].d==NULLDS) {
57871462 5100 // Delay slot instruction is nullified ("likely" branch)
5101 if(i<slen-2) load_needed_regs(regs[i].regmap,regmap_pre[i+2]);
5102 else load_all_regs(regs[i].regmap);
5103 }else{
5104 load_all_regs(branch_regs[i].regmap);
5105 }
d1e4ebd9 5106 if (stubs[n].retaddr)
5107 emit_jmp(stubs[n].retaddr);
5108 else
5109 do_jump_vaddr(stubs[n].e);
57871462 5110}
5111
643aeae3 5112static void add_to_linker(void *addr, u_int target, int ext)
57871462 5113{
643aeae3 5114 assert(linkcount < ARRAY_SIZE(link_addr));
5115 link_addr[linkcount].addr = addr;
5116 link_addr[linkcount].target = target;
5117 link_addr[linkcount].ext = ext;
57871462 5118 linkcount++;
5119}
5120
eba830cd 5121static void ujump_assemble_write_ra(int i)
5122{
5123 int rt;
5124 unsigned int return_address;
5125 rt=get_reg(branch_regs[i].regmap,31);
5126 assem_debug("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
5127 //assert(rt>=0);
5128 return_address=start+i*4+8;
5129 if(rt>=0) {
5130 #ifdef USE_MINI_HT
cf95b4f0 5131 if(internal_branch(return_address)&&dops[i+1].rt1!=31) {
eba830cd 5132 int temp=-1; // note: must be ds-safe
5133 #ifdef HOST_TEMPREG
5134 temp=HOST_TEMPREG;
5135 #endif
5136 if(temp>=0) do_miniht_insert(return_address,rt,temp);
5137 else emit_movimm(return_address,rt);
5138 }
5139 else
5140 #endif
5141 {
5142 #ifdef REG_PREFETCH
9f51b4b9 5143 if(temp>=0)
eba830cd 5144 {
643aeae3 5145 if(i_regmap[temp]!=PTEMP) emit_movimm((uintptr_t)hash_table_get(return_address),temp);
eba830cd 5146 }
5147 #endif
5148 emit_movimm(return_address,rt); // PC into link register
5149 #ifdef IMM_PREFETCH
df4dc2b1 5150 emit_prefetch(hash_table_get(return_address));
eba830cd 5151 #endif
5152 }
5153 }
5154}
5155
2330734f 5156static void ujump_assemble(int i, const struct regstat *i_regs)
57871462 5157{
eba830cd 5158 int ra_done=0;
57871462 5159 if(i==(ba[i]-start)>>2) assem_debug("idle loop\n");
5160 address_generation(i+1,i_regs,regs[i].regmap_entry);
5161 #ifdef REG_PREFETCH
5162 int temp=get_reg(branch_regs[i].regmap,PTEMP);
cf95b4f0 5163 if(dops[i].rt1==31&&temp>=0)
57871462 5164 {
581335b0 5165 signed char *i_regmap=i_regs->regmap;
57871462 5166 int return_address=start+i*4+8;
9f51b4b9 5167 if(get_reg(branch_regs[i].regmap,31)>0)
643aeae3 5168 if(i_regmap[temp]==PTEMP) emit_movimm((uintptr_t)hash_table_get(return_address),temp);
57871462 5169 }
5170 #endif
cf95b4f0 5171 if(dops[i].rt1==31&&(dops[i].rt1==dops[i+1].rs1||dops[i].rt1==dops[i+1].rs2)) {
eba830cd 5172 ujump_assemble_write_ra(i); // writeback ra for DS
5173 ra_done=1;
57871462 5174 }
4ef8f67d 5175 ds_assemble(i+1,i_regs);
5176 uint64_t bc_unneeded=branch_regs[i].u;
cf95b4f0 5177 bc_unneeded|=1|(1LL<<dops[i].rt1);
ad49de89 5178 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,bc_unneeded);
5179 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,CCREG);
cf95b4f0 5180 if(!ra_done&&dops[i].rt1==31)
eba830cd 5181 ujump_assemble_write_ra(i);
57871462 5182 int cc,adj;
5183 cc=get_reg(branch_regs[i].regmap,CCREG);
5184 assert(cc==HOST_CCREG);
ad49de89 5185 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5186 #ifdef REG_PREFETCH
cf95b4f0 5187 if(dops[i].rt1==31&&temp>=0) emit_prefetchreg(temp);
57871462 5188 #endif
5189 do_cc(i,branch_regs[i].regmap,&adj,ba[i],TAKEN,0);
2330734f 5190 if(adj) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
ad49de89 5191 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
5192 if(internal_branch(ba[i]))
57871462 5193 assem_debug("branch: internal\n");
5194 else
5195 assem_debug("branch: external\n");
cf95b4f0 5196 if (internal_branch(ba[i]) && dops[(ba[i]-start)>>2].is_ds) {
57871462 5197 ds_assemble_entry(i);
5198 }
5199 else {
ad49de89 5200 add_to_linker(out,ba[i],internal_branch(ba[i]));
57871462 5201 emit_jmp(0);
5202 }
5203}
5204
eba830cd 5205static void rjump_assemble_write_ra(int i)
5206{
5207 int rt,return_address;
cf95b4f0 5208 assert(dops[i+1].rt1!=dops[i].rt1);
5209 assert(dops[i+1].rt2!=dops[i].rt1);
5210 rt=get_reg(branch_regs[i].regmap,dops[i].rt1);
eba830cd 5211 assem_debug("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
5212 assert(rt>=0);
5213 return_address=start+i*4+8;
5214 #ifdef REG_PREFETCH
9f51b4b9 5215 if(temp>=0)
eba830cd 5216 {
643aeae3 5217 if(i_regmap[temp]!=PTEMP) emit_movimm((uintptr_t)hash_table_get(return_address),temp);
eba830cd 5218 }
5219 #endif
5220 emit_movimm(return_address,rt); // PC into link register
5221 #ifdef IMM_PREFETCH
df4dc2b1 5222 emit_prefetch(hash_table_get(return_address));
eba830cd 5223 #endif
5224}
5225
2330734f 5226static void rjump_assemble(int i, const struct regstat *i_regs)
57871462 5227{
57871462 5228 int temp;
581335b0 5229 int rs,cc;
eba830cd 5230 int ra_done=0;
cf95b4f0 5231 rs=get_reg(branch_regs[i].regmap,dops[i].rs1);
57871462 5232 assert(rs>=0);
4919de1e 5233 if (ds_writes_rjump_rs(i)) {
57871462 5234 // Delay slot abuse, make a copy of the branch address register
5235 temp=get_reg(branch_regs[i].regmap,RTEMP);
5236 assert(temp>=0);
5237 assert(regs[i].regmap[temp]==RTEMP);
5238 emit_mov(rs,temp);
5239 rs=temp;
5240 }
5241 address_generation(i+1,i_regs,regs[i].regmap_entry);
5242 #ifdef REG_PREFETCH
cf95b4f0 5243 if(dops[i].rt1==31)
57871462 5244 {
5245 if((temp=get_reg(branch_regs[i].regmap,PTEMP))>=0) {
581335b0 5246 signed char *i_regmap=i_regs->regmap;
57871462 5247 int return_address=start+i*4+8;
643aeae3 5248 if(i_regmap[temp]==PTEMP) emit_movimm((uintptr_t)hash_table_get(return_address),temp);
57871462 5249 }
5250 }
5251 #endif
5252 #ifdef USE_MINI_HT
cf95b4f0 5253 if(dops[i].rs1==31) {
57871462 5254 int rh=get_reg(regs[i].regmap,RHASH);
5255 if(rh>=0) do_preload_rhash(rh);
5256 }
5257 #endif
cf95b4f0 5258 if(dops[i].rt1!=0&&(dops[i].rt1==dops[i+1].rs1||dops[i].rt1==dops[i+1].rs2)) {
eba830cd 5259 rjump_assemble_write_ra(i);
5260 ra_done=1;
57871462 5261 }
d5910d5d 5262 ds_assemble(i+1,i_regs);
5263 uint64_t bc_unneeded=branch_regs[i].u;
cf95b4f0 5264 bc_unneeded|=1|(1LL<<dops[i].rt1);
5265 bc_unneeded&=~(1LL<<dops[i].rs1);
ad49de89 5266 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,bc_unneeded);
cf95b4f0 5267 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i].rs1,CCREG);
5268 if(!ra_done&&dops[i].rt1!=0)
eba830cd 5269 rjump_assemble_write_ra(i);
57871462 5270 cc=get_reg(branch_regs[i].regmap,CCREG);
5271 assert(cc==HOST_CCREG);
581335b0 5272 (void)cc;
57871462 5273 #ifdef USE_MINI_HT
5274 int rh=get_reg(branch_regs[i].regmap,RHASH);
5275 int ht=get_reg(branch_regs[i].regmap,RHTBL);
cf95b4f0 5276 if(dops[i].rs1==31) {
57871462 5277 if(regs[i].regmap[rh]!=RHASH) do_preload_rhash(rh);
5278 do_preload_rhtbl(ht);
5279 do_rhash(rs,rh);
5280 }
5281 #endif
ad49de89 5282 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,-1);
57871462 5283 #ifdef DESTRUCTIVE_WRITEBACK
ad49de89 5284 if((branch_regs[i].dirty>>rs)&1) {
cf95b4f0 5285 if(dops[i].rs1!=dops[i+1].rt1&&dops[i].rs1!=dops[i+1].rt2) {
5286 emit_loadreg(dops[i].rs1,rs);
57871462 5287 }
5288 }
5289 #endif
5290 #ifdef REG_PREFETCH
cf95b4f0 5291 if(dops[i].rt1==31&&temp>=0) emit_prefetchreg(temp);
57871462 5292 #endif
5293 #ifdef USE_MINI_HT
cf95b4f0 5294 if(dops[i].rs1==31) {
57871462 5295 do_miniht_load(ht,rh);
5296 }
5297 #endif
5298 //do_cc(i,branch_regs[i].regmap,&adj,-1,TAKEN);
5299 //if(adj) emit_addimm(cc,2*(ccadj[i]+2-adj),cc); // ??? - Shouldn't happen
5300 //assert(adj==0);
2330734f 5301 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), HOST_CCREG);
d1e4ebd9 5302 add_stub(CC_STUB,out,NULL,0,i,-1,TAKEN,rs);
cf95b4f0 5303 if(dops[i+1].itype==COP0&&(source[i+1]&0x3f)==0x10)
911f2d55 5304 // special case for RFE
5305 emit_jmp(0);
5306 else
71e490c5 5307 emit_jns(0);
ad49de89 5308 //load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,-1);
57871462 5309 #ifdef USE_MINI_HT
cf95b4f0 5310 if(dops[i].rs1==31) {
57871462 5311 do_miniht_jump(rs,rh,ht);
5312 }
5313 else
5314 #endif
5315 {
d1e4ebd9 5316 do_jump_vaddr(rs);
57871462 5317 }
57871462 5318 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
cf95b4f0 5319 if(dops[i].rt1!=31&&i<slen-2&&(((u_int)out)&7)) emit_mov(13,13);
57871462 5320 #endif
5321}
5322
2330734f 5323static void cjump_assemble(int i, const struct regstat *i_regs)
57871462 5324{
2330734f 5325 const signed char *i_regmap = i_regs->regmap;
57871462 5326 int cc;
5327 int match;
ad49de89 5328 match=match_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5329 assem_debug("match=%d\n",match);
ad49de89 5330 int s1l,s2l;
57871462 5331 int unconditional=0,nop=0;
57871462 5332 int invert=0;
ad49de89 5333 int internal=internal_branch(ba[i]);
57871462 5334 if(i==(ba[i]-start)>>2) assem_debug("idle loop\n");
57871462 5335 if(!match) invert=1;
5336 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
5337 if(i>(ba[i]-start)>>2) invert=1;
5338 #endif
3968e69e 5339 #ifdef __aarch64__
5340 invert=1; // because of near cond. branches
5341 #endif
9f51b4b9 5342
cf95b4f0 5343 if(dops[i].ooo) {
5344 s1l=get_reg(branch_regs[i].regmap,dops[i].rs1);
5345 s2l=get_reg(branch_regs[i].regmap,dops[i].rs2);
57871462 5346 }
5347 else {
cf95b4f0 5348 s1l=get_reg(i_regmap,dops[i].rs1);
5349 s2l=get_reg(i_regmap,dops[i].rs2);
57871462 5350 }
cf95b4f0 5351 if(dops[i].rs1==0&&dops[i].rs2==0)
57871462 5352 {
cf95b4f0 5353 if(dops[i].opcode&1) nop=1;
57871462 5354 else unconditional=1;
cf95b4f0 5355 //assert(dops[i].opcode!=5);
5356 //assert(dops[i].opcode!=7);
5357 //assert(dops[i].opcode!=0x15);
5358 //assert(dops[i].opcode!=0x17);
57871462 5359 }
cf95b4f0 5360 else if(dops[i].rs1==0)
57871462 5361 {
ad49de89 5362 s1l=s2l;
5363 s2l=-1;
57871462 5364 }
cf95b4f0 5365 else if(dops[i].rs2==0)
57871462 5366 {
ad49de89 5367 s2l=-1;
57871462 5368 }
5369
cf95b4f0 5370 if(dops[i].ooo) {
57871462 5371 // Out of order execution (delay slot first)
5372 //printf("OOOE\n");
5373 address_generation(i+1,i_regs,regs[i].regmap_entry);
5374 ds_assemble(i+1,i_regs);
5375 int adj;
5376 uint64_t bc_unneeded=branch_regs[i].u;
cf95b4f0 5377 bc_unneeded&=~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 5378 bc_unneeded|=1;
ad49de89 5379 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,bc_unneeded);
cf95b4f0 5380 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i].rs1,dops[i].rs2);
ad49de89 5381 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,CCREG);
57871462 5382 cc=get_reg(branch_regs[i].regmap,CCREG);
5383 assert(cc==HOST_CCREG);
9f51b4b9 5384 if(unconditional)
ad49de89 5385 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5386 //do_cc(i,branch_regs[i].regmap,&adj,unconditional?ba[i]:-1,unconditional);
5387 //assem_debug("cycle count (adj)\n");
5388 if(unconditional) {
5389 do_cc(i,branch_regs[i].regmap,&adj,ba[i],TAKEN,0);
5390 if(i!=(ba[i]-start)>>2 || source[i+1]!=0) {
2330734f 5391 if(adj) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
ad49de89 5392 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5393 if(internal)
5394 assem_debug("branch: internal\n");
5395 else
5396 assem_debug("branch: external\n");
cf95b4f0 5397 if (internal && dops[(ba[i]-start)>>2].is_ds) {
57871462 5398 ds_assemble_entry(i);
5399 }
5400 else {
643aeae3 5401 add_to_linker(out,ba[i],internal);
57871462 5402 emit_jmp(0);
5403 }
5404 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
5405 if(((u_int)out)&7) emit_addnop(0);
5406 #endif
5407 }
5408 }
5409 else if(nop) {
2330734f 5410 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), cc);
b14b6a8f 5411 void *jaddr=out;
57871462 5412 emit_jns(0);
b14b6a8f 5413 add_stub(CC_STUB,jaddr,out,0,i,start+i*4+8,NOTTAKEN,0);
57871462 5414 }
5415 else {
df4dc2b1 5416 void *taken = NULL, *nottaken = NULL, *nottaken1 = NULL;
57871462 5417 do_cc(i,branch_regs[i].regmap,&adj,-1,0,invert);
2330734f 5418 if(adj&&!invert) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
9f51b4b9 5419
57871462 5420 //printf("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
5421 assert(s1l>=0);
cf95b4f0 5422 if(dops[i].opcode==4) // BEQ
57871462 5423 {
5424 if(s2l>=0) emit_cmp(s1l,s2l);
5425 else emit_test(s1l,s1l);
5426 if(invert){
df4dc2b1 5427 nottaken=out;
7c3a5182 5428 emit_jne(DJT_1);
57871462 5429 }else{
643aeae3 5430 add_to_linker(out,ba[i],internal);
57871462 5431 emit_jeq(0);
5432 }
5433 }
cf95b4f0 5434 if(dops[i].opcode==5) // BNE
57871462 5435 {
5436 if(s2l>=0) emit_cmp(s1l,s2l);
5437 else emit_test(s1l,s1l);
5438 if(invert){
df4dc2b1 5439 nottaken=out;
7c3a5182 5440 emit_jeq(DJT_1);
57871462 5441 }else{
643aeae3 5442 add_to_linker(out,ba[i],internal);
57871462 5443 emit_jne(0);
5444 }
5445 }
cf95b4f0 5446 if(dops[i].opcode==6) // BLEZ
57871462 5447 {
5448 emit_cmpimm(s1l,1);
5449 if(invert){
df4dc2b1 5450 nottaken=out;
7c3a5182 5451 emit_jge(DJT_1);
57871462 5452 }else{
643aeae3 5453 add_to_linker(out,ba[i],internal);
57871462 5454 emit_jl(0);
5455 }
5456 }
cf95b4f0 5457 if(dops[i].opcode==7) // BGTZ
57871462 5458 {
5459 emit_cmpimm(s1l,1);
5460 if(invert){
df4dc2b1 5461 nottaken=out;
7c3a5182 5462 emit_jl(DJT_1);
57871462 5463 }else{
643aeae3 5464 add_to_linker(out,ba[i],internal);
57871462 5465 emit_jge(0);
5466 }
5467 }
5468 if(invert) {
df4dc2b1 5469 if(taken) set_jump_target(taken, out);
57871462 5470 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
cf95b4f0 5471 if (match && (!internal || !dops[(ba[i]-start)>>2].is_ds)) {
57871462 5472 if(adj) {
2330734f 5473 emit_addimm(cc,-adj,cc);
643aeae3 5474 add_to_linker(out,ba[i],internal);
57871462 5475 }else{
5476 emit_addnop(13);
643aeae3 5477 add_to_linker(out,ba[i],internal*2);
57871462 5478 }
5479 emit_jmp(0);
5480 }else
5481 #endif
5482 {
2330734f 5483 if(adj) emit_addimm(cc,-adj,cc);
ad49de89 5484 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
5485 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5486 if(internal)
5487 assem_debug("branch: internal\n");
5488 else
5489 assem_debug("branch: external\n");
cf95b4f0 5490 if (internal && dops[(ba[i] - start) >> 2].is_ds) {
57871462 5491 ds_assemble_entry(i);
5492 }
5493 else {
643aeae3 5494 add_to_linker(out,ba[i],internal);
57871462 5495 emit_jmp(0);
5496 }
5497 }
df4dc2b1 5498 set_jump_target(nottaken, out);
57871462 5499 }
5500
df4dc2b1 5501 if(nottaken1) set_jump_target(nottaken1, out);
57871462 5502 if(adj) {
2330734f 5503 if(!invert) emit_addimm(cc,adj,cc);
57871462 5504 }
5505 } // (!unconditional)
5506 } // if(ooo)
5507 else
5508 {
5509 // In-order execution (branch first)
df4dc2b1 5510 void *taken = NULL, *nottaken = NULL, *nottaken1 = NULL;
57871462 5511 if(!unconditional&&!nop) {
57871462 5512 //printf("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
5513 assert(s1l>=0);
cf95b4f0 5514 if((dops[i].opcode&0x2f)==4) // BEQ
57871462 5515 {
5516 if(s2l>=0) emit_cmp(s1l,s2l);
5517 else emit_test(s1l,s1l);
df4dc2b1 5518 nottaken=out;
7c3a5182 5519 emit_jne(DJT_2);
57871462 5520 }
cf95b4f0 5521 if((dops[i].opcode&0x2f)==5) // BNE
57871462 5522 {
5523 if(s2l>=0) emit_cmp(s1l,s2l);
5524 else emit_test(s1l,s1l);
df4dc2b1 5525 nottaken=out;
7c3a5182 5526 emit_jeq(DJT_2);
57871462 5527 }
cf95b4f0 5528 if((dops[i].opcode&0x2f)==6) // BLEZ
57871462 5529 {
5530 emit_cmpimm(s1l,1);
df4dc2b1 5531 nottaken=out;
7c3a5182 5532 emit_jge(DJT_2);
57871462 5533 }
cf95b4f0 5534 if((dops[i].opcode&0x2f)==7) // BGTZ
57871462 5535 {
5536 emit_cmpimm(s1l,1);
df4dc2b1 5537 nottaken=out;
7c3a5182 5538 emit_jl(DJT_2);
57871462 5539 }
5540 } // if(!unconditional)
5541 int adj;
5542 uint64_t ds_unneeded=branch_regs[i].u;
cf95b4f0 5543 ds_unneeded&=~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
57871462 5544 ds_unneeded|=1;
57871462 5545 // branch taken
5546 if(!nop) {
df4dc2b1 5547 if(taken) set_jump_target(taken, out);
57871462 5548 assem_debug("1:\n");
ad49de89 5549 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,ds_unneeded);
57871462 5550 // load regs
cf95b4f0 5551 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i+1].rs1,dops[i+1].rs2);
57871462 5552 address_generation(i+1,&branch_regs[i],0);
37387d8b 5553 if (ram_offset)
5554 load_regs(regs[i].regmap,branch_regs[i].regmap,ROREG,ROREG);
ad49de89 5555 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,INVCP);
57871462 5556 ds_assemble(i+1,&branch_regs[i]);
5557 cc=get_reg(branch_regs[i].regmap,CCREG);
5558 if(cc==-1) {
5559 emit_loadreg(CCREG,cc=HOST_CCREG);
5560 // CHECK: Is the following instruction (fall thru) allocated ok?
5561 }
5562 assert(cc==HOST_CCREG);
ad49de89 5563 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5564 do_cc(i,i_regmap,&adj,ba[i],TAKEN,0);
5565 assem_debug("cycle count (adj)\n");
2330734f 5566 if(adj) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
ad49de89 5567 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5568 if(internal)
5569 assem_debug("branch: internal\n");
5570 else
5571 assem_debug("branch: external\n");
cf95b4f0 5572 if (internal && dops[(ba[i] - start) >> 2].is_ds) {
57871462 5573 ds_assemble_entry(i);
5574 }
5575 else {
643aeae3 5576 add_to_linker(out,ba[i],internal);
57871462 5577 emit_jmp(0);
5578 }
5579 }
5580 // branch not taken
57871462 5581 if(!unconditional) {
df4dc2b1 5582 if(nottaken1) set_jump_target(nottaken1, out);
5583 set_jump_target(nottaken, out);
57871462 5584 assem_debug("2:\n");
fe807a8a 5585 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,ds_unneeded);
37387d8b 5586 // load regs
fe807a8a 5587 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i+1].rs1,dops[i+1].rs2);
5588 address_generation(i+1,&branch_regs[i],0);
37387d8b 5589 if (ram_offset)
5590 load_regs(regs[i].regmap,branch_regs[i].regmap,ROREG,ROREG);
5591 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,INVCP);
fe807a8a 5592 ds_assemble(i+1,&branch_regs[i]);
57871462 5593 cc=get_reg(branch_regs[i].regmap,CCREG);
fe807a8a 5594 if (cc == -1) {
57871462 5595 // Cycle count isn't in a register, temporarily load it then write it out
5596 emit_loadreg(CCREG,HOST_CCREG);
2330734f 5597 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), HOST_CCREG);
b14b6a8f 5598 void *jaddr=out;
57871462 5599 emit_jns(0);
b14b6a8f 5600 add_stub(CC_STUB,jaddr,out,0,i,start+i*4+8,NOTTAKEN,0);
57871462 5601 emit_storereg(CCREG,HOST_CCREG);
5602 }
5603 else{
5604 cc=get_reg(i_regmap,CCREG);
5605 assert(cc==HOST_CCREG);
2330734f 5606 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), cc);
b14b6a8f 5607 void *jaddr=out;
57871462 5608 emit_jns(0);
fe807a8a 5609 add_stub(CC_STUB,jaddr,out,0,i,start+i*4+8,NOTTAKEN,0);
57871462 5610 }
5611 }
5612 }
5613}
5614
2330734f 5615static void sjump_assemble(int i, const struct regstat *i_regs)
57871462 5616{
2330734f 5617 const signed char *i_regmap = i_regs->regmap;
57871462 5618 int cc;
5619 int match;
ad49de89 5620 match=match_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5621 assem_debug("smatch=%d\n",match);
ad49de89 5622 int s1l;
57871462 5623 int unconditional=0,nevertaken=0;
57871462 5624 int invert=0;
ad49de89 5625 int internal=internal_branch(ba[i]);
57871462 5626 if(i==(ba[i]-start)>>2) assem_debug("idle loop\n");
57871462 5627 if(!match) invert=1;
5628 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
5629 if(i>(ba[i]-start)>>2) invert=1;
5630 #endif
3968e69e 5631 #ifdef __aarch64__
5632 invert=1; // because of near cond. branches
5633 #endif
57871462 5634
cf95b4f0 5635 //if(dops[i].opcode2>=0x10) return; // FIXME (BxxZAL)
5636 //assert(dops[i].opcode2<0x10||dops[i].rs1==0); // FIXME (BxxZAL)
57871462 5637
cf95b4f0 5638 if(dops[i].ooo) {
5639 s1l=get_reg(branch_regs[i].regmap,dops[i].rs1);
57871462 5640 }
5641 else {
cf95b4f0 5642 s1l=get_reg(i_regmap,dops[i].rs1);
57871462 5643 }
cf95b4f0 5644 if(dops[i].rs1==0)
57871462 5645 {
cf95b4f0 5646 if(dops[i].opcode2&1) unconditional=1;
57871462 5647 else nevertaken=1;
5648 // These are never taken (r0 is never less than zero)
cf95b4f0 5649 //assert(dops[i].opcode2!=0);
5650 //assert(dops[i].opcode2!=2);
5651 //assert(dops[i].opcode2!=0x10);
5652 //assert(dops[i].opcode2!=0x12);
57871462 5653 }
57871462 5654
cf95b4f0 5655 if(dops[i].ooo) {
57871462 5656 // Out of order execution (delay slot first)
5657 //printf("OOOE\n");
5658 address_generation(i+1,i_regs,regs[i].regmap_entry);
5659 ds_assemble(i+1,i_regs);
5660 int adj;
5661 uint64_t bc_unneeded=branch_regs[i].u;
cf95b4f0 5662 bc_unneeded&=~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 5663 bc_unneeded|=1;
ad49de89 5664 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,bc_unneeded);
cf95b4f0 5665 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i].rs1,dops[i].rs1);
ad49de89 5666 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,CCREG);
cf95b4f0 5667 if(dops[i].rt1==31) {
57871462 5668 int rt,return_address;
57871462 5669 rt=get_reg(branch_regs[i].regmap,31);
5670 assem_debug("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
5671 if(rt>=0) {
5672 // Save the PC even if the branch is not taken
5673 return_address=start+i*4+8;
5674 emit_movimm(return_address,rt); // PC into link register
5675 #ifdef IMM_PREFETCH
df4dc2b1 5676 if(!nevertaken) emit_prefetch(hash_table_get(return_address));
57871462 5677 #endif
5678 }
5679 }
5680 cc=get_reg(branch_regs[i].regmap,CCREG);
5681 assert(cc==HOST_CCREG);
9f51b4b9 5682 if(unconditional)
ad49de89 5683 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5684 //do_cc(i,branch_regs[i].regmap,&adj,unconditional?ba[i]:-1,unconditional);
5685 assem_debug("cycle count (adj)\n");
5686 if(unconditional) {
5687 do_cc(i,branch_regs[i].regmap,&adj,ba[i],TAKEN,0);
5688 if(i!=(ba[i]-start)>>2 || source[i+1]!=0) {
2330734f 5689 if(adj) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
ad49de89 5690 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5691 if(internal)
5692 assem_debug("branch: internal\n");
5693 else
5694 assem_debug("branch: external\n");
cf95b4f0 5695 if (internal && dops[(ba[i] - start) >> 2].is_ds) {
57871462 5696 ds_assemble_entry(i);
5697 }
5698 else {
643aeae3 5699 add_to_linker(out,ba[i],internal);
57871462 5700 emit_jmp(0);
5701 }
5702 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
5703 if(((u_int)out)&7) emit_addnop(0);
5704 #endif
5705 }
5706 }
5707 else if(nevertaken) {
2330734f 5708 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), cc);
b14b6a8f 5709 void *jaddr=out;
57871462 5710 emit_jns(0);
b14b6a8f 5711 add_stub(CC_STUB,jaddr,out,0,i,start+i*4+8,NOTTAKEN,0);
57871462 5712 }
5713 else {
df4dc2b1 5714 void *nottaken = NULL;
57871462 5715 do_cc(i,branch_regs[i].regmap,&adj,-1,0,invert);
2330734f 5716 if(adj&&!invert) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
57871462 5717 {
5718 assert(s1l>=0);
cf95b4f0 5719 if((dops[i].opcode2&0xf)==0) // BLTZ/BLTZAL
57871462 5720 {
5721 emit_test(s1l,s1l);
5722 if(invert){
df4dc2b1 5723 nottaken=out;
7c3a5182 5724 emit_jns(DJT_1);
57871462 5725 }else{
643aeae3 5726 add_to_linker(out,ba[i],internal);
57871462 5727 emit_js(0);
5728 }
5729 }
cf95b4f0 5730 if((dops[i].opcode2&0xf)==1) // BGEZ/BLTZAL
57871462 5731 {
5732 emit_test(s1l,s1l);
5733 if(invert){
df4dc2b1 5734 nottaken=out;
7c3a5182 5735 emit_js(DJT_1);
57871462 5736 }else{
643aeae3 5737 add_to_linker(out,ba[i],internal);
57871462 5738 emit_jns(0);
5739 }
5740 }
ad49de89 5741 }
9f51b4b9 5742
57871462 5743 if(invert) {
5744 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
cf95b4f0 5745 if (match && (!internal || !dops[(ba[i] - start) >> 2].is_ds)) {
57871462 5746 if(adj) {
2330734f 5747 emit_addimm(cc,-adj,cc);
643aeae3 5748 add_to_linker(out,ba[i],internal);
57871462 5749 }else{
5750 emit_addnop(13);
643aeae3 5751 add_to_linker(out,ba[i],internal*2);
57871462 5752 }
5753 emit_jmp(0);
5754 }else
5755 #endif
5756 {
2330734f 5757 if(adj) emit_addimm(cc,-adj,cc);
ad49de89 5758 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
5759 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5760 if(internal)
5761 assem_debug("branch: internal\n");
5762 else
5763 assem_debug("branch: external\n");
cf95b4f0 5764 if (internal && dops[(ba[i] - start) >> 2].is_ds) {
57871462 5765 ds_assemble_entry(i);
5766 }
5767 else {
643aeae3 5768 add_to_linker(out,ba[i],internal);
57871462 5769 emit_jmp(0);
5770 }
5771 }
df4dc2b1 5772 set_jump_target(nottaken, out);
57871462 5773 }
5774
5775 if(adj) {
2330734f 5776 if(!invert) emit_addimm(cc,adj,cc);
57871462 5777 }
5778 } // (!unconditional)
5779 } // if(ooo)
5780 else
5781 {
5782 // In-order execution (branch first)
5783 //printf("IOE\n");
df4dc2b1 5784 void *nottaken = NULL;
cf95b4f0 5785 if(dops[i].rt1==31) {
a6491170 5786 int rt,return_address;
a6491170 5787 rt=get_reg(branch_regs[i].regmap,31);
5788 if(rt>=0) {
5789 // Save the PC even if the branch is not taken
5790 return_address=start+i*4+8;
5791 emit_movimm(return_address,rt); // PC into link register
5792 #ifdef IMM_PREFETCH
df4dc2b1 5793 emit_prefetch(hash_table_get(return_address));
a6491170 5794 #endif
5795 }
5796 }
57871462 5797 if(!unconditional) {
5798 //printf("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
57871462 5799 assert(s1l>=0);
cf95b4f0 5800 if((dops[i].opcode2&0x0d)==0) // BLTZ/BLTZL/BLTZAL/BLTZALL
57871462 5801 {
5802 emit_test(s1l,s1l);
df4dc2b1 5803 nottaken=out;
7c3a5182 5804 emit_jns(DJT_1);
57871462 5805 }
cf95b4f0 5806 if((dops[i].opcode2&0x0d)==1) // BGEZ/BGEZL/BGEZAL/BGEZALL
57871462 5807 {
5808 emit_test(s1l,s1l);
df4dc2b1 5809 nottaken=out;
7c3a5182 5810 emit_js(DJT_1);
57871462 5811 }
57871462 5812 } // if(!unconditional)
5813 int adj;
5814 uint64_t ds_unneeded=branch_regs[i].u;
cf95b4f0 5815 ds_unneeded&=~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
57871462 5816 ds_unneeded|=1;
57871462 5817 // branch taken
5818 if(!nevertaken) {
5819 //assem_debug("1:\n");
ad49de89 5820 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,ds_unneeded);
57871462 5821 // load regs
cf95b4f0 5822 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i+1].rs1,dops[i+1].rs2);
57871462 5823 address_generation(i+1,&branch_regs[i],0);
37387d8b 5824 if (ram_offset)
5825 load_regs(regs[i].regmap,branch_regs[i].regmap,ROREG,ROREG);
ad49de89 5826 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,INVCP);
57871462 5827 ds_assemble(i+1,&branch_regs[i]);
5828 cc=get_reg(branch_regs[i].regmap,CCREG);
5829 if(cc==-1) {
5830 emit_loadreg(CCREG,cc=HOST_CCREG);
5831 // CHECK: Is the following instruction (fall thru) allocated ok?
5832 }
5833 assert(cc==HOST_CCREG);
ad49de89 5834 store_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5835 do_cc(i,i_regmap,&adj,ba[i],TAKEN,0);
5836 assem_debug("cycle count (adj)\n");
2330734f 5837 if(adj) emit_addimm(cc, ccadj[i] + CLOCK_ADJUST(2) - adj, cc);
ad49de89 5838 load_regs_bt(branch_regs[i].regmap,branch_regs[i].dirty,ba[i]);
57871462 5839 if(internal)
5840 assem_debug("branch: internal\n");
5841 else
5842 assem_debug("branch: external\n");
cf95b4f0 5843 if (internal && dops[(ba[i] - start) >> 2].is_ds) {
57871462 5844 ds_assemble_entry(i);
5845 }
5846 else {
643aeae3 5847 add_to_linker(out,ba[i],internal);
57871462 5848 emit_jmp(0);
5849 }
5850 }
5851 // branch not taken
57871462 5852 if(!unconditional) {
df4dc2b1 5853 set_jump_target(nottaken, out);
57871462 5854 assem_debug("1:\n");
fe807a8a 5855 wb_invalidate(regs[i].regmap,branch_regs[i].regmap,regs[i].dirty,ds_unneeded);
5856 load_regs(regs[i].regmap,branch_regs[i].regmap,dops[i+1].rs1,dops[i+1].rs2);
5857 address_generation(i+1,&branch_regs[i],0);
5858 load_regs(regs[i].regmap,branch_regs[i].regmap,CCREG,CCREG);
5859 ds_assemble(i+1,&branch_regs[i]);
57871462 5860 cc=get_reg(branch_regs[i].regmap,CCREG);
fe807a8a 5861 if (cc == -1) {
57871462 5862 // Cycle count isn't in a register, temporarily load it then write it out
5863 emit_loadreg(CCREG,HOST_CCREG);
2330734f 5864 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), HOST_CCREG);
b14b6a8f 5865 void *jaddr=out;
57871462 5866 emit_jns(0);
b14b6a8f 5867 add_stub(CC_STUB,jaddr,out,0,i,start+i*4+8,NOTTAKEN,0);
57871462 5868 emit_storereg(CCREG,HOST_CCREG);
5869 }
5870 else{
5871 cc=get_reg(i_regmap,CCREG);
5872 assert(cc==HOST_CCREG);
2330734f 5873 emit_addimm_and_set_flags(ccadj[i] + CLOCK_ADJUST(2), cc);
b14b6a8f 5874 void *jaddr=out;
57871462 5875 emit_jns(0);
fe807a8a 5876 add_stub(CC_STUB,jaddr,out,0,i,start+i*4+8,NOTTAKEN,0);
57871462 5877 }
5878 }
5879 }
5880}
5881
2330734f 5882static void pagespan_assemble(int i, const struct regstat *i_regs)
57871462 5883{
cf95b4f0 5884 int s1l=get_reg(i_regs->regmap,dops[i].rs1);
5885 int s2l=get_reg(i_regs->regmap,dops[i].rs2);
df4dc2b1 5886 void *taken = NULL;
5887 void *nottaken = NULL;
57871462 5888 int unconditional=0;
cf95b4f0 5889 if(dops[i].rs1==0)
57871462 5890 {
ad49de89 5891 s1l=s2l;
5892 s2l=-1;
57871462 5893 }
cf95b4f0 5894 else if(dops[i].rs2==0)
57871462 5895 {
ad49de89 5896 s2l=-1;
57871462 5897 }
5898 int hr=0;
581335b0 5899 int addr=-1,alt=-1,ntaddr=-1;
57871462 5900 if(i_regs->regmap[HOST_BTREG]<0) {addr=HOST_BTREG;}
5901 else {
5902 while(hr<HOST_REGS)
5903 {
5904 if(hr!=EXCLUDE_REG && hr!=HOST_CCREG &&
cf95b4f0 5905 (i_regs->regmap[hr]&63)!=dops[i].rs1 &&
5906 (i_regs->regmap[hr]&63)!=dops[i].rs2 )
57871462 5907 {
5908 addr=hr++;break;
5909 }
5910 hr++;
5911 }
5912 }
5913 while(hr<HOST_REGS)
5914 {
5915 if(hr!=EXCLUDE_REG && hr!=HOST_CCREG && hr!=HOST_BTREG &&
cf95b4f0 5916 (i_regs->regmap[hr]&63)!=dops[i].rs1 &&
5917 (i_regs->regmap[hr]&63)!=dops[i].rs2 )
57871462 5918 {
5919 alt=hr++;break;
5920 }
5921 hr++;
5922 }
cf95b4f0 5923 if((dops[i].opcode&0x2E)==6) // BLEZ/BGTZ needs another register
57871462 5924 {
5925 while(hr<HOST_REGS)
5926 {
5927 if(hr!=EXCLUDE_REG && hr!=HOST_CCREG && hr!=HOST_BTREG &&
cf95b4f0 5928 (i_regs->regmap[hr]&63)!=dops[i].rs1 &&
5929 (i_regs->regmap[hr]&63)!=dops[i].rs2 )
57871462 5930 {
5931 ntaddr=hr;break;
5932 }
5933 hr++;
5934 }
5935 }
5936 assert(hr<HOST_REGS);
cf95b4f0 5937 if((dops[i].opcode&0x2e)==4||dops[i].opcode==0x11) { // BEQ/BNE/BEQL/BNEL/BC1
ad49de89 5938 load_regs(regs[i].regmap_entry,regs[i].regmap,CCREG,CCREG);
57871462 5939 }
2330734f 5940 emit_addimm(HOST_CCREG, ccadj[i] + CLOCK_ADJUST(2), HOST_CCREG);
cf95b4f0 5941 if(dops[i].opcode==2) // J
57871462 5942 {
5943 unconditional=1;
5944 }
cf95b4f0 5945 if(dops[i].opcode==3) // JAL
57871462 5946 {
5947 // TODO: mini_ht
5948 int rt=get_reg(i_regs->regmap,31);
5949 emit_movimm(start+i*4+8,rt);
5950 unconditional=1;
5951 }
cf95b4f0 5952 if(dops[i].opcode==0&&(dops[i].opcode2&0x3E)==8) // JR/JALR
57871462 5953 {
5954 emit_mov(s1l,addr);
cf95b4f0 5955 if(dops[i].opcode2==9) // JALR
57871462 5956 {
cf95b4f0 5957 int rt=get_reg(i_regs->regmap,dops[i].rt1);
57871462 5958 emit_movimm(start+i*4+8,rt);
5959 }
5960 }
cf95b4f0 5961 if((dops[i].opcode&0x3f)==4) // BEQ
57871462 5962 {
cf95b4f0 5963 if(dops[i].rs1==dops[i].rs2)
57871462 5964 {
5965 unconditional=1;
5966 }
5967 else
5968 #ifdef HAVE_CMOV_IMM
ad49de89 5969 if(1) {
57871462 5970 if(s2l>=0) emit_cmp(s1l,s2l);
5971 else emit_test(s1l,s1l);
5972 emit_cmov2imm_e_ne_compact(ba[i],start+i*4+8,addr);
5973 }
5974 else
5975 #endif
5976 {
5977 assert(s1l>=0);
5978 emit_mov2imm_compact(ba[i],addr,start+i*4+8,alt);
57871462 5979 if(s2l>=0) emit_cmp(s1l,s2l);
5980 else emit_test(s1l,s1l);
5981 emit_cmovne_reg(alt,addr);
5982 }
5983 }
cf95b4f0 5984 if((dops[i].opcode&0x3f)==5) // BNE
57871462 5985 {
5986 #ifdef HAVE_CMOV_IMM
ad49de89 5987 if(s2l>=0) emit_cmp(s1l,s2l);
5988 else emit_test(s1l,s1l);
5989 emit_cmov2imm_e_ne_compact(start+i*4+8,ba[i],addr);
5990 #else
5991 assert(s1l>=0);
5992 emit_mov2imm_compact(start+i*4+8,addr,ba[i],alt);
5993 if(s2l>=0) emit_cmp(s1l,s2l);
5994 else emit_test(s1l,s1l);
5995 emit_cmovne_reg(alt,addr);
57871462 5996 #endif
57871462 5997 }
cf95b4f0 5998 if((dops[i].opcode&0x3f)==0x14) // BEQL
57871462 5999 {
57871462 6000 if(s2l>=0) emit_cmp(s1l,s2l);
6001 else emit_test(s1l,s1l);
df4dc2b1 6002 if(nottaken) set_jump_target(nottaken, out);
6003 nottaken=out;
57871462 6004 emit_jne(0);
6005 }
cf95b4f0 6006 if((dops[i].opcode&0x3f)==0x15) // BNEL
57871462 6007 {
57871462 6008 if(s2l>=0) emit_cmp(s1l,s2l);
6009 else emit_test(s1l,s1l);
df4dc2b1 6010 nottaken=out;
57871462 6011 emit_jeq(0);
df4dc2b1 6012 if(taken) set_jump_target(taken, out);
57871462 6013 }
cf95b4f0 6014 if((dops[i].opcode&0x3f)==6) // BLEZ
57871462 6015 {
6016 emit_mov2imm_compact(ba[i],alt,start+i*4+8,addr);
6017 emit_cmpimm(s1l,1);
57871462 6018 emit_cmovl_reg(alt,addr);
57871462 6019 }
cf95b4f0 6020 if((dops[i].opcode&0x3f)==7) // BGTZ
57871462 6021 {
6022 emit_mov2imm_compact(ba[i],addr,start+i*4+8,ntaddr);
6023 emit_cmpimm(s1l,1);
57871462 6024 emit_cmovl_reg(ntaddr,addr);
57871462 6025 }
cf95b4f0 6026 if((dops[i].opcode&0x3f)==0x16) // BLEZL
57871462 6027 {
cf95b4f0 6028 assert((dops[i].opcode&0x3f)!=0x16);
57871462 6029 }
cf95b4f0 6030 if((dops[i].opcode&0x3f)==0x17) // BGTZL
57871462 6031 {
cf95b4f0 6032 assert((dops[i].opcode&0x3f)!=0x17);
57871462 6033 }
cf95b4f0 6034 assert(dops[i].opcode!=1); // BLTZ/BGEZ
57871462 6035
6036 //FIXME: Check CSREG
cf95b4f0 6037 if(dops[i].opcode==0x11 && dops[i].opcode2==0x08 ) {
57871462 6038 if((source[i]&0x30000)==0) // BC1F
6039 {
6040 emit_mov2imm_compact(ba[i],addr,start+i*4+8,alt);
6041 emit_testimm(s1l,0x800000);
6042 emit_cmovne_reg(alt,addr);
6043 }
6044 if((source[i]&0x30000)==0x10000) // BC1T
6045 {
6046 emit_mov2imm_compact(ba[i],alt,start+i*4+8,addr);
6047 emit_testimm(s1l,0x800000);
6048 emit_cmovne_reg(alt,addr);
6049 }
6050 if((source[i]&0x30000)==0x20000) // BC1FL
6051 {
6052 emit_testimm(s1l,0x800000);
df4dc2b1 6053 nottaken=out;
57871462 6054 emit_jne(0);
6055 }
6056 if((source[i]&0x30000)==0x30000) // BC1TL
6057 {
6058 emit_testimm(s1l,0x800000);
df4dc2b1 6059 nottaken=out;
57871462 6060 emit_jeq(0);
6061 }
6062 }
6063
6064 assert(i_regs->regmap[HOST_CCREG]==CCREG);
ad49de89 6065 wb_dirtys(regs[i].regmap,regs[i].dirty);
fe807a8a 6066 if(unconditional)
57871462 6067 {
6068 emit_movimm(ba[i],HOST_BTREG);
6069 }
6070 else if(addr!=HOST_BTREG)
6071 {
6072 emit_mov(addr,HOST_BTREG);
6073 }
6074 void *branch_addr=out;
6075 emit_jmp(0);
6076 int target_addr=start+i*4+5;
6077 void *stub=out;
6078 void *compiled_target_addr=check_addr(target_addr);
643aeae3 6079 emit_extjump_ds(branch_addr, target_addr);
57871462 6080 if(compiled_target_addr) {
df4dc2b1 6081 set_jump_target(branch_addr, compiled_target_addr);
3d680478 6082 add_jump_out(target_addr,stub);
57871462 6083 }
df4dc2b1 6084 else set_jump_target(branch_addr, stub);
57871462 6085}
6086
6087// Assemble the delay slot for the above
6088static void pagespan_ds()
6089{
6090 assem_debug("initial delay slot:\n");
6091 u_int vaddr=start+1;
94d23bb9 6092 u_int page=get_page(vaddr);
6093 u_int vpage=get_vpage(vaddr);
57871462 6094 ll_add(jump_dirty+vpage,vaddr,(void *)out);
3d680478 6095 do_dirty_stub_ds(slen*4);
57871462 6096 ll_add(jump_in+page,vaddr,(void *)out);
6097 assert(regs[0].regmap_entry[HOST_CCREG]==CCREG);
6098 if(regs[0].regmap[HOST_CCREG]!=CCREG)
ad49de89 6099 wb_register(CCREG,regs[0].regmap_entry,regs[0].wasdirty);
57871462 6100 if(regs[0].regmap[HOST_BTREG]!=BTREG)
643aeae3 6101 emit_writeword(HOST_BTREG,&branch_target);
cf95b4f0 6102 load_regs(regs[0].regmap_entry,regs[0].regmap,dops[0].rs1,dops[0].rs2);
57871462 6103 address_generation(0,&regs[0],regs[0].regmap_entry);
37387d8b 6104 if (ram_offset && (dops[0].is_load || dops[0].is_store))
6105 load_regs(regs[0].regmap_entry,regs[0].regmap,ROREG,ROREG);
6106 if (dops[0].is_store)
ad49de89 6107 load_regs(regs[0].regmap_entry,regs[0].regmap,INVCP,INVCP);
57871462 6108 is_delayslot=0;
2330734f 6109 switch (dops[0].itype) {
57871462 6110 case SYSCALL:
7139f3c8 6111 case HLECALL:
1e973cb0 6112 case INTCALL:
57871462 6113 case SPAN:
6114 case UJUMP:
6115 case RJUMP:
6116 case CJUMP:
6117 case SJUMP:
c43b5311 6118 SysPrintf("Jump in the delay slot. This is probably a bug.\n");
2330734f 6119 break;
6120 default:
6121 assemble(0, &regs[0], 0);
57871462 6122 }
6123 int btaddr=get_reg(regs[0].regmap,BTREG);
6124 if(btaddr<0) {
6125 btaddr=get_reg(regs[0].regmap,-1);
643aeae3 6126 emit_readword(&branch_target,btaddr);
57871462 6127 }
6128 assert(btaddr!=HOST_CCREG);
6129 if(regs[0].regmap[HOST_CCREG]!=CCREG) emit_loadreg(CCREG,HOST_CCREG);
6130#ifdef HOST_IMM8
d1e4ebd9 6131 host_tempreg_acquire();
57871462 6132 emit_movimm(start+4,HOST_TEMPREG);
6133 emit_cmp(btaddr,HOST_TEMPREG);
d1e4ebd9 6134 host_tempreg_release();
57871462 6135#else
6136 emit_cmpimm(btaddr,start+4);
6137#endif
df4dc2b1 6138 void *branch = out;
57871462 6139 emit_jeq(0);
ad49de89 6140 store_regs_bt(regs[0].regmap,regs[0].dirty,-1);
d1e4ebd9 6141 do_jump_vaddr(btaddr);
df4dc2b1 6142 set_jump_target(branch, out);
ad49de89 6143 store_regs_bt(regs[0].regmap,regs[0].dirty,start+4);
6144 load_regs_bt(regs[0].regmap,regs[0].dirty,start+4);
57871462 6145}
6146
6147// Basic liveness analysis for MIPS registers
6148void unneeded_registers(int istart,int iend,int r)
6149{
6150 int i;
00fa9369 6151 uint64_t u,gte_u,b,gte_b;
6152 uint64_t temp_u,temp_gte_u=0;
0ff8c62c 6153 uint64_t gte_u_unknown=0;
d62c125a 6154 if (HACK_ENABLED(NDHACK_GTE_UNNEEDED))
0ff8c62c 6155 gte_u_unknown=~0ll;
57871462 6156 if(iend==slen-1) {
00fa9369 6157 u=1;
0ff8c62c 6158 gte_u=gte_u_unknown;
57871462 6159 }else{
00fa9369 6160 //u=unneeded_reg[iend+1];
6161 u=1;
0ff8c62c 6162 gte_u=gte_unneeded[iend+1];
57871462 6163 }
bedfea38 6164
57871462 6165 for (i=iend;i>=istart;i--)
6166 {
6167 //printf("unneeded registers i=%d (%d,%d) r=%d\n",i,istart,iend,r);
fe807a8a 6168 if(dops[i].is_jump)
57871462 6169 {
6170 // If subroutine call, flag return address as a possible branch target
cf95b4f0 6171 if(dops[i].rt1==31 && i<slen-2) dops[i+2].bt=1;
9f51b4b9 6172
57871462 6173 if(ba[i]<start || ba[i]>=(start+slen*4))
6174 {
6175 // Branch out of this block, flush all regs
6176 u=1;
0ff8c62c 6177 gte_u=gte_u_unknown;
57871462 6178 branch_unneeded_reg[i]=u;
57871462 6179 // Merge in delay slot
cf95b4f0 6180 u|=(1LL<<dops[i+1].rt1)|(1LL<<dops[i+1].rt2);
6181 u&=~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
00fa9369 6182 u|=1;
bedfea38 6183 gte_u|=gte_rt[i+1];
6184 gte_u&=~gte_rs[i+1];
57871462 6185 }
6186 else
6187 {
6188 // Internal branch, flag target
cf95b4f0 6189 dops[(ba[i]-start)>>2].bt=1;
57871462 6190 if(ba[i]<=start+i*4) {
6191 // Backward branch
fe807a8a 6192 if(dops[i].is_ujump)
57871462 6193 {
6194 // Unconditional branch
00fa9369 6195 temp_u=1;
bedfea38 6196 temp_gte_u=0;
57871462 6197 } else {
6198 // Conditional branch (not taken case)
6199 temp_u=unneeded_reg[i+2];
bedfea38 6200 temp_gte_u&=gte_unneeded[i+2];
57871462 6201 }
6202 // Merge in delay slot
cf95b4f0 6203 temp_u|=(1LL<<dops[i+1].rt1)|(1LL<<dops[i+1].rt2);
6204 temp_u&=~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
00fa9369 6205 temp_u|=1;
bedfea38 6206 temp_gte_u|=gte_rt[i+1];
6207 temp_gte_u&=~gte_rs[i+1];
cf95b4f0 6208 temp_u|=(1LL<<dops[i].rt1)|(1LL<<dops[i].rt2);
6209 temp_u&=~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
00fa9369 6210 temp_u|=1;
bedfea38 6211 temp_gte_u|=gte_rt[i];
6212 temp_gte_u&=~gte_rs[i];
57871462 6213 unneeded_reg[i]=temp_u;
bedfea38 6214 gte_unneeded[i]=temp_gte_u;
57871462 6215 // Only go three levels deep. This recursion can take an
6216 // excessive amount of time if there are a lot of nested loops.
6217 if(r<2) {
6218 unneeded_registers((ba[i]-start)>>2,i-1,r+1);
6219 }else{
6220 unneeded_reg[(ba[i]-start)>>2]=1;
0ff8c62c 6221 gte_unneeded[(ba[i]-start)>>2]=gte_u_unknown;
57871462 6222 }
6223 } /*else*/ if(1) {
fe807a8a 6224 if (dops[i].is_ujump)
57871462 6225 {
6226 // Unconditional branch
6227 u=unneeded_reg[(ba[i]-start)>>2];
bedfea38 6228 gte_u=gte_unneeded[(ba[i]-start)>>2];
57871462 6229 branch_unneeded_reg[i]=u;
57871462 6230 // Merge in delay slot
cf95b4f0 6231 u|=(1LL<<dops[i+1].rt1)|(1LL<<dops[i+1].rt2);
6232 u&=~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
00fa9369 6233 u|=1;
bedfea38 6234 gte_u|=gte_rt[i+1];
6235 gte_u&=~gte_rs[i+1];
57871462 6236 } else {
6237 // Conditional branch
6238 b=unneeded_reg[(ba[i]-start)>>2];
00fa9369 6239 gte_b=gte_unneeded[(ba[i]-start)>>2];
57871462 6240 branch_unneeded_reg[i]=b;
57871462 6241 // Branch delay slot
cf95b4f0 6242 b|=(1LL<<dops[i+1].rt1)|(1LL<<dops[i+1].rt2);
6243 b&=~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
00fa9369 6244 b|=1;
6245 gte_b|=gte_rt[i+1];
6246 gte_b&=~gte_rs[i+1];
fe807a8a 6247 u&=b;
6248 gte_u&=gte_b;
57871462 6249 if(i<slen-1) {
6250 branch_unneeded_reg[i]&=unneeded_reg[i+2];
57871462 6251 } else {
6252 branch_unneeded_reg[i]=1;
57871462 6253 }
6254 }
6255 }
6256 }
6257 }
cf95b4f0 6258 else if(dops[i].itype==SYSCALL||dops[i].itype==HLECALL||dops[i].itype==INTCALL)
57871462 6259 {
6260 // SYSCALL instruction (software interrupt)
6261 u=1;
57871462 6262 }
cf95b4f0 6263 else if(dops[i].itype==COP0 && (source[i]&0x3f)==0x18)
57871462 6264 {
6265 // ERET instruction (return from interrupt)
6266 u=1;
57871462 6267 }
00fa9369 6268 //u=1; // DEBUG
57871462 6269 // Written registers are unneeded
cf95b4f0 6270 u|=1LL<<dops[i].rt1;
6271 u|=1LL<<dops[i].rt2;
bedfea38 6272 gte_u|=gte_rt[i];
57871462 6273 // Accessed registers are needed
cf95b4f0 6274 u&=~(1LL<<dops[i].rs1);
6275 u&=~(1LL<<dops[i].rs2);
bedfea38 6276 gte_u&=~gte_rs[i];
cf95b4f0 6277 if(gte_rs[i]&&dops[i].rt1&&(unneeded_reg[i+1]&(1ll<<dops[i].rt1)))
cbbd8dd7 6278 gte_u|=gte_rs[i]&gte_unneeded[i+1]; // MFC2/CFC2 to dead register, unneeded
57871462 6279 // Source-target dependencies
57871462 6280 // R0 is always unneeded
00fa9369 6281 u|=1;
57871462 6282 // Save it
6283 unneeded_reg[i]=u;
bedfea38 6284 gte_unneeded[i]=gte_u;
57871462 6285 /*
6286 printf("ur (%d,%d) %x: ",istart,iend,start+i*4);
6287 printf("U:");
6288 int r;
6289 for(r=1;r<=CCREG;r++) {
6290 if((unneeded_reg[i]>>r)&1) {
6291 if(r==HIREG) printf(" HI");
6292 else if(r==LOREG) printf(" LO");
6293 else printf(" r%d",r);
6294 }
6295 }
00fa9369 6296 printf("\n");
6297 */
252c20fc 6298 }
57871462 6299}
6300
71e490c5 6301// Write back dirty registers as soon as we will no longer modify them,
6302// so that we don't end up with lots of writes at the branches.
6303void clean_registers(int istart,int iend,int wr)
57871462 6304{
71e490c5 6305 int i;
6306 int r;
6307 u_int will_dirty_i,will_dirty_next,temp_will_dirty;
6308 u_int wont_dirty_i,wont_dirty_next,temp_wont_dirty;
6309 if(iend==slen-1) {
6310 will_dirty_i=will_dirty_next=0;
6311 wont_dirty_i=wont_dirty_next=0;
6312 }else{
6313 will_dirty_i=will_dirty_next=will_dirty[iend+1];
6314 wont_dirty_i=wont_dirty_next=wont_dirty[iend+1];
6315 }
6316 for (i=iend;i>=istart;i--)
57871462 6317 {
fe807a8a 6318 if(dops[i].is_jump)
57871462 6319 {
71e490c5 6320 if(ba[i]<start || ba[i]>=(start+slen*4))
57871462 6321 {
71e490c5 6322 // Branch out of this block, flush all regs
fe807a8a 6323 if (dops[i].is_ujump)
57871462 6324 {
6325 // Unconditional branch
6326 will_dirty_i=0;
6327 wont_dirty_i=0;
6328 // Merge in delay slot (will dirty)
6329 for(r=0;r<HOST_REGS;r++) {
6330 if(r!=EXCLUDE_REG) {
cf95b4f0 6331 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6332 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6333 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6334 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6335 if((branch_regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6336 if(branch_regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6337 if(branch_regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
cf95b4f0 6338 if((regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6339 if((regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6340 if((regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6341 if((regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6342 if((regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6343 if(regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6344 if(regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
6345 }
6346 }
6347 }
6348 else
6349 {
6350 // Conditional branch
6351 will_dirty_i=0;
6352 wont_dirty_i=wont_dirty_next;
6353 // Merge in delay slot (will dirty)
6354 for(r=0;r<HOST_REGS;r++) {
6355 if(r!=EXCLUDE_REG) {
fe807a8a 6356 if (1) { // !dops[i].likely) {
57871462 6357 // Might not dirty if likely branch is not taken
cf95b4f0 6358 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6359 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6360 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6361 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6362 if((branch_regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6363 if(branch_regs[i].regmap[r]==0) will_dirty_i&=~(1<<r);
6364 if(branch_regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
cf95b4f0 6365 //if((regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6366 //if((regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6367 if((regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6368 if((regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6369 if((regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6370 if(regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6371 if(regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
6372 }
6373 }
6374 }
6375 }
6376 // Merge in delay slot (wont dirty)
6377 for(r=0;r<HOST_REGS;r++) {
6378 if(r!=EXCLUDE_REG) {
cf95b4f0 6379 if((regs[i].regmap[r]&63)==dops[i].rt1) wont_dirty_i|=1<<r;
6380 if((regs[i].regmap[r]&63)==dops[i].rt2) wont_dirty_i|=1<<r;
6381 if((regs[i].regmap[r]&63)==dops[i+1].rt1) wont_dirty_i|=1<<r;
6382 if((regs[i].regmap[r]&63)==dops[i+1].rt2) wont_dirty_i|=1<<r;
57871462 6383 if(regs[i].regmap[r]==CCREG) wont_dirty_i|=1<<r;
cf95b4f0 6384 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) wont_dirty_i|=1<<r;
6385 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) wont_dirty_i|=1<<r;
6386 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) wont_dirty_i|=1<<r;
6387 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) wont_dirty_i|=1<<r;
57871462 6388 if(branch_regs[i].regmap[r]==CCREG) wont_dirty_i|=1<<r;
6389 }
6390 }
6391 if(wr) {
6392 #ifndef DESTRUCTIVE_WRITEBACK
6393 branch_regs[i].dirty&=wont_dirty_i;
6394 #endif
6395 branch_regs[i].dirty|=will_dirty_i;
6396 }
6397 }
6398 else
6399 {
6400 // Internal branch
6401 if(ba[i]<=start+i*4) {
6402 // Backward branch
fe807a8a 6403 if (dops[i].is_ujump)
57871462 6404 {
6405 // Unconditional branch
6406 temp_will_dirty=0;
6407 temp_wont_dirty=0;
6408 // Merge in delay slot (will dirty)
6409 for(r=0;r<HOST_REGS;r++) {
6410 if(r!=EXCLUDE_REG) {
cf95b4f0 6411 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) temp_will_dirty|=1<<r;
6412 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) temp_will_dirty|=1<<r;
6413 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) temp_will_dirty|=1<<r;
6414 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) temp_will_dirty|=1<<r;
57871462 6415 if((branch_regs[i].regmap[r]&63)>33) temp_will_dirty&=~(1<<r);
6416 if(branch_regs[i].regmap[r]<=0) temp_will_dirty&=~(1<<r);
6417 if(branch_regs[i].regmap[r]==CCREG) temp_will_dirty|=1<<r;
cf95b4f0 6418 if((regs[i].regmap[r]&63)==dops[i].rt1) temp_will_dirty|=1<<r;
6419 if((regs[i].regmap[r]&63)==dops[i].rt2) temp_will_dirty|=1<<r;
6420 if((regs[i].regmap[r]&63)==dops[i+1].rt1) temp_will_dirty|=1<<r;
6421 if((regs[i].regmap[r]&63)==dops[i+1].rt2) temp_will_dirty|=1<<r;
57871462 6422 if((regs[i].regmap[r]&63)>33) temp_will_dirty&=~(1<<r);
6423 if(regs[i].regmap[r]<=0) temp_will_dirty&=~(1<<r);
6424 if(regs[i].regmap[r]==CCREG) temp_will_dirty|=1<<r;
6425 }
6426 }
6427 } else {
6428 // Conditional branch (not taken case)
6429 temp_will_dirty=will_dirty_next;
6430 temp_wont_dirty=wont_dirty_next;
6431 // Merge in delay slot (will dirty)
6432 for(r=0;r<HOST_REGS;r++) {
6433 if(r!=EXCLUDE_REG) {
fe807a8a 6434 if (1) { // !dops[i].likely) {
57871462 6435 // Will not dirty if likely branch is not taken
cf95b4f0 6436 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) temp_will_dirty|=1<<r;
6437 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) temp_will_dirty|=1<<r;
6438 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) temp_will_dirty|=1<<r;
6439 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) temp_will_dirty|=1<<r;
57871462 6440 if((branch_regs[i].regmap[r]&63)>33) temp_will_dirty&=~(1<<r);
6441 if(branch_regs[i].regmap[r]==0) temp_will_dirty&=~(1<<r);
6442 if(branch_regs[i].regmap[r]==CCREG) temp_will_dirty|=1<<r;
cf95b4f0 6443 //if((regs[i].regmap[r]&63)==dops[i].rt1) temp_will_dirty|=1<<r;
6444 //if((regs[i].regmap[r]&63)==dops[i].rt2) temp_will_dirty|=1<<r;
6445 if((regs[i].regmap[r]&63)==dops[i+1].rt1) temp_will_dirty|=1<<r;
6446 if((regs[i].regmap[r]&63)==dops[i+1].rt2) temp_will_dirty|=1<<r;
57871462 6447 if((regs[i].regmap[r]&63)>33) temp_will_dirty&=~(1<<r);
6448 if(regs[i].regmap[r]<=0) temp_will_dirty&=~(1<<r);
6449 if(regs[i].regmap[r]==CCREG) temp_will_dirty|=1<<r;
6450 }
6451 }
6452 }
6453 }
6454 // Merge in delay slot (wont dirty)
6455 for(r=0;r<HOST_REGS;r++) {
6456 if(r!=EXCLUDE_REG) {
cf95b4f0 6457 if((regs[i].regmap[r]&63)==dops[i].rt1) temp_wont_dirty|=1<<r;
6458 if((regs[i].regmap[r]&63)==dops[i].rt2) temp_wont_dirty|=1<<r;
6459 if((regs[i].regmap[r]&63)==dops[i+1].rt1) temp_wont_dirty|=1<<r;
6460 if((regs[i].regmap[r]&63)==dops[i+1].rt2) temp_wont_dirty|=1<<r;
57871462 6461 if(regs[i].regmap[r]==CCREG) temp_wont_dirty|=1<<r;
cf95b4f0 6462 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) temp_wont_dirty|=1<<r;
6463 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) temp_wont_dirty|=1<<r;
6464 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) temp_wont_dirty|=1<<r;
6465 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) temp_wont_dirty|=1<<r;
57871462 6466 if(branch_regs[i].regmap[r]==CCREG) temp_wont_dirty|=1<<r;
6467 }
6468 }
6469 // Deal with changed mappings
6470 if(i<iend) {
6471 for(r=0;r<HOST_REGS;r++) {
6472 if(r!=EXCLUDE_REG) {
6473 if(regs[i].regmap[r]!=regmap_pre[i][r]) {
6474 temp_will_dirty&=~(1<<r);
6475 temp_wont_dirty&=~(1<<r);
6476 if((regmap_pre[i][r]&63)>0 && (regmap_pre[i][r]&63)<34) {
6477 temp_will_dirty|=((unneeded_reg[i]>>(regmap_pre[i][r]&63))&1)<<r;
6478 temp_wont_dirty|=((unneeded_reg[i]>>(regmap_pre[i][r]&63))&1)<<r;
6479 } else {
6480 temp_will_dirty|=1<<r;
6481 temp_wont_dirty|=1<<r;
6482 }
6483 }
6484 }
6485 }
6486 }
6487 if(wr) {
6488 will_dirty[i]=temp_will_dirty;
6489 wont_dirty[i]=temp_wont_dirty;
6490 clean_registers((ba[i]-start)>>2,i-1,0);
6491 }else{
6492 // Limit recursion. It can take an excessive amount
6493 // of time if there are a lot of nested loops.
6494 will_dirty[(ba[i]-start)>>2]=0;
6495 wont_dirty[(ba[i]-start)>>2]=-1;
6496 }
6497 }
6498 /*else*/ if(1)
6499 {
fe807a8a 6500 if (dops[i].is_ujump)
57871462 6501 {
6502 // Unconditional branch
6503 will_dirty_i=0;
6504 wont_dirty_i=0;
6505 //if(ba[i]>start+i*4) { // Disable recursion (for debugging)
6506 for(r=0;r<HOST_REGS;r++) {
6507 if(r!=EXCLUDE_REG) {
6508 if(branch_regs[i].regmap[r]==regs[(ba[i]-start)>>2].regmap_entry[r]) {
6509 will_dirty_i|=will_dirty[(ba[i]-start)>>2]&(1<<r);
6510 wont_dirty_i|=wont_dirty[(ba[i]-start)>>2]&(1<<r);
6511 }
e3234ecf 6512 if(branch_regs[i].regmap[r]>=0) {
6513 will_dirty_i|=((unneeded_reg[(ba[i]-start)>>2]>>(branch_regs[i].regmap[r]&63))&1)<<r;
6514 wont_dirty_i|=((unneeded_reg[(ba[i]-start)>>2]>>(branch_regs[i].regmap[r]&63))&1)<<r;
6515 }
57871462 6516 }
6517 }
6518 //}
6519 // Merge in delay slot
6520 for(r=0;r<HOST_REGS;r++) {
6521 if(r!=EXCLUDE_REG) {
cf95b4f0 6522 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6523 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6524 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6525 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6526 if((branch_regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6527 if(branch_regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6528 if(branch_regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
cf95b4f0 6529 if((regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6530 if((regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6531 if((regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6532 if((regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6533 if((regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6534 if(regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6535 if(regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
6536 }
6537 }
6538 } else {
6539 // Conditional branch
6540 will_dirty_i=will_dirty_next;
6541 wont_dirty_i=wont_dirty_next;
6542 //if(ba[i]>start+i*4) { // Disable recursion (for debugging)
6543 for(r=0;r<HOST_REGS;r++) {
6544 if(r!=EXCLUDE_REG) {
e3234ecf 6545 signed char target_reg=branch_regs[i].regmap[r];
6546 if(target_reg==regs[(ba[i]-start)>>2].regmap_entry[r]) {
57871462 6547 will_dirty_i&=will_dirty[(ba[i]-start)>>2]&(1<<r);
6548 wont_dirty_i|=wont_dirty[(ba[i]-start)>>2]&(1<<r);
6549 }
e3234ecf 6550 else if(target_reg>=0) {
6551 will_dirty_i&=((unneeded_reg[(ba[i]-start)>>2]>>(target_reg&63))&1)<<r;
6552 wont_dirty_i|=((unneeded_reg[(ba[i]-start)>>2]>>(target_reg&63))&1)<<r;
57871462 6553 }
57871462 6554 }
6555 }
6556 //}
6557 // Merge in delay slot
6558 for(r=0;r<HOST_REGS;r++) {
6559 if(r!=EXCLUDE_REG) {
fe807a8a 6560 if (1) { // !dops[i].likely) {
57871462 6561 // Might not dirty if likely branch is not taken
cf95b4f0 6562 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6563 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6564 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6565 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6566 if((branch_regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6567 if(branch_regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6568 if(branch_regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
cf95b4f0 6569 //if((regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6570 //if((regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
6571 if((regs[i].regmap[r]&63)==dops[i+1].rt1) will_dirty_i|=1<<r;
6572 if((regs[i].regmap[r]&63)==dops[i+1].rt2) will_dirty_i|=1<<r;
57871462 6573 if((regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6574 if(regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6575 if(regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
6576 }
6577 }
6578 }
6579 }
e3234ecf 6580 // Merge in delay slot (won't dirty)
57871462 6581 for(r=0;r<HOST_REGS;r++) {
6582 if(r!=EXCLUDE_REG) {
cf95b4f0 6583 if((regs[i].regmap[r]&63)==dops[i].rt1) wont_dirty_i|=1<<r;
6584 if((regs[i].regmap[r]&63)==dops[i].rt2) wont_dirty_i|=1<<r;
6585 if((regs[i].regmap[r]&63)==dops[i+1].rt1) wont_dirty_i|=1<<r;
6586 if((regs[i].regmap[r]&63)==dops[i+1].rt2) wont_dirty_i|=1<<r;
57871462 6587 if(regs[i].regmap[r]==CCREG) wont_dirty_i|=1<<r;
cf95b4f0 6588 if((branch_regs[i].regmap[r]&63)==dops[i].rt1) wont_dirty_i|=1<<r;
6589 if((branch_regs[i].regmap[r]&63)==dops[i].rt2) wont_dirty_i|=1<<r;
6590 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt1) wont_dirty_i|=1<<r;
6591 if((branch_regs[i].regmap[r]&63)==dops[i+1].rt2) wont_dirty_i|=1<<r;
57871462 6592 if(branch_regs[i].regmap[r]==CCREG) wont_dirty_i|=1<<r;
6593 }
6594 }
6595 if(wr) {
6596 #ifndef DESTRUCTIVE_WRITEBACK
6597 branch_regs[i].dirty&=wont_dirty_i;
6598 #endif
6599 branch_regs[i].dirty|=will_dirty_i;
6600 }
6601 }
6602 }
6603 }
cf95b4f0 6604 else if(dops[i].itype==SYSCALL||dops[i].itype==HLECALL||dops[i].itype==INTCALL)
57871462 6605 {
6606 // SYSCALL instruction (software interrupt)
6607 will_dirty_i=0;
6608 wont_dirty_i=0;
6609 }
cf95b4f0 6610 else if(dops[i].itype==COP0 && (source[i]&0x3f)==0x18)
57871462 6611 {
6612 // ERET instruction (return from interrupt)
6613 will_dirty_i=0;
6614 wont_dirty_i=0;
6615 }
6616 will_dirty_next=will_dirty_i;
6617 wont_dirty_next=wont_dirty_i;
6618 for(r=0;r<HOST_REGS;r++) {
6619 if(r!=EXCLUDE_REG) {
cf95b4f0 6620 if((regs[i].regmap[r]&63)==dops[i].rt1) will_dirty_i|=1<<r;
6621 if((regs[i].regmap[r]&63)==dops[i].rt2) will_dirty_i|=1<<r;
57871462 6622 if((regs[i].regmap[r]&63)>33) will_dirty_i&=~(1<<r);
6623 if(regs[i].regmap[r]<=0) will_dirty_i&=~(1<<r);
6624 if(regs[i].regmap[r]==CCREG) will_dirty_i|=1<<r;
cf95b4f0 6625 if((regs[i].regmap[r]&63)==dops[i].rt1) wont_dirty_i|=1<<r;
6626 if((regs[i].regmap[r]&63)==dops[i].rt2) wont_dirty_i|=1<<r;
57871462 6627 if(regs[i].regmap[r]==CCREG) wont_dirty_i|=1<<r;
6628 if(i>istart) {
fe807a8a 6629 if (!dops[i].is_jump)
57871462 6630 {
6631 // Don't store a register immediately after writing it,
6632 // may prevent dual-issue.
cf95b4f0 6633 if((regs[i].regmap[r]&63)==dops[i-1].rt1) wont_dirty_i|=1<<r;
6634 if((regs[i].regmap[r]&63)==dops[i-1].rt2) wont_dirty_i|=1<<r;
57871462 6635 }
6636 }
6637 }
6638 }
6639 // Save it
6640 will_dirty[i]=will_dirty_i;
6641 wont_dirty[i]=wont_dirty_i;
6642 // Mark registers that won't be dirtied as not dirty
6643 if(wr) {
57871462 6644 regs[i].dirty|=will_dirty_i;
6645 #ifndef DESTRUCTIVE_WRITEBACK
6646 regs[i].dirty&=wont_dirty_i;
fe807a8a 6647 if(dops[i].is_jump)
57871462 6648 {
fe807a8a 6649 if (i < iend-1 && !dops[i].is_ujump) {
57871462 6650 for(r=0;r<HOST_REGS;r++) {
6651 if(r!=EXCLUDE_REG) {
6652 if(regs[i].regmap[r]==regmap_pre[i+2][r]) {
6653 regs[i+2].wasdirty&=wont_dirty_i|~(1<<r);
581335b0 6654 }else {/*printf("i: %x (%d) mismatch(+2): %d\n",start+i*4,i,r);assert(!((wont_dirty_i>>r)&1));*/}
57871462 6655 }
6656 }
6657 }
6658 }
6659 else
6660 {
6661 if(i<iend) {
6662 for(r=0;r<HOST_REGS;r++) {
6663 if(r!=EXCLUDE_REG) {
6664 if(regs[i].regmap[r]==regmap_pre[i+1][r]) {
6665 regs[i+1].wasdirty&=wont_dirty_i|~(1<<r);
581335b0 6666 }else {/*printf("i: %x (%d) mismatch(+1): %d\n",start+i*4,i,r);assert(!((wont_dirty_i>>r)&1));*/}
57871462 6667 }
6668 }
6669 }
6670 }
6671 #endif
6672 //}
6673 }
6674 // Deal with changed mappings
6675 temp_will_dirty=will_dirty_i;
6676 temp_wont_dirty=wont_dirty_i;
6677 for(r=0;r<HOST_REGS;r++) {
6678 if(r!=EXCLUDE_REG) {
6679 int nr;
6680 if(regs[i].regmap[r]==regmap_pre[i][r]) {
6681 if(wr) {
6682 #ifndef DESTRUCTIVE_WRITEBACK
6683 regs[i].wasdirty&=wont_dirty_i|~(1<<r);
6684 #endif
6685 regs[i].wasdirty|=will_dirty_i&(1<<r);
6686 }
6687 }
f776eb14 6688 else if(regmap_pre[i][r]>=0&&(nr=get_reg(regs[i].regmap,regmap_pre[i][r]))>=0) {
57871462 6689 // Register moved to a different register
6690 will_dirty_i&=~(1<<r);
6691 wont_dirty_i&=~(1<<r);
6692 will_dirty_i|=((temp_will_dirty>>nr)&1)<<r;
6693 wont_dirty_i|=((temp_wont_dirty>>nr)&1)<<r;
6694 if(wr) {
6695 #ifndef DESTRUCTIVE_WRITEBACK
6696 regs[i].wasdirty&=wont_dirty_i|~(1<<r);
6697 #endif
6698 regs[i].wasdirty|=will_dirty_i&(1<<r);
6699 }
6700 }
6701 else {
6702 will_dirty_i&=~(1<<r);
6703 wont_dirty_i&=~(1<<r);
6704 if((regmap_pre[i][r]&63)>0 && (regmap_pre[i][r]&63)<34) {
6705 will_dirty_i|=((unneeded_reg[i]>>(regmap_pre[i][r]&63))&1)<<r;
6706 wont_dirty_i|=((unneeded_reg[i]>>(regmap_pre[i][r]&63))&1)<<r;
6707 } else {
6708 wont_dirty_i|=1<<r;
581335b0 6709 /*printf("i: %x (%d) mismatch: %d\n",start+i*4,i,r);assert(!((will_dirty>>r)&1));*/
57871462 6710 }
6711 }
6712 }
6713 }
6714 }
6715}
6716
4600ba03 6717#ifdef DISASM
57871462 6718 /* disassembly */
6719void disassemble_inst(int i)
6720{
cf95b4f0 6721 if (dops[i].bt) printf("*"); else printf(" ");
6722 switch(dops[i].itype) {
57871462 6723 case UJUMP:
6724 printf (" %x: %s %8x\n",start+i*4,insn[i],ba[i]);break;
6725 case CJUMP:
cf95b4f0 6726 printf (" %x: %s r%d,r%d,%8x\n",start+i*4,insn[i],dops[i].rs1,dops[i].rs2,i?start+i*4+4+((signed int)((unsigned int)source[i]<<16)>>14):*ba);break;
57871462 6727 case SJUMP:
cf95b4f0 6728 printf (" %x: %s r%d,%8x\n",start+i*4,insn[i],dops[i].rs1,start+i*4+4+((signed int)((unsigned int)source[i]<<16)>>14));break;
57871462 6729 case RJUMP:
cf95b4f0 6730 if (dops[i].opcode==0x9&&dops[i].rt1!=31)
6731 printf (" %x: %s r%d,r%d\n",start+i*4,insn[i],dops[i].rt1,dops[i].rs1);
5067f341 6732 else
cf95b4f0 6733 printf (" %x: %s r%d\n",start+i*4,insn[i],dops[i].rs1);
5067f341 6734 break;
57871462 6735 case SPAN:
cf95b4f0 6736 printf (" %x: %s (pagespan) r%d,r%d,%8x\n",start+i*4,insn[i],dops[i].rs1,dops[i].rs2,ba[i]);break;
57871462 6737 case IMM16:
cf95b4f0 6738 if(dops[i].opcode==0xf) //LUI
6739 printf (" %x: %s r%d,%4x0000\n",start+i*4,insn[i],dops[i].rt1,imm[i]&0xffff);
57871462 6740 else
cf95b4f0 6741 printf (" %x: %s r%d,r%d,%d\n",start+i*4,insn[i],dops[i].rt1,dops[i].rs1,imm[i]);
57871462 6742 break;
6743 case LOAD:
6744 case LOADLR:
cf95b4f0 6745 printf (" %x: %s r%d,r%d+%x\n",start+i*4,insn[i],dops[i].rt1,dops[i].rs1,imm[i]);
57871462 6746 break;
6747 case STORE:
6748 case STORELR:
cf95b4f0 6749 printf (" %x: %s r%d,r%d+%x\n",start+i*4,insn[i],dops[i].rs2,dops[i].rs1,imm[i]);
57871462 6750 break;
6751 case ALU:
6752 case SHIFT:
cf95b4f0 6753 printf (" %x: %s r%d,r%d,r%d\n",start+i*4,insn[i],dops[i].rt1,dops[i].rs1,dops[i].rs2);
57871462 6754 break;
6755 case MULTDIV:
cf95b4f0 6756 printf (" %x: %s r%d,r%d\n",start+i*4,insn[i],dops[i].rs1,dops[i].rs2);
57871462 6757 break;
6758 case SHIFTIMM:
cf95b4f0 6759 printf (" %x: %s r%d,r%d,%d\n",start+i*4,insn[i],dops[i].rt1,dops[i].rs1,imm[i]);
57871462 6760 break;
6761 case MOV:
cf95b4f0 6762 if((dops[i].opcode2&0x1d)==0x10)
6763 printf (" %x: %s r%d\n",start+i*4,insn[i],dops[i].rt1);
6764 else if((dops[i].opcode2&0x1d)==0x11)
6765 printf (" %x: %s r%d\n",start+i*4,insn[i],dops[i].rs1);
57871462 6766 else
6767 printf (" %x: %s\n",start+i*4,insn[i]);
6768 break;
6769 case COP0:
cf95b4f0 6770 if(dops[i].opcode2==0)
6771 printf (" %x: %s r%d,cpr0[%d]\n",start+i*4,insn[i],dops[i].rt1,(source[i]>>11)&0x1f); // MFC0
6772 else if(dops[i].opcode2==4)
6773 printf (" %x: %s r%d,cpr0[%d]\n",start+i*4,insn[i],dops[i].rs1,(source[i]>>11)&0x1f); // MTC0
57871462 6774 else printf (" %x: %s\n",start+i*4,insn[i]);
6775 break;
6776 case COP1:
cf95b4f0 6777 if(dops[i].opcode2<3)
6778 printf (" %x: %s r%d,cpr1[%d]\n",start+i*4,insn[i],dops[i].rt1,(source[i]>>11)&0x1f); // MFC1
6779 else if(dops[i].opcode2>3)
6780 printf (" %x: %s r%d,cpr1[%d]\n",start+i*4,insn[i],dops[i].rs1,(source[i]>>11)&0x1f); // MTC1
57871462 6781 else printf (" %x: %s\n",start+i*4,insn[i]);
6782 break;
b9b61529 6783 case COP2:
cf95b4f0 6784 if(dops[i].opcode2<3)
6785 printf (" %x: %s r%d,cpr2[%d]\n",start+i*4,insn[i],dops[i].rt1,(source[i]>>11)&0x1f); // MFC2
6786 else if(dops[i].opcode2>3)
6787 printf (" %x: %s r%d,cpr2[%d]\n",start+i*4,insn[i],dops[i].rs1,(source[i]>>11)&0x1f); // MTC2
b9b61529 6788 else printf (" %x: %s\n",start+i*4,insn[i]);
6789 break;
57871462 6790 case C1LS:
cf95b4f0 6791 printf (" %x: %s cpr1[%d],r%d+%x\n",start+i*4,insn[i],(source[i]>>16)&0x1f,dops[i].rs1,imm[i]);
57871462 6792 break;
b9b61529 6793 case C2LS:
cf95b4f0 6794 printf (" %x: %s cpr2[%d],r%d+%x\n",start+i*4,insn[i],(source[i]>>16)&0x1f,dops[i].rs1,imm[i]);
b9b61529 6795 break;
1e973cb0 6796 case INTCALL:
6797 printf (" %x: %s (INTCALL)\n",start+i*4,insn[i]);
6798 break;
57871462 6799 default:
6800 //printf (" %s %8x\n",insn[i],source[i]);
6801 printf (" %x: %s\n",start+i*4,insn[i]);
6802 }
6803}
4600ba03 6804#else
6805static void disassemble_inst(int i) {}
6806#endif // DISASM
57871462 6807
d848b60a 6808#define DRC_TEST_VAL 0x74657374
6809
be516ebe 6810static void new_dynarec_test(void)
d848b60a 6811{
be516ebe 6812 int (*testfunc)(void);
d148d265 6813 void *beginning;
be516ebe 6814 int ret[2];
6815 size_t i;
d148d265 6816
687b4580 6817 // check structure linkage
7c3a5182 6818 if ((u_char *)rcnts - (u_char *)&psxRegs != sizeof(psxRegs))
687b4580 6819 {
7c3a5182 6820 SysPrintf("linkage_arm* miscompilation/breakage detected.\n");
687b4580 6821 }
6822
761fdd0a 6823 SysPrintf("testing if we can run recompiled code @%p...\n", out);
be516ebe 6824 ((volatile u_int *)out)[0]++; // make cache dirty
6825
6826 for (i = 0; i < ARRAY_SIZE(ret); i++) {
2a014d73 6827 out = ndrc->translation_cache;
be516ebe 6828 beginning = start_block();
6829 emit_movimm(DRC_TEST_VAL + i, 0); // test
6830 emit_ret();
6831 literal_pool(0);
6832 end_block(beginning);
6833 testfunc = beginning;
6834 ret[i] = testfunc();
6835 }
6836
6837 if (ret[0] == DRC_TEST_VAL && ret[1] == DRC_TEST_VAL + 1)
d848b60a 6838 SysPrintf("test passed.\n");
6839 else
be516ebe 6840 SysPrintf("test failed, will likely crash soon (r=%08x %08x)\n", ret[0], ret[1]);
2a014d73 6841 out = ndrc->translation_cache;
d848b60a 6842}
6843
dc990066 6844// clear the state completely, instead of just marking
6845// things invalid like invalidate_all_pages() does
919981d0 6846void new_dynarec_clear_full(void)
57871462 6847{
57871462 6848 int n;
2a014d73 6849 out = ndrc->translation_cache;
35775df7 6850 memset(invalid_code,1,sizeof(invalid_code));
6851 memset(hash_table,0xff,sizeof(hash_table));
57871462 6852 memset(mini_ht,-1,sizeof(mini_ht));
6853 memset(restore_candidate,0,sizeof(restore_candidate));
dc990066 6854 memset(shadow,0,sizeof(shadow));
57871462 6855 copy=shadow;
6856 expirep=16384; // Expiry pointer, +2 blocks
6857 pending_exception=0;
6858 literalcount=0;
57871462 6859 stop_after_jal=0;
9be4ba64 6860 inv_code_start=inv_code_end=~0;
7f94b097 6861 hack_addr=0;
39b71d9a 6862 f1_hack=0;
57871462 6863 // TLB
dc990066 6864 for(n=0;n<4096;n++) ll_clear(jump_in+n);
6865 for(n=0;n<4096;n++) ll_clear(jump_out+n);
6866 for(n=0;n<4096;n++) ll_clear(jump_dirty+n);
32631e6a 6867
6868 cycle_multiplier_old = cycle_multiplier;
6869 new_dynarec_hacks_old = new_dynarec_hacks;
dc990066 6870}
6871
919981d0 6872void new_dynarec_init(void)
dc990066 6873{
66ea165f 6874 SysPrintf("Init new dynarec, ndrc size %x\n", (int)sizeof(*ndrc));
1e212a25 6875
0aeb0cb9 6876#ifdef _3DS
6877 check_rosalina();
6878#endif
2a014d73 6879#ifdef BASE_ADDR_DYNAMIC
1e212a25 6880 #ifdef VITA
0aeb0cb9 6881 sceBlock = getVMBlock(); //sceKernelAllocMemBlockForVM("code", sizeof(*ndrc));
66ea165f 6882 if (sceBlock <= 0)
6883 SysPrintf("sceKernelAllocMemBlockForVM failed: %x\n", sceBlock);
2a014d73 6884 int ret = sceKernelGetMemBlockBase(sceBlock, (void **)&ndrc);
1e212a25 6885 if (ret < 0)
66ea165f 6886 SysPrintf("sceKernelGetMemBlockBase failed: %x\n", ret);
0aeb0cb9 6887 sceKernelOpenVMDomain();
6888 sceClibPrintf("translation_cache = 0x%08lx\n ", (long)ndrc->translation_cache);
6889 #elif defined(_MSC_VER)
6890 ndrc = VirtualAlloc(NULL, sizeof(*ndrc), MEM_COMMIT | MEM_RESERVE,
6891 PAGE_EXECUTE_READWRITE);
1e212a25 6892 #else
2a014d73 6893 uintptr_t desired_addr = 0;
6894 #ifdef __ELF__
6895 extern char _end;
6896 desired_addr = ((uintptr_t)&_end + 0xffffff) & ~0xffffffl;
6897 #endif
6898 ndrc = mmap((void *)desired_addr, sizeof(*ndrc),
1e212a25 6899 PROT_READ | PROT_WRITE | PROT_EXEC,
6900 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
2a014d73 6901 if (ndrc == MAP_FAILED) {
d848b60a 6902 SysPrintf("mmap() failed: %s\n", strerror(errno));
1e212a25 6903 abort();
d848b60a 6904 }
1e212a25 6905 #endif
6906#else
6907 #ifndef NO_WRITE_EXEC
bdeade46 6908 // not all systems allow execute in data segment by default
761fdd0a 6909 // size must be 4K aligned for 3DS?
6910 if (mprotect(ndrc, sizeof(*ndrc),
2a014d73 6911 PROT_READ | PROT_WRITE | PROT_EXEC) != 0)
d848b60a 6912 SysPrintf("mprotect() failed: %s\n", strerror(errno));
1e212a25 6913 #endif
dc990066 6914#endif
2a014d73 6915 out = ndrc->translation_cache;
2573466a 6916 cycle_multiplier=200;
dc990066 6917 new_dynarec_clear_full();
6918#ifdef HOST_IMM8
6919 // Copy this into local area so we don't have to put it in every literal pool
6920 invc_ptr=invalid_code;
6921#endif
57871462 6922 arch_init();
d848b60a 6923 new_dynarec_test();
01d26796 6924 ram_offset=(uintptr_t)rdram-0x80000000;
b105cf4f 6925 if (ram_offset!=0)
c43b5311 6926 SysPrintf("warning: RAM is not directly mapped, performance will suffer\n");
57871462 6927}
6928
919981d0 6929void new_dynarec_cleanup(void)
57871462 6930{
6931 int n;
2a014d73 6932#ifdef BASE_ADDR_DYNAMIC
1e212a25 6933 #ifdef VITA
66ea165f 6934 // sceBlock is managed by retroarch's bootstrap code
9c67c98f 6935 //sceKernelFreeMemBlock(sceBlock);
6936 //sceBlock = -1;
1e212a25 6937 #else
2a014d73 6938 if (munmap(ndrc, sizeof(*ndrc)) < 0)
1e212a25 6939 SysPrintf("munmap() failed\n");
bdeade46 6940 #endif
1e212a25 6941#endif
57871462 6942 for(n=0;n<4096;n++) ll_clear(jump_in+n);
6943 for(n=0;n<4096;n++) ll_clear(jump_out+n);
6944 for(n=0;n<4096;n++) ll_clear(jump_dirty+n);
6945 #ifdef ROM_COPY
c43b5311 6946 if (munmap (ROM_COPY, 67108864) < 0) {SysPrintf("munmap() failed\n");}
57871462 6947 #endif
6948}
6949
03f55e6b 6950static u_int *get_source_start(u_int addr, u_int *limit)
57871462 6951{
03f55e6b 6952 if (addr < 0x00200000 ||
a3203cf4 6953 (0xa0000000 <= addr && addr < 0xa0200000))
6954 {
03f55e6b 6955 // used for BIOS calls mostly?
6956 *limit = (addr&0xa0000000)|0x00200000;
01d26796 6957 return (u_int *)(rdram + (addr&0x1fffff));
03f55e6b 6958 }
6959 else if (!Config.HLE && (
6960 /* (0x9fc00000 <= addr && addr < 0x9fc80000) ||*/
a3203cf4 6961 (0xbfc00000 <= addr && addr < 0xbfc80000)))
6962 {
6963 // BIOS. The multiplier should be much higher as it's uncached 8bit mem,
6964 // but timings in PCSX are too tied to the interpreter's BIAS
d62c125a 6965 if (!HACK_ENABLED(NDHACK_OVERRIDE_CYCLE_M))
24058131 6966 cycle_multiplier_active = 200;
a3203cf4 6967
03f55e6b 6968 *limit = (addr & 0xfff00000) | 0x80000;
01d26796 6969 return (u_int *)((u_char *)psxR + (addr&0x7ffff));
03f55e6b 6970 }
6971 else if (addr >= 0x80000000 && addr < 0x80000000+RAM_SIZE) {
6972 *limit = (addr & 0x80600000) + 0x00200000;
01d26796 6973 return (u_int *)(rdram + (addr&0x1fffff));
03f55e6b 6974 }
581335b0 6975 return NULL;
03f55e6b 6976}
6977
6978static u_int scan_for_ret(u_int addr)
6979{
6980 u_int limit = 0;
6981 u_int *mem;
6982
6983 mem = get_source_start(addr, &limit);
6984 if (mem == NULL)
6985 return addr;
6986
6987 if (limit > addr + 0x1000)
6988 limit = addr + 0x1000;
6989 for (; addr < limit; addr += 4, mem++) {
6990 if (*mem == 0x03e00008) // jr $ra
6991 return addr + 8;
57871462 6992 }
581335b0 6993 return addr;
03f55e6b 6994}
6995
6996struct savestate_block {
6997 uint32_t addr;
6998 uint32_t regflags;
6999};
7000
7001static int addr_cmp(const void *p1_, const void *p2_)
7002{
7003 const struct savestate_block *p1 = p1_, *p2 = p2_;
7004 return p1->addr - p2->addr;
7005}
7006
7007int new_dynarec_save_blocks(void *save, int size)
7008{
7009 struct savestate_block *blocks = save;
7010 int maxcount = size / sizeof(blocks[0]);
7011 struct savestate_block tmp_blocks[1024];
7012 struct ll_entry *head;
7013 int p, s, d, o, bcnt;
7014 u_int addr;
7015
7016 o = 0;
b14b6a8f 7017 for (p = 0; p < ARRAY_SIZE(jump_in); p++) {
03f55e6b 7018 bcnt = 0;
7019 for (head = jump_in[p]; head != NULL; head = head->next) {
7020 tmp_blocks[bcnt].addr = head->vaddr;
7021 tmp_blocks[bcnt].regflags = head->reg_sv_flags;
7022 bcnt++;
7023 }
7024 if (bcnt < 1)
7025 continue;
7026 qsort(tmp_blocks, bcnt, sizeof(tmp_blocks[0]), addr_cmp);
7027
7028 addr = tmp_blocks[0].addr;
7029 for (s = d = 0; s < bcnt; s++) {
7030 if (tmp_blocks[s].addr < addr)
7031 continue;
7032 if (d == 0 || tmp_blocks[d-1].addr != tmp_blocks[s].addr)
7033 tmp_blocks[d++] = tmp_blocks[s];
7034 addr = scan_for_ret(tmp_blocks[s].addr);
7035 }
7036
7037 if (o + d > maxcount)
7038 d = maxcount - o;
7039 memcpy(&blocks[o], tmp_blocks, d * sizeof(blocks[0]));
7040 o += d;
7041 }
7042
7043 return o * sizeof(blocks[0]);
7044}
7045
7046void new_dynarec_load_blocks(const void *save, int size)
7047{
7048 const struct savestate_block *blocks = save;
7049 int count = size / sizeof(blocks[0]);
7050 u_int regs_save[32];
7051 uint32_t f;
7052 int i, b;
7053
7054 get_addr(psxRegs.pc);
7055
7056 // change GPRs for speculation to at least partially work..
7057 memcpy(regs_save, &psxRegs.GPR, sizeof(regs_save));
7058 for (i = 1; i < 32; i++)
7059 psxRegs.GPR.r[i] = 0x80000000;
7060
7061 for (b = 0; b < count; b++) {
7062 for (f = blocks[b].regflags, i = 0; f; f >>= 1, i++) {
7063 if (f & 1)
7064 psxRegs.GPR.r[i] = 0x1f800000;
7065 }
7066
7067 get_addr(blocks[b].addr);
7068
7069 for (f = blocks[b].regflags, i = 0; f; f >>= 1, i++) {
7070 if (f & 1)
7071 psxRegs.GPR.r[i] = 0x80000000;
7072 }
7073 }
7074
7075 memcpy(&psxRegs.GPR, regs_save, sizeof(regs_save));
7076}
7077
7f94b097 7078static int apply_hacks(void)
24058131 7079{
7080 int i;
7081 if (HACK_ENABLED(NDHACK_NO_COMPAT_HACKS))
7f94b097 7082 return 0;
24058131 7083 /* special hack(s) */
7084 for (i = 0; i < slen - 4; i++)
7085 {
7086 // lui a4, 0xf200; jal <rcnt_read>; addu a0, 2; slti v0, 28224
7087 if (source[i] == 0x3c04f200 && dops[i+1].itype == UJUMP
7088 && source[i+2] == 0x34840002 && dops[i+3].opcode == 0x0a
7089 && imm[i+3] == 0x6e40 && dops[i+3].rs1 == 2)
7090 {
7091 SysPrintf("PE2 hack @%08x\n", start + (i+3)*4);
7092 dops[i + 3].itype = NOP;
7093 }
7094 }
7095 i = slen;
7096 if (i > 10 && source[i-1] == 0 && source[i-2] == 0x03e00008
7097 && source[i-4] == 0x8fbf0018 && source[i-6] == 0x00c0f809
7098 && dops[i-7].itype == STORE)
7099 {
7100 i = i-8;
7101 if (dops[i].itype == IMM16)
7102 i--;
7103 // swl r2, 15(r6); swr r2, 12(r6); sw r6, *; jalr r6
7104 if (dops[i].itype == STORELR && dops[i].rs1 == 6
7105 && dops[i-1].itype == STORELR && dops[i-1].rs1 == 6)
7106 {
7f94b097 7107 SysPrintf("F1 hack from %08x, old dst %08x\n", start, hack_addr);
7108 f1_hack = 1;
7109 return 1;
24058131 7110 }
7111 }
7f94b097 7112 return 0;
24058131 7113}
7114
3968e69e 7115int new_recompile_block(u_int addr)
03f55e6b 7116{
7117 u_int pagelimit = 0;
7118 u_int state_rflags = 0;
7119 int i;
7120
1a4301c4 7121 assem_debug("NOTCOMPILED: addr = %x -> %p\n", addr, out);
57871462 7122 //printf("TRACE: count=%d next=%d (compile %x)\n",Count,next_interupt,addr);
9f51b4b9 7123 //if(debug)
57871462 7124 //printf("fpu mapping=%x enabled=%x\n",(Status & 0x04000000)>>26,(Status & 0x20000000)>>29);
03f55e6b 7125
7126 // this is just for speculation
7127 for (i = 1; i < 32; i++) {
7128 if ((psxRegs.GPR.r[i] & 0xffff0000) == 0x1f800000)
7129 state_rflags |= 1 << i;
7130 }
7131
57871462 7132 start = (u_int)addr&~3;
7c3a5182 7133 //assert(((u_int)addr&1)==0); // start-in-delay-slot flag
2f546f9a 7134 new_dynarec_did_compile=1;
9ad4d757 7135 if (Config.HLE && start == 0x80001000) // hlecall
560e4a12 7136 {
7139f3c8 7137 // XXX: is this enough? Maybe check hleSoftCall?
d148d265 7138 void *beginning=start_block();
7139f3c8 7139 u_int page=get_page(start);
d148d265 7140
7139f3c8 7141 invalid_code[start>>12]=0;
7142 emit_movimm(start,0);
643aeae3 7143 emit_writeword(0,&pcaddr);
2a014d73 7144 emit_far_jump(new_dyna_leave);
15776b68 7145 literal_pool(0);
d148d265 7146 end_block(beginning);
03f55e6b 7147 ll_add_flags(jump_in+page,start,state_rflags,(void *)beginning);
7139f3c8 7148 return 0;
7149 }
7f94b097 7150 else if (f1_hack && hack_addr == 0) {
39b71d9a 7151 void *beginning = start_block();
7152 u_int page = get_page(start);
7f94b097 7153 emit_movimm(start, 0);
7154 emit_writeword(0, &hack_addr);
39b71d9a 7155 emit_readword(&psxRegs.GPR.n.sp, 0);
7156 emit_readptr(&mem_rtab, 1);
7157 emit_shrimm(0, 12, 2);
7158 emit_readptr_dualindexedx_ptrlen(1, 2, 1);
7159 emit_addimm(0, 0x18, 0);
7160 emit_adds_ptr(1, 1, 1);
7161 emit_ldr_dualindexed(1, 0, 0);
7162 emit_writeword(0, &psxRegs.GPR.r[26]); // lw k0, 0x18(sp)
7163 emit_far_call(get_addr_ht);
7164 emit_jmpreg(0); // jr k0
7165 literal_pool(0);
7166 end_block(beginning);
7167
7168 ll_add_flags(jump_in + page, start, state_rflags, beginning);
7169 SysPrintf("F1 hack to %08x\n", start);
39b71d9a 7170 return 0;
7171 }
03f55e6b 7172
24058131 7173 cycle_multiplier_active = cycle_multiplier_override && cycle_multiplier == CYCLE_MULT_DEFAULT
7174 ? cycle_multiplier_override : cycle_multiplier;
7175
03f55e6b 7176 source = get_source_start(start, &pagelimit);
7177 if (source == NULL) {
7178 SysPrintf("Compile at bogus memory address: %08x\n", addr);
7c3a5182 7179 abort();
57871462 7180 }
7181
7182 /* Pass 1: disassemble */
7183 /* Pass 2: register dependencies, branch targets */
7184 /* Pass 3: register allocation */
7185 /* Pass 4: branch dependencies */
7186 /* Pass 5: pre-alloc */
7187 /* Pass 6: optimize clean/dirty state */
7188 /* Pass 7: flag 32-bit registers */
7189 /* Pass 8: assembly */
7190 /* Pass 9: linker */
7191 /* Pass 10: garbage collection / free memory */
7192
03f55e6b 7193 int j;
57871462 7194 int done=0;
7195 unsigned int type,op,op2;
7196
7197 //printf("addr = %x source = %x %x\n", addr,source,source[0]);
9f51b4b9 7198
57871462 7199 /* Pass 1 disassembly */
7200
7ebfcedf 7201 for (i = 0; !done; i++)
7202 {
7203 memset(&dops[i], 0, sizeof(dops[i]));
cf95b4f0 7204 op2=0;
e1190b87 7205 minimum_free_regs[i]=0;
cf95b4f0 7206 dops[i].opcode=op=source[i]>>26;
57871462 7207 switch(op)
7208 {
7209 case 0x00: strcpy(insn[i],"special"); type=NI;
7210 op2=source[i]&0x3f;
7211 switch(op2)
7212 {
7213 case 0x00: strcpy(insn[i],"SLL"); type=SHIFTIMM; break;
7214 case 0x02: strcpy(insn[i],"SRL"); type=SHIFTIMM; break;
7215 case 0x03: strcpy(insn[i],"SRA"); type=SHIFTIMM; break;
7216 case 0x04: strcpy(insn[i],"SLLV"); type=SHIFT; break;
7217 case 0x06: strcpy(insn[i],"SRLV"); type=SHIFT; break;
7218 case 0x07: strcpy(insn[i],"SRAV"); type=SHIFT; break;
7219 case 0x08: strcpy(insn[i],"JR"); type=RJUMP; break;
7220 case 0x09: strcpy(insn[i],"JALR"); type=RJUMP; break;
7221 case 0x0C: strcpy(insn[i],"SYSCALL"); type=SYSCALL; break;
d1150cd6 7222 case 0x0D: strcpy(insn[i],"BREAK"); type=SYSCALL; break;
57871462 7223 case 0x0F: strcpy(insn[i],"SYNC"); type=OTHER; break;
7224 case 0x10: strcpy(insn[i],"MFHI"); type=MOV; break;
7225 case 0x11: strcpy(insn[i],"MTHI"); type=MOV; break;
7226 case 0x12: strcpy(insn[i],"MFLO"); type=MOV; break;
7227 case 0x13: strcpy(insn[i],"MTLO"); type=MOV; break;
57871462 7228 case 0x18: strcpy(insn[i],"MULT"); type=MULTDIV; break;
7229 case 0x19: strcpy(insn[i],"MULTU"); type=MULTDIV; break;
7230 case 0x1A: strcpy(insn[i],"DIV"); type=MULTDIV; break;
7231 case 0x1B: strcpy(insn[i],"DIVU"); type=MULTDIV; break;
57871462 7232 case 0x20: strcpy(insn[i],"ADD"); type=ALU; break;
7233 case 0x21: strcpy(insn[i],"ADDU"); type=ALU; break;
7234 case 0x22: strcpy(insn[i],"SUB"); type=ALU; break;
7235 case 0x23: strcpy(insn[i],"SUBU"); type=ALU; break;
7236 case 0x24: strcpy(insn[i],"AND"); type=ALU; break;
7237 case 0x25: strcpy(insn[i],"OR"); type=ALU; break;
7238 case 0x26: strcpy(insn[i],"XOR"); type=ALU; break;
7239 case 0x27: strcpy(insn[i],"NOR"); type=ALU; break;
7240 case 0x2A: strcpy(insn[i],"SLT"); type=ALU; break;
7241 case 0x2B: strcpy(insn[i],"SLTU"); type=ALU; break;
57871462 7242 case 0x30: strcpy(insn[i],"TGE"); type=NI; break;
7243 case 0x31: strcpy(insn[i],"TGEU"); type=NI; break;
7244 case 0x32: strcpy(insn[i],"TLT"); type=NI; break;
7245 case 0x33: strcpy(insn[i],"TLTU"); type=NI; break;
7246 case 0x34: strcpy(insn[i],"TEQ"); type=NI; break;
7247 case 0x36: strcpy(insn[i],"TNE"); type=NI; break;
71e490c5 7248#if 0
7f2607ea 7249 case 0x14: strcpy(insn[i],"DSLLV"); type=SHIFT; break;
7250 case 0x16: strcpy(insn[i],"DSRLV"); type=SHIFT; break;
7251 case 0x17: strcpy(insn[i],"DSRAV"); type=SHIFT; break;
7252 case 0x1C: strcpy(insn[i],"DMULT"); type=MULTDIV; break;
7253 case 0x1D: strcpy(insn[i],"DMULTU"); type=MULTDIV; break;
7254 case 0x1E: strcpy(insn[i],"DDIV"); type=MULTDIV; break;
7255 case 0x1F: strcpy(insn[i],"DDIVU"); type=MULTDIV; break;
7256 case 0x2C: strcpy(insn[i],"DADD"); type=ALU; break;
7257 case 0x2D: strcpy(insn[i],"DADDU"); type=ALU; break;
7258 case 0x2E: strcpy(insn[i],"DSUB"); type=ALU; break;
7259 case 0x2F: strcpy(insn[i],"DSUBU"); type=ALU; break;
57871462 7260 case 0x38: strcpy(insn[i],"DSLL"); type=SHIFTIMM; break;
7261 case 0x3A: strcpy(insn[i],"DSRL"); type=SHIFTIMM; break;
7262 case 0x3B: strcpy(insn[i],"DSRA"); type=SHIFTIMM; break;
7263 case 0x3C: strcpy(insn[i],"DSLL32"); type=SHIFTIMM; break;
7264 case 0x3E: strcpy(insn[i],"DSRL32"); type=SHIFTIMM; break;
7265 case 0x3F: strcpy(insn[i],"DSRA32"); type=SHIFTIMM; break;
7f2607ea 7266#endif
57871462 7267 }
7268 break;
7269 case 0x01: strcpy(insn[i],"regimm"); type=NI;
7270 op2=(source[i]>>16)&0x1f;
7271 switch(op2)
7272 {
7273 case 0x00: strcpy(insn[i],"BLTZ"); type=SJUMP; break;
7274 case 0x01: strcpy(insn[i],"BGEZ"); type=SJUMP; break;
4919de1e 7275 //case 0x02: strcpy(insn[i],"BLTZL"); type=SJUMP; break;
7276 //case 0x03: strcpy(insn[i],"BGEZL"); type=SJUMP; break;
7277 //case 0x08: strcpy(insn[i],"TGEI"); type=NI; break;
7278 //case 0x09: strcpy(insn[i],"TGEIU"); type=NI; break;
7279 //case 0x0A: strcpy(insn[i],"TLTI"); type=NI; break;
7280 //case 0x0B: strcpy(insn[i],"TLTIU"); type=NI; break;
7281 //case 0x0C: strcpy(insn[i],"TEQI"); type=NI; break;
7282 //case 0x0E: strcpy(insn[i],"TNEI"); type=NI; break;
57871462 7283 case 0x10: strcpy(insn[i],"BLTZAL"); type=SJUMP; break;
7284 case 0x11: strcpy(insn[i],"BGEZAL"); type=SJUMP; break;
4919de1e 7285 //case 0x12: strcpy(insn[i],"BLTZALL"); type=SJUMP; break;
7286 //case 0x13: strcpy(insn[i],"BGEZALL"); type=SJUMP; break;
57871462 7287 }
7288 break;
7289 case 0x02: strcpy(insn[i],"J"); type=UJUMP; break;
7290 case 0x03: strcpy(insn[i],"JAL"); type=UJUMP; break;
7291 case 0x04: strcpy(insn[i],"BEQ"); type=CJUMP; break;
7292 case 0x05: strcpy(insn[i],"BNE"); type=CJUMP; break;
7293 case 0x06: strcpy(insn[i],"BLEZ"); type=CJUMP; break;
7294 case 0x07: strcpy(insn[i],"BGTZ"); type=CJUMP; break;
7295 case 0x08: strcpy(insn[i],"ADDI"); type=IMM16; break;
7296 case 0x09: strcpy(insn[i],"ADDIU"); type=IMM16; break;
7297 case 0x0A: strcpy(insn[i],"SLTI"); type=IMM16; break;
7298 case 0x0B: strcpy(insn[i],"SLTIU"); type=IMM16; break;
7299 case 0x0C: strcpy(insn[i],"ANDI"); type=IMM16; break;
7300 case 0x0D: strcpy(insn[i],"ORI"); type=IMM16; break;
7301 case 0x0E: strcpy(insn[i],"XORI"); type=IMM16; break;
7302 case 0x0F: strcpy(insn[i],"LUI"); type=IMM16; break;
7303 case 0x10: strcpy(insn[i],"cop0"); type=NI;
7304 op2=(source[i]>>21)&0x1f;
7305 switch(op2)
7306 {
7307 case 0x00: strcpy(insn[i],"MFC0"); type=COP0; break;
00fa9369 7308 case 0x02: strcpy(insn[i],"CFC0"); type=COP0; break;
57871462 7309 case 0x04: strcpy(insn[i],"MTC0"); type=COP0; break;
00fa9369 7310 case 0x06: strcpy(insn[i],"CTC0"); type=COP0; break;
7311 case 0x10: strcpy(insn[i],"RFE"); type=COP0; break;
57871462 7312 }
7313 break;
00fa9369 7314 case 0x11: strcpy(insn[i],"cop1"); type=COP1;
57871462 7315 op2=(source[i]>>21)&0x1f;
57871462 7316 break;
71e490c5 7317#if 0
57871462 7318 case 0x14: strcpy(insn[i],"BEQL"); type=CJUMP; break;
7319 case 0x15: strcpy(insn[i],"BNEL"); type=CJUMP; break;
7320 case 0x16: strcpy(insn[i],"BLEZL"); type=CJUMP; break;
7321 case 0x17: strcpy(insn[i],"BGTZL"); type=CJUMP; break;
7322 case 0x18: strcpy(insn[i],"DADDI"); type=IMM16; break;
7323 case 0x19: strcpy(insn[i],"DADDIU"); type=IMM16; break;
7324 case 0x1A: strcpy(insn[i],"LDL"); type=LOADLR; break;
7325 case 0x1B: strcpy(insn[i],"LDR"); type=LOADLR; break;
996cc15d 7326#endif
57871462 7327 case 0x20: strcpy(insn[i],"LB"); type=LOAD; break;
7328 case 0x21: strcpy(insn[i],"LH"); type=LOAD; break;
7329 case 0x22: strcpy(insn[i],"LWL"); type=LOADLR; break;
7330 case 0x23: strcpy(insn[i],"LW"); type=LOAD; break;
7331 case 0x24: strcpy(insn[i],"LBU"); type=LOAD; break;
7332 case 0x25: strcpy(insn[i],"LHU"); type=LOAD; break;
7333 case 0x26: strcpy(insn[i],"LWR"); type=LOADLR; break;
71e490c5 7334#if 0
57871462 7335 case 0x27: strcpy(insn[i],"LWU"); type=LOAD; break;
64bd6f82 7336#endif
57871462 7337 case 0x28: strcpy(insn[i],"SB"); type=STORE; break;
7338 case 0x29: strcpy(insn[i],"SH"); type=STORE; break;
7339 case 0x2A: strcpy(insn[i],"SWL"); type=STORELR; break;
7340 case 0x2B: strcpy(insn[i],"SW"); type=STORE; break;
71e490c5 7341#if 0
57871462 7342 case 0x2C: strcpy(insn[i],"SDL"); type=STORELR; break;
7343 case 0x2D: strcpy(insn[i],"SDR"); type=STORELR; break;
996cc15d 7344#endif
57871462 7345 case 0x2E: strcpy(insn[i],"SWR"); type=STORELR; break;
7346 case 0x2F: strcpy(insn[i],"CACHE"); type=NOP; break;
7347 case 0x30: strcpy(insn[i],"LL"); type=NI; break;
7348 case 0x31: strcpy(insn[i],"LWC1"); type=C1LS; break;
71e490c5 7349#if 0
57871462 7350 case 0x34: strcpy(insn[i],"LLD"); type=NI; break;
7351 case 0x35: strcpy(insn[i],"LDC1"); type=C1LS; break;
7352 case 0x37: strcpy(insn[i],"LD"); type=LOAD; break;
996cc15d 7353#endif
57871462 7354 case 0x38: strcpy(insn[i],"SC"); type=NI; break;
7355 case 0x39: strcpy(insn[i],"SWC1"); type=C1LS; break;
71e490c5 7356#if 0
57871462 7357 case 0x3C: strcpy(insn[i],"SCD"); type=NI; break;
7358 case 0x3D: strcpy(insn[i],"SDC1"); type=C1LS; break;
7359 case 0x3F: strcpy(insn[i],"SD"); type=STORE; break;
996cc15d 7360#endif
b9b61529 7361 case 0x12: strcpy(insn[i],"COP2"); type=NI;
7362 op2=(source[i]>>21)&0x1f;
be516ebe 7363 //if (op2 & 0x10)
bedfea38 7364 if (source[i]&0x3f) { // use this hack to support old savestates with patched gte insns
c7abc864 7365 if (gte_handlers[source[i]&0x3f]!=NULL) {
bedfea38 7366 if (gte_regnames[source[i]&0x3f]!=NULL)
7367 strcpy(insn[i],gte_regnames[source[i]&0x3f]);
7368 else
7369 snprintf(insn[i], sizeof(insn[i]), "COP2 %x", source[i]&0x3f);
c7abc864 7370 type=C2OP;
7371 }
7372 }
7373 else switch(op2)
b9b61529 7374 {
7375 case 0x00: strcpy(insn[i],"MFC2"); type=COP2; break;
7376 case 0x02: strcpy(insn[i],"CFC2"); type=COP2; break;
7377 case 0x04: strcpy(insn[i],"MTC2"); type=COP2; break;
7378 case 0x06: strcpy(insn[i],"CTC2"); type=COP2; break;
b9b61529 7379 }
7380 break;
7381 case 0x32: strcpy(insn[i],"LWC2"); type=C2LS; break;
7382 case 0x3A: strcpy(insn[i],"SWC2"); type=C2LS; break;
7383 case 0x3B: strcpy(insn[i],"HLECALL"); type=HLECALL; break;
90ae6d4e 7384 default: strcpy(insn[i],"???"); type=NI;
c43b5311 7385 SysPrintf("NI %08x @%08x (%08x)\n", source[i], addr + i*4, addr);
90ae6d4e 7386 break;
57871462 7387 }
cf95b4f0 7388 dops[i].itype=type;
7389 dops[i].opcode2=op2;
57871462 7390 /* Get registers/immediates */
cf95b4f0 7391 dops[i].lt1=0;
bedfea38 7392 gte_rs[i]=gte_rt[i]=0;
57871462 7393 switch(type) {
7394 case LOAD:
cf95b4f0 7395 dops[i].rs1=(source[i]>>21)&0x1f;
7396 dops[i].rs2=0;
7397 dops[i].rt1=(source[i]>>16)&0x1f;
7398 dops[i].rt2=0;
57871462 7399 imm[i]=(short)source[i];
7400 break;
7401 case STORE:
7402 case STORELR:
cf95b4f0 7403 dops[i].rs1=(source[i]>>21)&0x1f;
7404 dops[i].rs2=(source[i]>>16)&0x1f;
7405 dops[i].rt1=0;
7406 dops[i].rt2=0;
57871462 7407 imm[i]=(short)source[i];
57871462 7408 break;
7409 case LOADLR:
7410 // LWL/LWR only load part of the register,
7411 // therefore the target register must be treated as a source too
cf95b4f0 7412 dops[i].rs1=(source[i]>>21)&0x1f;
7413 dops[i].rs2=(source[i]>>16)&0x1f;
7414 dops[i].rt1=(source[i]>>16)&0x1f;
7415 dops[i].rt2=0;
57871462 7416 imm[i]=(short)source[i];
57871462 7417 break;
7418 case IMM16:
cf95b4f0 7419 if (op==0x0f) dops[i].rs1=0; // LUI instruction has no source register
7420 else dops[i].rs1=(source[i]>>21)&0x1f;
7421 dops[i].rs2=0;
7422 dops[i].rt1=(source[i]>>16)&0x1f;
7423 dops[i].rt2=0;
57871462 7424 if(op>=0x0c&&op<=0x0e) { // ANDI/ORI/XORI
7425 imm[i]=(unsigned short)source[i];
7426 }else{
7427 imm[i]=(short)source[i];
7428 }
57871462 7429 break;
7430 case UJUMP:
cf95b4f0 7431 dops[i].rs1=0;
7432 dops[i].rs2=0;
7433 dops[i].rt1=0;
7434 dops[i].rt2=0;
57871462 7435 // The JAL instruction writes to r31.
7436 if (op&1) {
cf95b4f0 7437 dops[i].rt1=31;
57871462 7438 }
cf95b4f0 7439 dops[i].rs2=CCREG;
57871462 7440 break;
7441 case RJUMP:
cf95b4f0 7442 dops[i].rs1=(source[i]>>21)&0x1f;
7443 dops[i].rs2=0;
7444 dops[i].rt1=0;
7445 dops[i].rt2=0;
5067f341 7446 // The JALR instruction writes to rd.
57871462 7447 if (op2&1) {
cf95b4f0 7448 dops[i].rt1=(source[i]>>11)&0x1f;
57871462 7449 }
cf95b4f0 7450 dops[i].rs2=CCREG;
57871462 7451 break;
7452 case CJUMP:
cf95b4f0 7453 dops[i].rs1=(source[i]>>21)&0x1f;
7454 dops[i].rs2=(source[i]>>16)&0x1f;
7455 dops[i].rt1=0;
7456 dops[i].rt2=0;
57871462 7457 if(op&2) { // BGTZ/BLEZ
cf95b4f0 7458 dops[i].rs2=0;
57871462 7459 }
57871462 7460 break;
7461 case SJUMP:
cf95b4f0 7462 dops[i].rs1=(source[i]>>21)&0x1f;
7463 dops[i].rs2=CCREG;
7464 dops[i].rt1=0;
7465 dops[i].rt2=0;
57871462 7466 if(op2&0x10) { // BxxAL
cf95b4f0 7467 dops[i].rt1=31;
57871462 7468 // NOTE: If the branch is not taken, r31 is still overwritten
7469 }
57871462 7470 break;
57871462 7471 case ALU:
cf95b4f0 7472 dops[i].rs1=(source[i]>>21)&0x1f; // source
7473 dops[i].rs2=(source[i]>>16)&0x1f; // subtract amount
7474 dops[i].rt1=(source[i]>>11)&0x1f; // destination
7475 dops[i].rt2=0;
57871462 7476 break;
7477 case MULTDIV:
cf95b4f0 7478 dops[i].rs1=(source[i]>>21)&0x1f; // source
7479 dops[i].rs2=(source[i]>>16)&0x1f; // divisor
7480 dops[i].rt1=HIREG;
7481 dops[i].rt2=LOREG;
57871462 7482 break;
7483 case MOV:
cf95b4f0 7484 dops[i].rs1=0;
7485 dops[i].rs2=0;
7486 dops[i].rt1=0;
7487 dops[i].rt2=0;
7488 if(op2==0x10) dops[i].rs1=HIREG; // MFHI
7489 if(op2==0x11) dops[i].rt1=HIREG; // MTHI
7490 if(op2==0x12) dops[i].rs1=LOREG; // MFLO
7491 if(op2==0x13) dops[i].rt1=LOREG; // MTLO
7492 if((op2&0x1d)==0x10) dops[i].rt1=(source[i]>>11)&0x1f; // MFxx
7493 if((op2&0x1d)==0x11) dops[i].rs1=(source[i]>>21)&0x1f; // MTxx
57871462 7494 break;
7495 case SHIFT:
cf95b4f0 7496 dops[i].rs1=(source[i]>>16)&0x1f; // target of shift
7497 dops[i].rs2=(source[i]>>21)&0x1f; // shift amount
7498 dops[i].rt1=(source[i]>>11)&0x1f; // destination
7499 dops[i].rt2=0;
57871462 7500 break;
7501 case SHIFTIMM:
cf95b4f0 7502 dops[i].rs1=(source[i]>>16)&0x1f;
7503 dops[i].rs2=0;
7504 dops[i].rt1=(source[i]>>11)&0x1f;
7505 dops[i].rt2=0;
57871462 7506 imm[i]=(source[i]>>6)&0x1f;
7507 // DSxx32 instructions
7508 if(op2>=0x3c) imm[i]|=0x20;
57871462 7509 break;
7510 case COP0:
cf95b4f0 7511 dops[i].rs1=0;
7512 dops[i].rs2=0;
7513 dops[i].rt1=0;
7514 dops[i].rt2=0;
7515 if(op2==0||op2==2) dops[i].rt1=(source[i]>>16)&0x1F; // MFC0/CFC0
7516 if(op2==4||op2==6) dops[i].rs1=(source[i]>>16)&0x1F; // MTC0/CTC0
7517 if(op2==4&&((source[i]>>11)&0x1f)==12) dops[i].rt2=CSREG; // Status
7518 if(op2==16) if((source[i]&0x3f)==0x18) dops[i].rs2=CCREG; // ERET
57871462 7519 break;
7520 case COP1:
cf95b4f0 7521 dops[i].rs1=0;
7522 dops[i].rs2=0;
7523 dops[i].rt1=0;
7524 dops[i].rt2=0;
7525 if(op2<3) dops[i].rt1=(source[i]>>16)&0x1F; // MFC1/DMFC1/CFC1
7526 if(op2>3) dops[i].rs1=(source[i]>>16)&0x1F; // MTC1/DMTC1/CTC1
7527 dops[i].rs2=CSREG;
57871462 7528 break;
bedfea38 7529 case COP2:
cf95b4f0 7530 dops[i].rs1=0;
7531 dops[i].rs2=0;
7532 dops[i].rt1=0;
7533 dops[i].rt2=0;
7534 if(op2<3) dops[i].rt1=(source[i]>>16)&0x1F; // MFC2/CFC2
7535 if(op2>3) dops[i].rs1=(source[i]>>16)&0x1F; // MTC2/CTC2
7536 dops[i].rs2=CSREG;
bedfea38 7537 int gr=(source[i]>>11)&0x1F;
7538 switch(op2)
7539 {
7540 case 0x00: gte_rs[i]=1ll<<gr; break; // MFC2
7541 case 0x04: gte_rt[i]=1ll<<gr; break; // MTC2
0ff8c62c 7542 case 0x02: gte_rs[i]=1ll<<(gr+32); break; // CFC2
bedfea38 7543 case 0x06: gte_rt[i]=1ll<<(gr+32); break; // CTC2
7544 }
7545 break;
57871462 7546 case C1LS:
cf95b4f0 7547 dops[i].rs1=(source[i]>>21)&0x1F;
7548 dops[i].rs2=CSREG;
7549 dops[i].rt1=0;
7550 dops[i].rt2=0;
57871462 7551 imm[i]=(short)source[i];
7552 break;
b9b61529 7553 case C2LS:
cf95b4f0 7554 dops[i].rs1=(source[i]>>21)&0x1F;
7555 dops[i].rs2=0;
7556 dops[i].rt1=0;
7557 dops[i].rt2=0;
b9b61529 7558 imm[i]=(short)source[i];
bedfea38 7559 if(op==0x32) gte_rt[i]=1ll<<((source[i]>>16)&0x1F); // LWC2
7560 else gte_rs[i]=1ll<<((source[i]>>16)&0x1F); // SWC2
7561 break;
7562 case C2OP:
cf95b4f0 7563 dops[i].rs1=0;
7564 dops[i].rs2=0;
7565 dops[i].rt1=0;
7566 dops[i].rt2=0;
2167bef6 7567 gte_rs[i]=gte_reg_reads[source[i]&0x3f];
7568 gte_rt[i]=gte_reg_writes[source[i]&0x3f];
7569 gte_rt[i]|=1ll<<63; // every op changes flags
587a5b1c 7570 if((source[i]&0x3f)==GTE_MVMVA) {
7571 int v = (source[i] >> 15) & 3;
7572 gte_rs[i]&=~0xe3fll;
7573 if(v==3) gte_rs[i]|=0xe00ll;
7574 else gte_rs[i]|=3ll<<(v*2);
7575 }
b9b61529 7576 break;
57871462 7577 case SYSCALL:
7139f3c8 7578 case HLECALL:
1e973cb0 7579 case INTCALL:
cf95b4f0 7580 dops[i].rs1=CCREG;
7581 dops[i].rs2=0;
7582 dops[i].rt1=0;
7583 dops[i].rt2=0;
57871462 7584 break;
7585 default:
cf95b4f0 7586 dops[i].rs1=0;
7587 dops[i].rs2=0;
7588 dops[i].rt1=0;
7589 dops[i].rt2=0;
57871462 7590 }
7591 /* Calculate branch target addresses */
7592 if(type==UJUMP)
7593 ba[i]=((start+i*4+4)&0xF0000000)|(((unsigned int)source[i]<<6)>>4);
cf95b4f0 7594 else if(type==CJUMP&&dops[i].rs1==dops[i].rs2&&(op&1))
57871462 7595 ba[i]=start+i*4+8; // Ignore never taken branch
cf95b4f0 7596 else if(type==SJUMP&&dops[i].rs1==0&&!(op2&1))
57871462 7597 ba[i]=start+i*4+8; // Ignore never taken branch
ad49de89 7598 else if(type==CJUMP||type==SJUMP)
57871462 7599 ba[i]=start+i*4+4+((signed int)((unsigned int)source[i]<<16)>>14);
7600 else ba[i]=-1;
4919de1e 7601
7602 /* simplify always (not)taken branches */
cf95b4f0 7603 if (type == CJUMP && dops[i].rs1 == dops[i].rs2) {
7604 dops[i].rs1 = dops[i].rs2 = 0;
4919de1e 7605 if (!(op & 1)) {
cf95b4f0 7606 dops[i].itype = type = UJUMP;
7607 dops[i].rs2 = CCREG;
4919de1e 7608 }
7609 }
cf95b4f0 7610 else if (type == SJUMP && dops[i].rs1 == 0 && (op2 & 1))
7611 dops[i].itype = type = UJUMP;
4919de1e 7612
fe807a8a 7613 dops[i].is_jump = (dops[i].itype == RJUMP || dops[i].itype == UJUMP || dops[i].itype == CJUMP || dops[i].itype == SJUMP);
7614 dops[i].is_ujump = (dops[i].itype == RJUMP || dops[i].itype == UJUMP); // || (source[i] >> 16) == 0x1000 // beq r0,r0
37387d8b 7615 dops[i].is_load = (dops[i].itype == LOAD || dops[i].itype == LOADLR || op == 0x32); // LWC2
7616 dops[i].is_store = (dops[i].itype == STORE || dops[i].itype == STORELR || op == 0x3a); // SWC2
fe807a8a 7617
4919de1e 7618 /* messy cases to just pass over to the interpreter */
fe807a8a 7619 if (i > 0 && dops[i-1].is_jump) {
3e535354 7620 int do_in_intrp=0;
7621 // branch in delay slot?
fe807a8a 7622 if (dops[i].is_jump) {
3e535354 7623 // don't handle first branch and call interpreter if it's hit
c43b5311 7624 SysPrintf("branch in delay slot @%08x (%08x)\n", addr + i*4, addr);
3e535354 7625 do_in_intrp=1;
7626 }
7627 // basic load delay detection
cf95b4f0 7628 else if((type==LOAD||type==LOADLR||type==COP0||type==COP2||type==C2LS)&&dops[i].rt1!=0) {
3e535354 7629 int t=(ba[i-1]-start)/4;
cf95b4f0 7630 if(0 <= t && t < i &&(dops[i].rt1==dops[t].rs1||dops[i].rt1==dops[t].rs2)&&dops[t].itype!=CJUMP&&dops[t].itype!=SJUMP) {
3e535354 7631 // jump target wants DS result - potential load delay effect
c43b5311 7632 SysPrintf("load delay @%08x (%08x)\n", addr + i*4, addr);
3e535354 7633 do_in_intrp=1;
cf95b4f0 7634 dops[t+1].bt=1; // expected return from interpreter
3e535354 7635 }
cf95b4f0 7636 else if(i>=2&&dops[i-2].rt1==2&&dops[i].rt1==2&&dops[i].rs1!=2&&dops[i].rs2!=2&&dops[i-1].rs1!=2&&dops[i-1].rs2!=2&&
fe807a8a 7637 !(i>=3&&dops[i-3].is_jump)) {
3e535354 7638 // v0 overwrite like this is a sign of trouble, bail out
c43b5311 7639 SysPrintf("v0 overwrite @%08x (%08x)\n", addr + i*4, addr);
3e535354 7640 do_in_intrp=1;
7641 }
7642 }
7ebfcedf 7643 if (do_in_intrp) {
7644 memset(&dops[i-1], 0, sizeof(dops[i-1]));
7645 dops[i-1].itype = INTCALL;
7646 dops[i-1].rs1 = CCREG;
7647 ba[i-1] = -1;
7648 done = 2;
3e535354 7649 i--; // don't compile the DS
26869094 7650 }
3e535354 7651 }
4919de1e 7652
3e535354 7653 /* Is this the end of the block? */
fe807a8a 7654 if (i > 0 && dops[i-1].is_ujump) {
cf95b4f0 7655 if(dops[i-1].rt1==0) { // Continue past subroutine call (JAL)
1e973cb0 7656 done=2;
57871462 7657 }
7658 else {
7659 if(stop_after_jal) done=1;
7660 // Stop on BREAK
7661 if((source[i+1]&0xfc00003f)==0x0d) done=1;
7662 }
7663 // Don't recompile stuff that's already compiled
7664 if(check_addr(start+i*4+4)) done=1;
7665 // Don't get too close to the limit
7666 if(i>MAXBLOCK/2) done=1;
7667 }
d1150cd6 7668 if (dops[i].itype == SYSCALL || dops[i].itype == HLECALL || dops[i].itype == INTCALL)
7669 done = stop_after_jal ? 1 : 2;
7670 if (done == 2) {
1e973cb0 7671 // Does the block continue due to a branch?
7672 for(j=i-1;j>=0;j--)
7673 {
2a706964 7674 if(ba[j]==start+i*4) done=j=0; // Branch into delay slot
1e973cb0 7675 if(ba[j]==start+i*4+4) done=j=0;
7676 if(ba[j]==start+i*4+8) done=j=0;
7677 }
7678 }
75dec299 7679 //assert(i<MAXBLOCK-1);
57871462 7680 if(start+i*4==pagelimit-4) done=1;
7681 assert(start+i*4<pagelimit);
7682 if (i==MAXBLOCK-1) done=1;
7683 // Stop if we're compiling junk
cf95b4f0 7684 if(dops[i].itype==NI&&dops[i].opcode==0x11) {
57871462 7685 done=stop_after_jal=1;
c43b5311 7686 SysPrintf("Disabled speculative precompilation\n");
57871462 7687 }
7688 }
7689 slen=i;
fe807a8a 7690 if (dops[i-1].is_jump) {
57871462 7691 if(start+i*4==pagelimit) {
cf95b4f0 7692 dops[i-1].itype=SPAN;
57871462 7693 }
7694 }
7695 assert(slen>0);
7696
7f94b097 7697 int clear_hack_addr = apply_hacks();
39b71d9a 7698
57871462 7699 /* Pass 2 - Register dependencies and branch targets */
7700
7701 unneeded_registers(0,slen-1,0);
9f51b4b9 7702
57871462 7703 /* Pass 3 - Register allocation */
7704
7705 struct regstat current; // Current register allocations/status
6cc8d23c 7706 clear_all_regs(current.regmap_entry);
57871462 7707 clear_all_regs(current.regmap);
6cc8d23c 7708 current.wasdirty = current.dirty = 0;
7709 current.u = unneeded_reg[0];
7710 alloc_reg(&current, 0, CCREG);
7711 dirty_reg(&current, CCREG);
7712 current.wasconst = 0;
7713 current.isconst = 0;
7714 current.loadedconst = 0;
7715 current.waswritten = 0;
57871462 7716 int ds=0;
7717 int cc=0;
5194fb95 7718 int hr=-1;
6ebf4adf 7719
57871462 7720 if((u_int)addr&1) {
7721 // First instruction is delay slot
7722 cc=-1;
cf95b4f0 7723 dops[1].bt=1;
57871462 7724 ds=1;
7725 unneeded_reg[0]=1;
57871462 7726 current.regmap[HOST_BTREG]=BTREG;
7727 }
9f51b4b9 7728
57871462 7729 for(i=0;i<slen;i++)
7730 {
cf95b4f0 7731 if(dops[i].bt)
57871462 7732 {
7733 int hr;
7734 for(hr=0;hr<HOST_REGS;hr++)
7735 {
7736 // Is this really necessary?
7737 if(current.regmap[hr]==0) current.regmap[hr]=-1;
7738 }
7739 current.isconst=0;
27727b63 7740 current.waswritten=0;
57871462 7741 }
24385cae 7742
57871462 7743 memcpy(regmap_pre[i],current.regmap,sizeof(current.regmap));
7744 regs[i].wasconst=current.isconst;
57871462 7745 regs[i].wasdirty=current.dirty;
6cc8d23c 7746 regs[i].dirty=0;
7747 regs[i].u=0;
7748 regs[i].isconst=0;
8575a877 7749 regs[i].loadedconst=0;
fe807a8a 7750 if (!dops[i].is_jump) {
57871462 7751 if(i+1<slen) {
cf95b4f0 7752 current.u=unneeded_reg[i+1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 7753 current.u|=1;
57871462 7754 } else {
7755 current.u=1;
57871462 7756 }
7757 } else {
7758 if(i+1<slen) {
cf95b4f0 7759 current.u=branch_unneeded_reg[i]&~((1LL<<dops[i+1].rs1)|(1LL<<dops[i+1].rs2));
7760 current.u&=~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 7761 current.u|=1;
7ebfcedf 7762 } else {
7763 SysPrintf("oops, branch at end of block with no delay slot @%08x\n", start + i*4);
7764 abort();
7765 }
57871462 7766 }
cf95b4f0 7767 dops[i].is_ds=ds;
57871462 7768 if(ds) {
7769 ds=0; // Skip delay slot, already allocated as part of branch
7770 // ...but we need to alloc it in case something jumps here
7771 if(i+1<slen) {
7772 current.u=branch_unneeded_reg[i-1]&unneeded_reg[i+1];
57871462 7773 }else{
7774 current.u=branch_unneeded_reg[i-1];
57871462 7775 }
cf95b4f0 7776 current.u&=~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 7777 current.u|=1;
57871462 7778 struct regstat temp;
7779 memcpy(&temp,&current,sizeof(current));
7780 temp.wasdirty=temp.dirty;
57871462 7781 // TODO: Take into account unconditional branches, as below
7782 delayslot_alloc(&temp,i);
7783 memcpy(regs[i].regmap,temp.regmap,sizeof(temp.regmap));
7784 regs[i].wasdirty=temp.wasdirty;
57871462 7785 regs[i].dirty=temp.dirty;
57871462 7786 regs[i].isconst=0;
7787 regs[i].wasconst=0;
7788 current.isconst=0;
7789 // Create entry (branch target) regmap
7790 for(hr=0;hr<HOST_REGS;hr++)
7791 {
7792 int r=temp.regmap[hr];
7793 if(r>=0) {
7794 if(r!=regmap_pre[i][hr]) {
7795 regs[i].regmap_entry[hr]=-1;
7796 }
7797 else
7798 {
7c3a5182 7799 assert(r < 64);
57871462 7800 if((current.u>>r)&1) {
7801 regs[i].regmap_entry[hr]=-1;
7802 regs[i].regmap[hr]=-1;
7803 //Don't clear regs in the delay slot as the branch might need them
7804 //current.regmap[hr]=-1;
7805 }else
7806 regs[i].regmap_entry[hr]=r;
57871462 7807 }
7808 } else {
7809 // First instruction expects CCREG to be allocated
9f51b4b9 7810 if(i==0&&hr==HOST_CCREG)
57871462 7811 regs[i].regmap_entry[hr]=CCREG;
7812 else
7813 regs[i].regmap_entry[hr]=-1;
7814 }
7815 }
7816 }
7817 else { // Not delay slot
cf95b4f0 7818 switch(dops[i].itype) {
57871462 7819 case UJUMP:
7820 //current.isconst=0; // DEBUG
7821 //current.wasconst=0; // DEBUG
7822 //regs[i].wasconst=0; // DEBUG
cf95b4f0 7823 clear_const(&current,dops[i].rt1);
57871462 7824 alloc_cc(&current,i);
7825 dirty_reg(&current,CCREG);
cf95b4f0 7826 if (dops[i].rt1==31) {
57871462 7827 alloc_reg(&current,i,31);
7828 dirty_reg(&current,31);
cf95b4f0 7829 //assert(dops[i+1].rs1!=31&&dops[i+1].rs2!=31);
7830 //assert(dops[i+1].rt1!=dops[i].rt1);
57871462 7831 #ifdef REG_PREFETCH
7832 alloc_reg(&current,i,PTEMP);
7833 #endif
57871462 7834 }
cf95b4f0 7835 dops[i].ooo=1;
269bb29a 7836 delayslot_alloc(&current,i+1);
57871462 7837 //current.isconst=0; // DEBUG
7838 ds=1;
7839 //printf("i=%d, isconst=%x\n",i,current.isconst);
7840 break;
7841 case RJUMP:
7842 //current.isconst=0;
7843 //current.wasconst=0;
7844 //regs[i].wasconst=0;
cf95b4f0 7845 clear_const(&current,dops[i].rs1);
7846 clear_const(&current,dops[i].rt1);
57871462 7847 alloc_cc(&current,i);
7848 dirty_reg(&current,CCREG);
4919de1e 7849 if (!ds_writes_rjump_rs(i)) {
cf95b4f0 7850 alloc_reg(&current,i,dops[i].rs1);
7851 if (dops[i].rt1!=0) {
7852 alloc_reg(&current,i,dops[i].rt1);
7853 dirty_reg(&current,dops[i].rt1);
7854 assert(dops[i+1].rs1!=dops[i].rt1&&dops[i+1].rs2!=dops[i].rt1);
7855 assert(dops[i+1].rt1!=dops[i].rt1);
57871462 7856 #ifdef REG_PREFETCH
7857 alloc_reg(&current,i,PTEMP);
7858 #endif
7859 }
7860 #ifdef USE_MINI_HT
cf95b4f0 7861 if(dops[i].rs1==31) { // JALR
57871462 7862 alloc_reg(&current,i,RHASH);
57871462 7863 alloc_reg(&current,i,RHTBL);
57871462 7864 }
7865 #endif
7866 delayslot_alloc(&current,i+1);
7867 } else {
7868 // The delay slot overwrites our source register,
7869 // allocate a temporary register to hold the old value.
7870 current.isconst=0;
7871 current.wasconst=0;
7872 regs[i].wasconst=0;
7873 delayslot_alloc(&current,i+1);
7874 current.isconst=0;
7875 alloc_reg(&current,i,RTEMP);
7876 }
7877 //current.isconst=0; // DEBUG
cf95b4f0 7878 dops[i].ooo=1;
57871462 7879 ds=1;
7880 break;
7881 case CJUMP:
7882 //current.isconst=0;
7883 //current.wasconst=0;
7884 //regs[i].wasconst=0;
cf95b4f0 7885 clear_const(&current,dops[i].rs1);
7886 clear_const(&current,dops[i].rs2);
7887 if((dops[i].opcode&0x3E)==4) // BEQ/BNE
57871462 7888 {
7889 alloc_cc(&current,i);
7890 dirty_reg(&current,CCREG);
cf95b4f0 7891 if(dops[i].rs1) alloc_reg(&current,i,dops[i].rs1);
7892 if(dops[i].rs2) alloc_reg(&current,i,dops[i].rs2);
7893 if((dops[i].rs1&&(dops[i].rs1==dops[i+1].rt1||dops[i].rs1==dops[i+1].rt2))||
7894 (dops[i].rs2&&(dops[i].rs2==dops[i+1].rt1||dops[i].rs2==dops[i+1].rt2))) {
57871462 7895 // The delay slot overwrites one of our conditions.
7896 // Allocate the branch condition registers instead.
57871462 7897 current.isconst=0;
7898 current.wasconst=0;
7899 regs[i].wasconst=0;
cf95b4f0 7900 if(dops[i].rs1) alloc_reg(&current,i,dops[i].rs1);
7901 if(dops[i].rs2) alloc_reg(&current,i,dops[i].rs2);
57871462 7902 }
e1190b87 7903 else
7904 {
cf95b4f0 7905 dops[i].ooo=1;
e1190b87 7906 delayslot_alloc(&current,i+1);
7907 }
57871462 7908 }
7909 else
cf95b4f0 7910 if((dops[i].opcode&0x3E)==6) // BLEZ/BGTZ
57871462 7911 {
7912 alloc_cc(&current,i);
7913 dirty_reg(&current,CCREG);
cf95b4f0 7914 alloc_reg(&current,i,dops[i].rs1);
7915 if(dops[i].rs1&&(dops[i].rs1==dops[i+1].rt1||dops[i].rs1==dops[i+1].rt2)) {
57871462 7916 // The delay slot overwrites one of our conditions.
7917 // Allocate the branch condition registers instead.
57871462 7918 current.isconst=0;
7919 current.wasconst=0;
7920 regs[i].wasconst=0;
cf95b4f0 7921 if(dops[i].rs1) alloc_reg(&current,i,dops[i].rs1);
57871462 7922 }
e1190b87 7923 else
7924 {
cf95b4f0 7925 dops[i].ooo=1;
e1190b87 7926 delayslot_alloc(&current,i+1);
7927 }
57871462 7928 }
7929 else
7930 // Don't alloc the delay slot yet because we might not execute it
cf95b4f0 7931 if((dops[i].opcode&0x3E)==0x14) // BEQL/BNEL
57871462 7932 {
7933 current.isconst=0;
7934 current.wasconst=0;
7935 regs[i].wasconst=0;
7936 alloc_cc(&current,i);
7937 dirty_reg(&current,CCREG);
cf95b4f0 7938 alloc_reg(&current,i,dops[i].rs1);
7939 alloc_reg(&current,i,dops[i].rs2);
57871462 7940 }
7941 else
cf95b4f0 7942 if((dops[i].opcode&0x3E)==0x16) // BLEZL/BGTZL
57871462 7943 {
7944 current.isconst=0;
7945 current.wasconst=0;
7946 regs[i].wasconst=0;
7947 alloc_cc(&current,i);
7948 dirty_reg(&current,CCREG);
cf95b4f0 7949 alloc_reg(&current,i,dops[i].rs1);
57871462 7950 }
7951 ds=1;
7952 //current.isconst=0;
7953 break;
7954 case SJUMP:
7955 //current.isconst=0;
7956 //current.wasconst=0;
7957 //regs[i].wasconst=0;
cf95b4f0 7958 clear_const(&current,dops[i].rs1);
7959 clear_const(&current,dops[i].rt1);
7960 //if((dops[i].opcode2&0x1E)==0x0) // BLTZ/BGEZ
7961 if((dops[i].opcode2&0x0E)==0x0) // BLTZ/BGEZ
57871462 7962 {
7963 alloc_cc(&current,i);
7964 dirty_reg(&current,CCREG);
cf95b4f0 7965 alloc_reg(&current,i,dops[i].rs1);
7966 if (dops[i].rt1==31) { // BLTZAL/BGEZAL
57871462 7967 alloc_reg(&current,i,31);
7968 dirty_reg(&current,31);
57871462 7969 //#ifdef REG_PREFETCH
7970 //alloc_reg(&current,i,PTEMP);
7971 //#endif
57871462 7972 }
cf95b4f0 7973 if((dops[i].rs1&&(dops[i].rs1==dops[i+1].rt1||dops[i].rs1==dops[i+1].rt2)) // The delay slot overwrites the branch condition.
7974 ||(dops[i].rt1==31&&(dops[i+1].rs1==31||dops[i+1].rs2==31||dops[i+1].rt1==31||dops[i+1].rt2==31))) { // DS touches $ra
57871462 7975 // Allocate the branch condition registers instead.
57871462 7976 current.isconst=0;
7977 current.wasconst=0;
7978 regs[i].wasconst=0;
cf95b4f0 7979 if(dops[i].rs1) alloc_reg(&current,i,dops[i].rs1);
57871462 7980 }
e1190b87 7981 else
7982 {
cf95b4f0 7983 dops[i].ooo=1;
e1190b87 7984 delayslot_alloc(&current,i+1);
7985 }
57871462 7986 }
7987 else
7988 // Don't alloc the delay slot yet because we might not execute it
cf95b4f0 7989 if((dops[i].opcode2&0x1E)==0x2) // BLTZL/BGEZL
57871462 7990 {
7991 current.isconst=0;
7992 current.wasconst=0;
7993 regs[i].wasconst=0;
7994 alloc_cc(&current,i);
7995 dirty_reg(&current,CCREG);
cf95b4f0 7996 alloc_reg(&current,i,dops[i].rs1);
57871462 7997 }
7998 ds=1;
7999 //current.isconst=0;
8000 break;
57871462 8001 case IMM16:
8002 imm16_alloc(&current,i);
8003 break;
8004 case LOAD:
8005 case LOADLR:
8006 load_alloc(&current,i);
8007 break;
8008 case STORE:
8009 case STORELR:
8010 store_alloc(&current,i);
8011 break;
8012 case ALU:
8013 alu_alloc(&current,i);
8014 break;
8015 case SHIFT:
8016 shift_alloc(&current,i);
8017 break;
8018 case MULTDIV:
8019 multdiv_alloc(&current,i);
8020 break;
8021 case SHIFTIMM:
8022 shiftimm_alloc(&current,i);
8023 break;
8024 case MOV:
8025 mov_alloc(&current,i);
8026 break;
8027 case COP0:
8028 cop0_alloc(&current,i);
8029 break;
8030 case COP1:
81dbbf4c 8031 break;
b9b61529 8032 case COP2:
81dbbf4c 8033 cop2_alloc(&current,i);
57871462 8034 break;
8035 case C1LS:
8036 c1ls_alloc(&current,i);
8037 break;
b9b61529 8038 case C2LS:
8039 c2ls_alloc(&current,i);
8040 break;
8041 case C2OP:
8042 c2op_alloc(&current,i);
8043 break;
57871462 8044 case SYSCALL:
7139f3c8 8045 case HLECALL:
1e973cb0 8046 case INTCALL:
57871462 8047 syscall_alloc(&current,i);
8048 break;
8049 case SPAN:
8050 pagespan_alloc(&current,i);
8051 break;
8052 }
9f51b4b9 8053
57871462 8054 // Create entry (branch target) regmap
8055 for(hr=0;hr<HOST_REGS;hr++)
8056 {
581335b0 8057 int r,or;
57871462 8058 r=current.regmap[hr];
8059 if(r>=0) {
8060 if(r!=regmap_pre[i][hr]) {
8061 // TODO: delay slot (?)
8062 or=get_reg(regmap_pre[i],r); // Get old mapping for this register
8063 if(or<0||(r&63)>=TEMPREG){
8064 regs[i].regmap_entry[hr]=-1;
8065 }
8066 else
8067 {
8068 // Just move it to a different register
8069 regs[i].regmap_entry[hr]=r;
8070 // If it was dirty before, it's still dirty
8071 if((regs[i].wasdirty>>or)&1) dirty_reg(&current,r&63);
8072 }
8073 }
8074 else
8075 {
8076 // Unneeded
8077 if(r==0){
8078 regs[i].regmap_entry[hr]=0;
8079 }
8080 else
7c3a5182 8081 {
8082 assert(r<64);
57871462 8083 if((current.u>>r)&1) {
8084 regs[i].regmap_entry[hr]=-1;
8085 //regs[i].regmap[hr]=-1;
8086 current.regmap[hr]=-1;
8087 }else
8088 regs[i].regmap_entry[hr]=r;
8089 }
57871462 8090 }
8091 } else {
8092 // Branches expect CCREG to be allocated at the target
9f51b4b9 8093 if(regmap_pre[i][hr]==CCREG)
57871462 8094 regs[i].regmap_entry[hr]=CCREG;
8095 else
8096 regs[i].regmap_entry[hr]=-1;
8097 }
8098 }
8099 memcpy(regs[i].regmap,current.regmap,sizeof(current.regmap));
8100 }
27727b63 8101
cf95b4f0 8102 if(i>0&&(dops[i-1].itype==STORE||dops[i-1].itype==STORELR||(dops[i-1].itype==C2LS&&dops[i-1].opcode==0x3a))&&(u_int)imm[i-1]<0x800)
8103 current.waswritten|=1<<dops[i-1].rs1;
8104 current.waswritten&=~(1<<dops[i].rt1);
8105 current.waswritten&=~(1<<dops[i].rt2);
8106 if((dops[i].itype==STORE||dops[i].itype==STORELR||(dops[i].itype==C2LS&&dops[i].opcode==0x3a))&&(u_int)imm[i]>=0x800)
8107 current.waswritten&=~(1<<dops[i].rs1);
27727b63 8108
57871462 8109 /* Branch post-alloc */
8110 if(i>0)
8111 {
57871462 8112 current.wasdirty=current.dirty;
cf95b4f0 8113 switch(dops[i-1].itype) {
57871462 8114 case UJUMP:
8115 memcpy(&branch_regs[i-1],&current,sizeof(current));
8116 branch_regs[i-1].isconst=0;
8117 branch_regs[i-1].wasconst=0;
cf95b4f0 8118 branch_regs[i-1].u=branch_unneeded_reg[i-1]&~((1LL<<dops[i-1].rs1)|(1LL<<dops[i-1].rs2));
57871462 8119 alloc_cc(&branch_regs[i-1],i-1);
8120 dirty_reg(&branch_regs[i-1],CCREG);
cf95b4f0 8121 if(dops[i-1].rt1==31) { // JAL
57871462 8122 alloc_reg(&branch_regs[i-1],i-1,31);
8123 dirty_reg(&branch_regs[i-1],31);
57871462 8124 }
8125 memcpy(&branch_regs[i-1].regmap_entry,&branch_regs[i-1].regmap,sizeof(current.regmap));
40fca85b 8126 memcpy(constmap[i],constmap[i-1],sizeof(constmap[i]));
57871462 8127 break;
8128 case RJUMP:
8129 memcpy(&branch_regs[i-1],&current,sizeof(current));
8130 branch_regs[i-1].isconst=0;
8131 branch_regs[i-1].wasconst=0;
cf95b4f0 8132 branch_regs[i-1].u=branch_unneeded_reg[i-1]&~((1LL<<dops[i-1].rs1)|(1LL<<dops[i-1].rs2));
57871462 8133 alloc_cc(&branch_regs[i-1],i-1);
8134 dirty_reg(&branch_regs[i-1],CCREG);
cf95b4f0 8135 alloc_reg(&branch_regs[i-1],i-1,dops[i-1].rs1);
8136 if(dops[i-1].rt1!=0) { // JALR
8137 alloc_reg(&branch_regs[i-1],i-1,dops[i-1].rt1);
8138 dirty_reg(&branch_regs[i-1],dops[i-1].rt1);
57871462 8139 }
8140 #ifdef USE_MINI_HT
cf95b4f0 8141 if(dops[i-1].rs1==31) { // JALR
57871462 8142 alloc_reg(&branch_regs[i-1],i-1,RHASH);
57871462 8143 alloc_reg(&branch_regs[i-1],i-1,RHTBL);
57871462 8144 }
8145 #endif
8146 memcpy(&branch_regs[i-1].regmap_entry,&branch_regs[i-1].regmap,sizeof(current.regmap));
40fca85b 8147 memcpy(constmap[i],constmap[i-1],sizeof(constmap[i]));
57871462 8148 break;
8149 case CJUMP:
cf95b4f0 8150 if((dops[i-1].opcode&0x3E)==4) // BEQ/BNE
57871462 8151 {
8152 alloc_cc(&current,i-1);
8153 dirty_reg(&current,CCREG);
cf95b4f0 8154 if((dops[i-1].rs1&&(dops[i-1].rs1==dops[i].rt1||dops[i-1].rs1==dops[i].rt2))||
8155 (dops[i-1].rs2&&(dops[i-1].rs2==dops[i].rt1||dops[i-1].rs2==dops[i].rt2))) {
57871462 8156 // The delay slot overwrote one of our conditions
8157 // Delay slot goes after the test (in order)
cf95b4f0 8158 current.u=branch_unneeded_reg[i-1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 8159 current.u|=1;
57871462 8160 delayslot_alloc(&current,i);
8161 current.isconst=0;
8162 }
8163 else
8164 {
cf95b4f0 8165 current.u=branch_unneeded_reg[i-1]&~((1LL<<dops[i-1].rs1)|(1LL<<dops[i-1].rs2));
57871462 8166 // Alloc the branch condition registers
cf95b4f0 8167 if(dops[i-1].rs1) alloc_reg(&current,i-1,dops[i-1].rs1);
8168 if(dops[i-1].rs2) alloc_reg(&current,i-1,dops[i-1].rs2);
57871462 8169 }
8170 memcpy(&branch_regs[i-1],&current,sizeof(current));
8171 branch_regs[i-1].isconst=0;
8172 branch_regs[i-1].wasconst=0;
8173 memcpy(&branch_regs[i-1].regmap_entry,&current.regmap,sizeof(current.regmap));
40fca85b 8174 memcpy(constmap[i],constmap[i-1],sizeof(constmap[i]));
57871462 8175 }
8176 else
cf95b4f0 8177 if((dops[i-1].opcode&0x3E)==6) // BLEZ/BGTZ
57871462 8178 {
8179 alloc_cc(&current,i-1);
8180 dirty_reg(&current,CCREG);
cf95b4f0 8181 if(dops[i-1].rs1==dops[i].rt1||dops[i-1].rs1==dops[i].rt2) {
57871462 8182 // The delay slot overwrote the branch condition
8183 // Delay slot goes after the test (in order)
cf95b4f0 8184 current.u=branch_unneeded_reg[i-1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 8185 current.u|=1;
57871462 8186 delayslot_alloc(&current,i);
8187 current.isconst=0;
8188 }
8189 else
8190 {
cf95b4f0 8191 current.u=branch_unneeded_reg[i-1]&~(1LL<<dops[i-1].rs1);
57871462 8192 // Alloc the branch condition register
cf95b4f0 8193 alloc_reg(&current,i-1,dops[i-1].rs1);
57871462 8194 }
8195 memcpy(&branch_regs[i-1],&current,sizeof(current));
8196 branch_regs[i-1].isconst=0;
8197 branch_regs[i-1].wasconst=0;
8198 memcpy(&branch_regs[i-1].regmap_entry,&current.regmap,sizeof(current.regmap));
40fca85b 8199 memcpy(constmap[i],constmap[i-1],sizeof(constmap[i]));
57871462 8200 }
8201 else
8202 // Alloc the delay slot in case the branch is taken
cf95b4f0 8203 if((dops[i-1].opcode&0x3E)==0x14) // BEQL/BNEL
57871462 8204 {
8205 memcpy(&branch_regs[i-1],&current,sizeof(current));
cf95b4f0 8206 branch_regs[i-1].u=(branch_unneeded_reg[i-1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2)|(1LL<<dops[i].rt1)|(1LL<<dops[i].rt2)))|1;
57871462 8207 alloc_cc(&branch_regs[i-1],i);
8208 dirty_reg(&branch_regs[i-1],CCREG);
8209 delayslot_alloc(&branch_regs[i-1],i);
8210 branch_regs[i-1].isconst=0;
8211 alloc_reg(&current,i,CCREG); // Not taken path
8212 dirty_reg(&current,CCREG);
8213 memcpy(&branch_regs[i-1].regmap_entry,&branch_regs[i-1].regmap,sizeof(current.regmap));
8214 }
8215 else
cf95b4f0 8216 if((dops[i-1].opcode&0x3E)==0x16) // BLEZL/BGTZL
57871462 8217 {
8218 memcpy(&branch_regs[i-1],&current,sizeof(current));
cf95b4f0 8219 branch_regs[i-1].u=(branch_unneeded_reg[i-1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2)|(1LL<<dops[i].rt1)|(1LL<<dops[i].rt2)))|1;
57871462 8220 alloc_cc(&branch_regs[i-1],i);
8221 dirty_reg(&branch_regs[i-1],CCREG);
8222 delayslot_alloc(&branch_regs[i-1],i);
8223 branch_regs[i-1].isconst=0;
8224 alloc_reg(&current,i,CCREG); // Not taken path
8225 dirty_reg(&current,CCREG);
8226 memcpy(&branch_regs[i-1].regmap_entry,&branch_regs[i-1].regmap,sizeof(current.regmap));
8227 }
8228 break;
8229 case SJUMP:
cf95b4f0 8230 //if((dops[i-1].opcode2&0x1E)==0) // BLTZ/BGEZ
8231 if((dops[i-1].opcode2&0x0E)==0) // BLTZ/BGEZ
57871462 8232 {
8233 alloc_cc(&current,i-1);
8234 dirty_reg(&current,CCREG);
cf95b4f0 8235 if(dops[i-1].rs1==dops[i].rt1||dops[i-1].rs1==dops[i].rt2) {
57871462 8236 // The delay slot overwrote the branch condition
8237 // Delay slot goes after the test (in order)
cf95b4f0 8238 current.u=branch_unneeded_reg[i-1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2));
57871462 8239 current.u|=1;
57871462 8240 delayslot_alloc(&current,i);
8241 current.isconst=0;
8242 }
8243 else
8244 {
cf95b4f0 8245 current.u=branch_unneeded_reg[i-1]&~(1LL<<dops[i-1].rs1);
57871462 8246 // Alloc the branch condition register
cf95b4f0 8247 alloc_reg(&current,i-1,dops[i-1].rs1);
57871462 8248 }
8249 memcpy(&branch_regs[i-1],&current,sizeof(current));
8250 branch_regs[i-1].isconst=0;
8251 branch_regs[i-1].wasconst=0;
8252 memcpy(&branch_regs[i-1].regmap_entry,&current.regmap,sizeof(current.regmap));
40fca85b 8253 memcpy(constmap[i],constmap[i-1],sizeof(constmap[i]));
57871462 8254 }
8255 else
8256 // Alloc the delay slot in case the branch is taken
cf95b4f0 8257 if((dops[i-1].opcode2&0x1E)==2) // BLTZL/BGEZL
57871462 8258 {
8259 memcpy(&branch_regs[i-1],&current,sizeof(current));
cf95b4f0 8260 branch_regs[i-1].u=(branch_unneeded_reg[i-1]&~((1LL<<dops[i].rs1)|(1LL<<dops[i].rs2)|(1LL<<dops[i].rt1)|(1LL<<dops[i].rt2)))|1;
57871462 8261 alloc_cc(&branch_regs[i-1],i);
8262 dirty_reg(&branch_regs[i-1],CCREG);
8263 delayslot_alloc(&branch_regs[i-1],i);
8264 branch_regs[i-1].isconst=0;
8265 alloc_reg(&current,i,CCREG); // Not taken path
8266 dirty_reg(&current,CCREG);
8267 memcpy(&branch_regs[i-1].regmap_entry,&branch_regs[i-1].regmap,sizeof(current.regmap));
8268 }
8269 // FIXME: BLTZAL/BGEZAL
cf95b4f0 8270 if(dops[i-1].opcode2&0x10) { // BxxZAL
57871462 8271 alloc_reg(&branch_regs[i-1],i-1,31);
8272 dirty_reg(&branch_regs[i-1],31);
57871462 8273 }
8274 break;
57871462 8275 }
8276
fe807a8a 8277 if (dops[i-1].is_ujump)
57871462 8278 {
cf95b4f0 8279 if(dops[i-1].rt1==31) // JAL/JALR
57871462 8280 {
8281 // Subroutine call will return here, don't alloc any registers
57871462 8282 current.dirty=0;
8283 clear_all_regs(current.regmap);
8284 alloc_reg(&current,i,CCREG);
8285 dirty_reg(&current,CCREG);
8286 }
8287 else if(i+1<slen)
8288 {
8289 // Internal branch will jump here, match registers to caller
57871462 8290 current.dirty=0;
8291 clear_all_regs(current.regmap);
8292 alloc_reg(&current,i,CCREG);
8293 dirty_reg(&current,CCREG);
8294 for(j=i-1;j>=0;j--)
8295 {
8296 if(ba[j]==start+i*4+4) {
8297 memcpy(current.regmap,branch_regs[j].regmap,sizeof(current.regmap));
57871462 8298 current.dirty=branch_regs[j].dirty;
8299 break;
8300 }
8301 }
8302 while(j>=0) {
8303 if(ba[j]==start+i*4+4) {
8304 for(hr=0;hr<HOST_REGS;hr++) {
8305 if(current.regmap[hr]!=branch_regs[j].regmap[hr]) {
8306 current.regmap[hr]=-1;
8307 }
57871462 8308 current.dirty&=branch_regs[j].dirty;
8309 }
8310 }
8311 j--;
8312 }
8313 }
8314 }
8315 }
8316
8317 // Count cycles in between branches
2330734f 8318 ccadj[i] = CLOCK_ADJUST(cc);
fe807a8a 8319 if (i > 0 && (dops[i-1].is_jump || dops[i].itype == SYSCALL || dops[i].itype == HLECALL))
57871462 8320 {
8321 cc=0;
8322 }
71e490c5 8323#if !defined(DRC_DBG)
cf95b4f0 8324 else if(dops[i].itype==C2OP&&gte_cycletab[source[i]&0x3f]>2)
054175e9 8325 {
81dbbf4c 8326 // this should really be removed since the real stalls have been implemented,
8327 // but doing so causes sizeable perf regression against the older version
8328 u_int gtec = gte_cycletab[source[i] & 0x3f];
32631e6a 8329 cc += HACK_ENABLED(NDHACK_NO_STALLS) ? gtec/2 : 2;
fb407447 8330 }
cf95b4f0 8331 else if(i>1&&dops[i].itype==STORE&&dops[i-1].itype==STORE&&dops[i-2].itype==STORE&&!dops[i].bt)
5fdcbb5a 8332 {
8333 cc+=4;
8334 }
cf95b4f0 8335 else if(dops[i].itype==C2LS)
fb407447 8336 {
81dbbf4c 8337 // same as with C2OP
32631e6a 8338 cc += HACK_ENABLED(NDHACK_NO_STALLS) ? 4 : 2;
fb407447 8339 }
8340#endif
57871462 8341 else
8342 {
8343 cc++;
8344 }
8345
cf95b4f0 8346 if(!dops[i].is_ds) {
57871462 8347 regs[i].dirty=current.dirty;
8348 regs[i].isconst=current.isconst;
40fca85b 8349 memcpy(constmap[i],current_constmap,sizeof(constmap[i]));
57871462 8350 }
8351 for(hr=0;hr<HOST_REGS;hr++) {
8352 if(hr!=EXCLUDE_REG&&regs[i].regmap[hr]>=0) {
8353 if(regmap_pre[i][hr]!=regs[i].regmap[hr]) {
8354 regs[i].wasconst&=~(1<<hr);
8355 }
8356 }
8357 }
8358 if(current.regmap[HOST_BTREG]==BTREG) current.regmap[HOST_BTREG]=-1;
27727b63 8359 regs[i].waswritten=current.waswritten;
57871462 8360 }
9f51b4b9 8361
57871462 8362 /* Pass 4 - Cull unused host registers */
9f51b4b9 8363
57871462 8364 uint64_t nr=0;
9f51b4b9 8365
57871462 8366 for (i=slen-1;i>=0;i--)
8367 {
8368 int hr;
fe807a8a 8369 if(dops[i].is_jump)
57871462 8370 {
8371 if(ba[i]<start || ba[i]>=(start+slen*4))
8372 {
8373 // Branch out of this block, don't need anything
8374 nr=0;
8375 }
8376 else
8377 {
8378 // Internal branch
8379 // Need whatever matches the target
8380 nr=0;
8381 int t=(ba[i]-start)>>2;
8382 for(hr=0;hr<HOST_REGS;hr++)
8383 {
8384 if(regs[i].regmap_entry[hr]>=0) {
8385 if(regs[i].regmap_entry[hr]==regs[t].regmap_entry[hr]) nr|=1<<hr;
8386 }
8387 }
8388 }
8389 // Conditional branch may need registers for following instructions
fe807a8a 8390 if (!dops[i].is_ujump)
57871462 8391 {
8392 if(i<slen-2) {
8393 nr|=needed_reg[i+2];
8394 for(hr=0;hr<HOST_REGS;hr++)
8395 {
8396 if(regmap_pre[i+2][hr]>=0&&get_reg(regs[i+2].regmap_entry,regmap_pre[i+2][hr])<0) nr&=~(1<<hr);
8397 //if((regmap_entry[i+2][hr])>=0) if(!((nr>>hr)&1)) printf("%x-bogus(%d=%d)\n",start+i*4,hr,regmap_entry[i+2][hr]);
8398 }
8399 }
8400 }
8401 // Don't need stuff which is overwritten
f5955059 8402 //if(regs[i].regmap[hr]!=regmap_pre[i][hr]) nr&=~(1<<hr);
8403 //if(regs[i].regmap[hr]<0) nr&=~(1<<hr);
57871462 8404 // Merge in delay slot
8405 for(hr=0;hr<HOST_REGS;hr++)
8406 {
fe807a8a 8407 if(dops[i+1].rt1&&dops[i+1].rt1==(regs[i].regmap[hr]&63)) nr&=~(1<<hr);
8408 if(dops[i+1].rt2&&dops[i+1].rt2==(regs[i].regmap[hr]&63)) nr&=~(1<<hr);
cf95b4f0 8409 if(dops[i+1].rs1==regmap_pre[i][hr]) nr|=1<<hr;
8410 if(dops[i+1].rs2==regmap_pre[i][hr]) nr|=1<<hr;
8411 if(dops[i+1].rs1==regs[i].regmap_entry[hr]) nr|=1<<hr;
8412 if(dops[i+1].rs2==regs[i].regmap_entry[hr]) nr|=1<<hr;
37387d8b 8413 if(ram_offset && (dops[i+1].is_load || dops[i+1].is_store)) {
8414 if(regmap_pre[i][hr]==ROREG) nr|=1<<hr;
8415 if(regs[i].regmap_entry[hr]==ROREG) nr|=1<<hr;
8416 }
8417 if(dops[i+1].is_store) {
57871462 8418 if(regmap_pre[i][hr]==INVCP) nr|=1<<hr;
8419 if(regs[i].regmap_entry[hr]==INVCP) nr|=1<<hr;
8420 }
8421 }
8422 }
cf95b4f0 8423 else if(dops[i].itype==SYSCALL||dops[i].itype==HLECALL||dops[i].itype==INTCALL)
57871462 8424 {
8425 // SYSCALL instruction (software interrupt)
8426 nr=0;
8427 }
cf95b4f0 8428 else if(dops[i].itype==COP0 && (source[i]&0x3f)==0x18)
57871462 8429 {
8430 // ERET instruction (return from interrupt)
8431 nr=0;
8432 }
8433 else // Non-branch
8434 {
8435 if(i<slen-1) {
8436 for(hr=0;hr<HOST_REGS;hr++) {
8437 if(regmap_pre[i+1][hr]>=0&&get_reg(regs[i+1].regmap_entry,regmap_pre[i+1][hr])<0) nr&=~(1<<hr);
8438 if(regs[i].regmap[hr]!=regmap_pre[i+1][hr]) nr&=~(1<<hr);
8439 if(regs[i].regmap[hr]!=regmap_pre[i][hr]) nr&=~(1<<hr);
8440 if(regs[i].regmap[hr]<0) nr&=~(1<<hr);
8441 }
8442 }
8443 }
8444 for(hr=0;hr<HOST_REGS;hr++)
8445 {
8446 // Overwritten registers are not needed
cf95b4f0 8447 if(dops[i].rt1&&dops[i].rt1==(regs[i].regmap[hr]&63)) nr&=~(1<<hr);
8448 if(dops[i].rt2&&dops[i].rt2==(regs[i].regmap[hr]&63)) nr&=~(1<<hr);
57871462 8449 if(FTEMP==(regs[i].regmap[hr]&63)) nr&=~(1<<hr);
8450 // Source registers are needed
cf95b4f0 8451 if(dops[i].rs1==regmap_pre[i][hr]) nr|=1<<hr;
8452 if(dops[i].rs2==regmap_pre[i][hr]) nr|=1<<hr;
8453 if(dops[i].rs1==regs[i].regmap_entry[hr]) nr|=1<<hr;
8454 if(dops[i].rs2==regs[i].regmap_entry[hr]) nr|=1<<hr;
37387d8b 8455 if(ram_offset && (dops[i].is_load || dops[i].is_store)) {
8456 if(regmap_pre[i][hr]==ROREG) nr|=1<<hr;
8457 if(regs[i].regmap_entry[hr]==ROREG) nr|=1<<hr;
8458 }
8459 if(dops[i].is_store) {
57871462 8460 if(regmap_pre[i][hr]==INVCP) nr|=1<<hr;
8461 if(regs[i].regmap_entry[hr]==INVCP) nr|=1<<hr;
8462 }
8463 // Don't store a register immediately after writing it,
8464 // may prevent dual-issue.
8465 // But do so if this is a branch target, otherwise we
8466 // might have to load the register before the branch.
cf95b4f0 8467 if(i>0&&!dops[i].bt&&((regs[i].wasdirty>>hr)&1)) {
7c3a5182 8468 if((regmap_pre[i][hr]>0&&!((unneeded_reg[i]>>regmap_pre[i][hr])&1))) {
cf95b4f0 8469 if(dops[i-1].rt1==(regmap_pre[i][hr]&63)) nr|=1<<hr;
8470 if(dops[i-1].rt2==(regmap_pre[i][hr]&63)) nr|=1<<hr;
57871462 8471 }
7c3a5182 8472 if((regs[i].regmap_entry[hr]>0&&!((unneeded_reg[i]>>regs[i].regmap_entry[hr])&1))) {
cf95b4f0 8473 if(dops[i-1].rt1==(regs[i].regmap_entry[hr]&63)) nr|=1<<hr;
8474 if(dops[i-1].rt2==(regs[i].regmap_entry[hr]&63)) nr|=1<<hr;
57871462 8475 }
8476 }
8477 }
8478 // Cycle count is needed at branches. Assume it is needed at the target too.
cf95b4f0 8479 if(i==0||dops[i].bt||dops[i].itype==CJUMP||dops[i].itype==SPAN) {
57871462 8480 if(regmap_pre[i][HOST_CCREG]==CCREG) nr|=1<<HOST_CCREG;
8481 if(regs[i].regmap_entry[HOST_CCREG]==CCREG) nr|=1<<HOST_CCREG;
8482 }
8483 // Save it
8484 needed_reg[i]=nr;
9f51b4b9 8485
57871462 8486 // Deallocate unneeded registers
8487 for(hr=0;hr<HOST_REGS;hr++)
8488 {
8489 if(!((nr>>hr)&1)) {
8490 if(regs[i].regmap_entry[hr]!=CCREG) regs[i].regmap_entry[hr]=-1;
fe807a8a 8491 if(dops[i].is_jump)
57871462 8492 {
37387d8b 8493 int map1 = 0, map2 = 0, temp = 0; // or -1 ??
8494 if (dops[i+1].is_load || dops[i+1].is_store)
8495 map1 = ROREG;
8496 if (dops[i+1].is_store)
8497 map2 = INVCP;
8498 if(dops[i+1].itype==LOADLR || dops[i+1].itype==STORELR || dops[i+1].itype==C2LS)
8499 temp = FTEMP;
cf95b4f0 8500 if((regs[i].regmap[hr]&63)!=dops[i].rs1 && (regs[i].regmap[hr]&63)!=dops[i].rs2 &&
8501 (regs[i].regmap[hr]&63)!=dops[i].rt1 && (regs[i].regmap[hr]&63)!=dops[i].rt2 &&
8502 (regs[i].regmap[hr]&63)!=dops[i+1].rt1 && (regs[i].regmap[hr]&63)!=dops[i+1].rt2 &&
8503 regs[i].regmap[hr]!=dops[i+1].rs1 && regs[i].regmap[hr]!=dops[i+1].rs2 &&
57871462 8504 (regs[i].regmap[hr]&63)!=temp && regs[i].regmap[hr]!=PTEMP &&
8505 regs[i].regmap[hr]!=RHASH && regs[i].regmap[hr]!=RHTBL &&
8506 regs[i].regmap[hr]!=RTEMP && regs[i].regmap[hr]!=CCREG &&
37387d8b 8507 regs[i].regmap[hr]!=map1 && regs[i].regmap[hr]!=map2)
57871462 8508 {
8509 regs[i].regmap[hr]=-1;
8510 regs[i].isconst&=~(1<<hr);
a550c61c 8511 regs[i].dirty&=~(1<<hr);
8512 regs[i+1].wasdirty&=~(1<<hr);
cf95b4f0 8513 if((branch_regs[i].regmap[hr]&63)!=dops[i].rs1 && (branch_regs[i].regmap[hr]&63)!=dops[i].rs2 &&
8514 (branch_regs[i].regmap[hr]&63)!=dops[i].rt1 && (branch_regs[i].regmap[hr]&63)!=dops[i].rt2 &&
8515 (branch_regs[i].regmap[hr]&63)!=dops[i+1].rt1 && (branch_regs[i].regmap[hr]&63)!=dops[i+1].rt2 &&
8516 branch_regs[i].regmap[hr]!=dops[i+1].rs1 && branch_regs[i].regmap[hr]!=dops[i+1].rs2 &&
57871462 8517 (branch_regs[i].regmap[hr]&63)!=temp && branch_regs[i].regmap[hr]!=PTEMP &&
8518 branch_regs[i].regmap[hr]!=RHASH && branch_regs[i].regmap[hr]!=RHTBL &&
8519 branch_regs[i].regmap[hr]!=RTEMP && branch_regs[i].regmap[hr]!=CCREG &&
37387d8b 8520 branch_regs[i].regmap[hr]!=map1 && branch_regs[i].regmap[hr]!=map2)
57871462 8521 {
8522 branch_regs[i].regmap[hr]=-1;
8523 branch_regs[i].regmap_entry[hr]=-1;
fe807a8a 8524 if (!dops[i].is_ujump)
57871462 8525 {
fe807a8a 8526 if (i < slen-2) {
57871462 8527 regmap_pre[i+2][hr]=-1;
79c75f1b 8528 regs[i+2].wasconst&=~(1<<hr);
57871462 8529 }
8530 }
8531 }
8532 }
8533 }
8534 else
8535 {
8536 // Non-branch
8537 if(i>0)
8538 {
37387d8b 8539 int map1 = -1, map2 = -1, temp=-1;
8540 if (dops[i].is_load || dops[i].is_store)
8541 map1 = ROREG;
8542 if (dops[i].is_store)
8543 map2 = INVCP;
8544 if (dops[i].itype==LOADLR || dops[i].itype==STORELR || dops[i].itype==C2LS)
8545 temp = FTEMP;
cf95b4f0 8546 if((regs[i].regmap[hr]&63)!=dops[i].rt1 && (regs[i].regmap[hr]&63)!=dops[i].rt2 &&
8547 regs[i].regmap[hr]!=dops[i].rs1 && regs[i].regmap[hr]!=dops[i].rs2 &&
37387d8b 8548 (regs[i].regmap[hr]&63)!=temp && regs[i].regmap[hr]!=map1 && regs[i].regmap[hr]!=map2 &&
4b1c7cd1 8549 //(dops[i].itype!=SPAN||regs[i].regmap[hr]!=CCREG)
8550 regs[i].regmap[hr] != CCREG)
57871462 8551 {
cf95b4f0 8552 if(i<slen-1&&!dops[i].is_ds) {
ad49de89 8553 assert(regs[i].regmap[hr]<64);
afec9d44 8554 if(regmap_pre[i+1][hr]!=-1 || regs[i].regmap[hr]>0)
57871462 8555 if(regmap_pre[i+1][hr]!=regs[i].regmap[hr])
57871462 8556 {
c43b5311 8557 SysPrintf("fail: %x (%d %d!=%d)\n",start+i*4,hr,regmap_pre[i+1][hr],regs[i].regmap[hr]);
57871462 8558 assert(regmap_pre[i+1][hr]==regs[i].regmap[hr]);
8559 }
8560 regmap_pre[i+1][hr]=-1;
8561 if(regs[i+1].regmap_entry[hr]==CCREG) regs[i+1].regmap_entry[hr]=-1;
79c75f1b 8562 regs[i+1].wasconst&=~(1<<hr);
57871462 8563 }
8564 regs[i].regmap[hr]=-1;
8565 regs[i].isconst&=~(1<<hr);
a550c61c 8566 regs[i].dirty&=~(1<<hr);
8567 regs[i+1].wasdirty&=~(1<<hr);
57871462 8568 }
8569 }
8570 }
3968e69e 8571 } // if needed
8572 } // for hr
57871462 8573 }
9f51b4b9 8574
57871462 8575 /* Pass 5 - Pre-allocate registers */
9f51b4b9 8576
57871462 8577 // If a register is allocated during a loop, try to allocate it for the
8578 // entire loop, if possible. This avoids loading/storing registers
8579 // inside of the loop.
9f51b4b9 8580
57871462 8581 signed char f_regmap[HOST_REGS];
8582 clear_all_regs(f_regmap);
8583 for(i=0;i<slen-1;i++)
8584 {
cf95b4f0 8585 if(dops[i].itype==UJUMP||dops[i].itype==CJUMP||dops[i].itype==SJUMP)
57871462 8586 {
9f51b4b9 8587 if(ba[i]>=start && ba[i]<(start+i*4))
cf95b4f0 8588 if(dops[i+1].itype==NOP||dops[i+1].itype==MOV||dops[i+1].itype==ALU
8589 ||dops[i+1].itype==SHIFTIMM||dops[i+1].itype==IMM16||dops[i+1].itype==LOAD
8590 ||dops[i+1].itype==STORE||dops[i+1].itype==STORELR||dops[i+1].itype==C1LS
8591 ||dops[i+1].itype==SHIFT||dops[i+1].itype==COP1
8592 ||dops[i+1].itype==COP2||dops[i+1].itype==C2LS||dops[i+1].itype==C2OP)
57871462 8593 {
8594 int t=(ba[i]-start)>>2;
fe807a8a 8595 if(t > 0 && !dops[t-1].is_jump) // loop_preload can't handle jumps into delay slots
cf95b4f0 8596 if(t<2||(dops[t-2].itype!=UJUMP&&dops[t-2].itype!=RJUMP)||dops[t-2].rt1!=31) // call/ret assumes no registers allocated
57871462 8597 for(hr=0;hr<HOST_REGS;hr++)
8598 {
7c3a5182 8599 if(regs[i].regmap[hr]>=0) {
b372a952 8600 if(f_regmap[hr]!=regs[i].regmap[hr]) {
8601 // dealloc old register
8602 int n;
8603 for(n=0;n<HOST_REGS;n++)
8604 {
8605 if(f_regmap[n]==regs[i].regmap[hr]) {f_regmap[n]=-1;}
8606 }
8607 // and alloc new one
8608 f_regmap[hr]=regs[i].regmap[hr];
8609 }
8610 }
7c3a5182 8611 if(branch_regs[i].regmap[hr]>=0) {
b372a952 8612 if(f_regmap[hr]!=branch_regs[i].regmap[hr]) {
8613 // dealloc old register
8614 int n;
8615 for(n=0;n<HOST_REGS;n++)
8616 {
8617 if(f_regmap[n]==branch_regs[i].regmap[hr]) {f_regmap[n]=-1;}
8618 }
8619 // and alloc new one
8620 f_regmap[hr]=branch_regs[i].regmap[hr];
8621 }
8622 }
cf95b4f0 8623 if(dops[i].ooo) {
9f51b4b9 8624 if(count_free_regs(regs[i].regmap)<=minimum_free_regs[i+1])
e1190b87 8625 f_regmap[hr]=branch_regs[i].regmap[hr];
8626 }else{
9f51b4b9 8627 if(count_free_regs(branch_regs[i].regmap)<=minimum_free_regs[i+1])
57871462 8628 f_regmap[hr]=branch_regs[i].regmap[hr];
8629 }
8630 // Avoid dirty->clean transition
e1190b87 8631 #ifdef DESTRUCTIVE_WRITEBACK
57871462 8632 if(t>0) if(get_reg(regmap_pre[t],f_regmap[hr])>=0) if((regs[t].wasdirty>>get_reg(regmap_pre[t],f_regmap[hr]))&1) f_regmap[hr]=-1;
e1190b87 8633 #endif
8634 // This check is only strictly required in the DESTRUCTIVE_WRITEBACK
8635 // case above, however it's always a good idea. We can't hoist the
8636 // load if the register was already allocated, so there's no point
8637 // wasting time analyzing most of these cases. It only "succeeds"
8638 // when the mapping was different and the load can be replaced with
8639 // a mov, which is of negligible benefit. So such cases are
8640 // skipped below.
57871462 8641 if(f_regmap[hr]>0) {
198df76f 8642 if(regs[t].regmap[hr]==f_regmap[hr]||(regs[t].regmap_entry[hr]<0&&get_reg(regmap_pre[t],f_regmap[hr])<0)) {
57871462 8643 int r=f_regmap[hr];
8644 for(j=t;j<=i;j++)
8645 {
8646 //printf("Test %x -> %x, %x %d/%d\n",start+i*4,ba[i],start+j*4,hr,r);
8647 if(r<34&&((unneeded_reg[j]>>r)&1)) break;
00fa9369 8648 assert(r < 64);
57871462 8649 if(regs[j].regmap[hr]==f_regmap[hr]&&(f_regmap[hr]&63)<TEMPREG) {
8650 //printf("Hit %x -> %x, %x %d/%d\n",start+i*4,ba[i],start+j*4,hr,r);
8651 int k;
8652 if(regs[i].regmap[hr]==-1&&branch_regs[i].regmap[hr]==-1) {
8653 if(get_reg(regs[i+2].regmap,f_regmap[hr])>=0) break;
8654 if(r>63) {
8655 if(get_reg(regs[i].regmap,r&63)<0) break;
8656 if(get_reg(branch_regs[i].regmap,r&63)<0) break;
8657 }
8658 k=i;
8659 while(k>1&&regs[k-1].regmap[hr]==-1) {
e1190b87 8660 if(count_free_regs(regs[k-1].regmap)<=minimum_free_regs[k-1]) {
8661 //printf("no free regs for store %x\n",start+(k-1)*4);
8662 break;
57871462 8663 }
57871462 8664 if(get_reg(regs[k-1].regmap,f_regmap[hr])>=0) {
8665 //printf("no-match due to different register\n");
8666 break;
8667 }
fe807a8a 8668 if (dops[k-2].is_jump) {
57871462 8669 //printf("no-match due to branch\n");
8670 break;
8671 }
8672 // call/ret fast path assumes no registers allocated
cf95b4f0 8673 if(k>2&&(dops[k-3].itype==UJUMP||dops[k-3].itype==RJUMP)&&dops[k-3].rt1==31) {
57871462 8674 break;
8675 }
ad49de89 8676 assert(r < 64);
57871462 8677 k--;
8678 }
57871462 8679 if(regs[k-1].regmap[hr]==f_regmap[hr]&&regmap_pre[k][hr]==f_regmap[hr]) {
8680 //printf("Extend r%d, %x ->\n",hr,start+k*4);
8681 while(k<i) {
8682 regs[k].regmap_entry[hr]=f_regmap[hr];
8683 regs[k].regmap[hr]=f_regmap[hr];
8684 regmap_pre[k+1][hr]=f_regmap[hr];
8685 regs[k].wasdirty&=~(1<<hr);
8686 regs[k].dirty&=~(1<<hr);
8687 regs[k].wasdirty|=(1<<hr)&regs[k-1].dirty;
8688 regs[k].dirty|=(1<<hr)&regs[k].wasdirty;
8689 regs[k].wasconst&=~(1<<hr);
8690 regs[k].isconst&=~(1<<hr);
8691 k++;
8692 }
8693 }
8694 else {
8695 //printf("Fail Extend r%d, %x ->\n",hr,start+k*4);
8696 break;
8697 }
8698 assert(regs[i-1].regmap[hr]==f_regmap[hr]);
8699 if(regs[i-1].regmap[hr]==f_regmap[hr]&&regmap_pre[i][hr]==f_regmap[hr]) {
8700 //printf("OK fill %x (r%d)\n",start+i*4,hr);
8701 regs[i].regmap_entry[hr]=f_regmap[hr];
8702 regs[i].regmap[hr]=f_regmap[hr];
8703 regs[i].wasdirty&=~(1<<hr);
8704 regs[i].dirty&=~(1<<hr);
8705 regs[i].wasdirty|=(1<<hr)&regs[i-1].dirty;
8706 regs[i].dirty|=(1<<hr)&regs[i-1].dirty;
8707 regs[i].wasconst&=~(1<<hr);
8708 regs[i].isconst&=~(1<<hr);
8709 branch_regs[i].regmap_entry[hr]=f_regmap[hr];
8710 branch_regs[i].wasdirty&=~(1<<hr);
8711 branch_regs[i].wasdirty|=(1<<hr)&regs[i].dirty;
8712 branch_regs[i].regmap[hr]=f_regmap[hr];
8713 branch_regs[i].dirty&=~(1<<hr);
8714 branch_regs[i].dirty|=(1<<hr)&regs[i].dirty;
8715 branch_regs[i].wasconst&=~(1<<hr);
8716 branch_regs[i].isconst&=~(1<<hr);
fe807a8a 8717 if (!dops[i].is_ujump) {
57871462 8718 regmap_pre[i+2][hr]=f_regmap[hr];
8719 regs[i+2].wasdirty&=~(1<<hr);
8720 regs[i+2].wasdirty|=(1<<hr)&regs[i].dirty;
57871462 8721 }
8722 }
8723 }
8724 for(k=t;k<j;k++) {
e1190b87 8725 // Alloc register clean at beginning of loop,
8726 // but may dirty it in pass 6
57871462 8727 regs[k].regmap_entry[hr]=f_regmap[hr];
8728 regs[k].regmap[hr]=f_regmap[hr];
57871462 8729 regs[k].dirty&=~(1<<hr);
8730 regs[k].wasconst&=~(1<<hr);
8731 regs[k].isconst&=~(1<<hr);
fe807a8a 8732 if (dops[k].is_jump) {
e1190b87 8733 branch_regs[k].regmap_entry[hr]=f_regmap[hr];
8734 branch_regs[k].regmap[hr]=f_regmap[hr];
8735 branch_regs[k].dirty&=~(1<<hr);
8736 branch_regs[k].wasconst&=~(1<<hr);
8737 branch_regs[k].isconst&=~(1<<hr);
fe807a8a 8738 if (!dops[k].is_ujump) {
e1190b87 8739 regmap_pre[k+2][hr]=f_regmap[hr];
8740 regs[k+2].wasdirty&=~(1<<hr);
e1190b87 8741 }
8742 }
8743 else
8744 {
8745 regmap_pre[k+1][hr]=f_regmap[hr];
8746 regs[k+1].wasdirty&=~(1<<hr);
8747 }
57871462 8748 }
8749 if(regs[j].regmap[hr]==f_regmap[hr])
8750 regs[j].regmap_entry[hr]=f_regmap[hr];
8751 break;
8752 }
8753 if(j==i) break;
8754 if(regs[j].regmap[hr]>=0)
8755 break;
8756 if(get_reg(regs[j].regmap,f_regmap[hr])>=0) {
8757 //printf("no-match due to different register\n");
8758 break;
8759 }
fe807a8a 8760 if (dops[j].is_ujump)
e1190b87 8761 {
8762 // Stop on unconditional branch
8763 break;
8764 }
cf95b4f0 8765 if(dops[j].itype==CJUMP||dops[j].itype==SJUMP)
e1190b87 8766 {
cf95b4f0 8767 if(dops[j].ooo) {
9f51b4b9 8768 if(count_free_regs(regs[j].regmap)<=minimum_free_regs[j+1])
e1190b87 8769 break;
8770 }else{
9f51b4b9 8771 if(count_free_regs(branch_regs[j].regmap)<=minimum_free_regs[j+1])
e1190b87 8772 break;
8773 }
8774 if(get_reg(branch_regs[j].regmap,f_regmap[hr])>=0) {
8775 //printf("no-match due to different register (branch)\n");
57871462 8776 break;
8777 }
8778 }
e1190b87 8779 if(count_free_regs(regs[j].regmap)<=minimum_free_regs[j]) {
8780 //printf("No free regs for store %x\n",start+j*4);
8781 break;
8782 }
ad49de89 8783 assert(f_regmap[hr]<64);
57871462 8784 }
8785 }
8786 }
8787 }
8788 }
8789 }else{
198df76f 8790 // Non branch or undetermined branch target
57871462 8791 for(hr=0;hr<HOST_REGS;hr++)
8792 {
8793 if(hr!=EXCLUDE_REG) {
7c3a5182 8794 if(regs[i].regmap[hr]>=0) {
b372a952 8795 if(f_regmap[hr]!=regs[i].regmap[hr]) {
8796 // dealloc old register
8797 int n;
8798 for(n=0;n<HOST_REGS;n++)
8799 {
8800 if(f_regmap[n]==regs[i].regmap[hr]) {f_regmap[n]=-1;}
8801 }
8802 // and alloc new one
8803 f_regmap[hr]=regs[i].regmap[hr];
8804 }
8805 }
57871462 8806 }
8807 }
8808 // Try to restore cycle count at branch targets
cf95b4f0 8809 if(dops[i].bt) {
57871462 8810 for(j=i;j<slen-1;j++) {
8811 if(regs[j].regmap[HOST_CCREG]!=-1) break;
e1190b87 8812 if(count_free_regs(regs[j].regmap)<=minimum_free_regs[j]) {
8813 //printf("no free regs for store %x\n",start+j*4);
8814 break;
57871462 8815 }
57871462 8816 }
8817 if(regs[j].regmap[HOST_CCREG]==CCREG) {
8818 int k=i;
8819 //printf("Extend CC, %x -> %x\n",start+k*4,start+j*4);
8820 while(k<j) {
8821 regs[k].regmap_entry[HOST_CCREG]=CCREG;
8822 regs[k].regmap[HOST_CCREG]=CCREG;
8823 regmap_pre[k+1][HOST_CCREG]=CCREG;
8824 regs[k+1].wasdirty|=1<<HOST_CCREG;
8825 regs[k].dirty|=1<<HOST_CCREG;
8826 regs[k].wasconst&=~(1<<HOST_CCREG);
8827 regs[k].isconst&=~(1<<HOST_CCREG);
8828 k++;
8829 }
9f51b4b9 8830 regs[j].regmap_entry[HOST_CCREG]=CCREG;
57871462 8831 }
8832 // Work backwards from the branch target
8833 if(j>i&&f_regmap[HOST_CCREG]==CCREG)
8834 {
8835 //printf("Extend backwards\n");
8836 int k;
8837 k=i;
8838 while(regs[k-1].regmap[HOST_CCREG]==-1) {
e1190b87 8839 if(count_free_regs(regs[k-1].regmap)<=minimum_free_regs[k-1]) {
8840 //printf("no free regs for store %x\n",start+(k-1)*4);
8841 break;
57871462 8842 }
57871462 8843 k--;
8844 }
8845 if(regs[k-1].regmap[HOST_CCREG]==CCREG) {
8846 //printf("Extend CC, %x ->\n",start+k*4);
8847 while(k<=i) {
8848 regs[k].regmap_entry[HOST_CCREG]=CCREG;
8849 regs[k].regmap[HOST_CCREG]=CCREG;
8850 regmap_pre[k+1][HOST_CCREG]=CCREG;
8851 regs[k+1].wasdirty|=1<<HOST_CCREG;
8852 regs[k].dirty|=1<<HOST_CCREG;
8853 regs[k].wasconst&=~(1<<HOST_CCREG);
8854 regs[k].isconst&=~(1<<HOST_CCREG);
8855 k++;
8856 }
8857 }
8858 else {
8859 //printf("Fail Extend CC, %x ->\n",start+k*4);
8860 }
8861 }
8862 }
cf95b4f0 8863 if(dops[i].itype!=STORE&&dops[i].itype!=STORELR&&dops[i].itype!=C1LS&&dops[i].itype!=SHIFT&&
8864 dops[i].itype!=NOP&&dops[i].itype!=MOV&&dops[i].itype!=ALU&&dops[i].itype!=SHIFTIMM&&
8865 dops[i].itype!=IMM16&&dops[i].itype!=LOAD&&dops[i].itype!=COP1)
57871462 8866 {
8867 memcpy(f_regmap,regs[i].regmap,sizeof(f_regmap));
8868 }
8869 }
8870 }
9f51b4b9 8871
57871462 8872 // This allocates registers (if possible) one instruction prior
8873 // to use, which can avoid a load-use penalty on certain CPUs.
8874 for(i=0;i<slen-1;i++)
8875 {
fe807a8a 8876 if (!i || !dops[i-1].is_jump)
57871462 8877 {
cf95b4f0 8878 if(!dops[i+1].bt)
57871462 8879 {
cf95b4f0 8880 if(dops[i].itype==ALU||dops[i].itype==MOV||dops[i].itype==LOAD||dops[i].itype==SHIFTIMM||dops[i].itype==IMM16
8881 ||((dops[i].itype==COP1||dops[i].itype==COP2)&&dops[i].opcode2<3))
57871462 8882 {
cf95b4f0 8883 if(dops[i+1].rs1) {
8884 if((hr=get_reg(regs[i+1].regmap,dops[i+1].rs1))>=0)
57871462 8885 {
8886 if(regs[i].regmap[hr]<0&&regs[i+1].regmap_entry[hr]<0)
8887 {
8888 regs[i].regmap[hr]=regs[i+1].regmap[hr];
8889 regmap_pre[i+1][hr]=regs[i+1].regmap[hr];
8890 regs[i+1].regmap_entry[hr]=regs[i+1].regmap[hr];
8891 regs[i].isconst&=~(1<<hr);
8892 regs[i].isconst|=regs[i+1].isconst&(1<<hr);
8893 constmap[i][hr]=constmap[i+1][hr];
8894 regs[i+1].wasdirty&=~(1<<hr);
8895 regs[i].dirty&=~(1<<hr);
8896 }
8897 }
8898 }
cf95b4f0 8899 if(dops[i+1].rs2) {
8900 if((hr=get_reg(regs[i+1].regmap,dops[i+1].rs2))>=0)
57871462 8901 {
8902 if(regs[i].regmap[hr]<0&&regs[i+1].regmap_entry[hr]<0)
8903 {
8904 regs[i].regmap[hr]=regs[i+1].regmap[hr];
8905 regmap_pre[i+1][hr]=regs[i+1].regmap[hr];
8906 regs[i+1].regmap_entry[hr]=regs[i+1].regmap[hr];
8907 regs[i].isconst&=~(1<<hr);
8908 regs[i].isconst|=regs[i+1].isconst&(1<<hr);
8909 constmap[i][hr]=constmap[i+1][hr];
8910 regs[i+1].wasdirty&=~(1<<hr);
8911 regs[i].dirty&=~(1<<hr);
8912 }
8913 }
8914 }
198df76f 8915 // Preload target address for load instruction (non-constant)
cf95b4f0 8916 if(dops[i+1].itype==LOAD&&dops[i+1].rs1&&get_reg(regs[i+1].regmap,dops[i+1].rs1)<0) {
8917 if((hr=get_reg(regs[i+1].regmap,dops[i+1].rt1))>=0)
57871462 8918 {
8919 if(regs[i].regmap[hr]<0&&regs[i+1].regmap_entry[hr]<0)
8920 {
cf95b4f0 8921 regs[i].regmap[hr]=dops[i+1].rs1;
8922 regmap_pre[i+1][hr]=dops[i+1].rs1;
8923 regs[i+1].regmap_entry[hr]=dops[i+1].rs1;
57871462 8924 regs[i].isconst&=~(1<<hr);
8925 regs[i].isconst|=regs[i+1].isconst&(1<<hr);
8926 constmap[i][hr]=constmap[i+1][hr];
8927 regs[i+1].wasdirty&=~(1<<hr);
8928 regs[i].dirty&=~(1<<hr);
8929 }
8930 }
8931 }
9f51b4b9 8932 // Load source into target register
cf95b4f0 8933 if(dops[i+1].lt1&&get_reg(regs[i+1].regmap,dops[i+1].rs1)<0) {
8934 if((hr=get_reg(regs[i+1].regmap,dops[i+1].rt1))>=0)
57871462 8935 {
8936 if(regs[i].regmap[hr]<0&&regs[i+1].regmap_entry[hr]<0)
8937 {
cf95b4f0 8938 regs[i].regmap[hr]=dops[i+1].rs1;
8939 regmap_pre[i+1][hr]=dops[i+1].rs1;
8940 regs[i+1].regmap_entry[hr]=dops[i+1].rs1;
57871462 8941 regs[i].isconst&=~(1<<hr);
8942 regs[i].isconst|=regs[i+1].isconst&(1<<hr);
8943 constmap[i][hr]=constmap[i+1][hr];
8944 regs[i+1].wasdirty&=~(1<<hr);
8945 regs[i].dirty&=~(1<<hr);
8946 }
8947 }
8948 }
198df76f 8949 // Address for store instruction (non-constant)
cf95b4f0 8950 if(dops[i+1].itype==STORE||dops[i+1].itype==STORELR
8951 ||(dops[i+1].opcode&0x3b)==0x39||(dops[i+1].opcode&0x3b)==0x3a) { // SB/SH/SW/SD/SWC1/SDC1/SWC2/SDC2
8952 if(get_reg(regs[i+1].regmap,dops[i+1].rs1)<0) {
57871462 8953 hr=get_reg2(regs[i].regmap,regs[i+1].regmap,-1);
8954 if(hr<0) hr=get_reg(regs[i+1].regmap,-1);
6cc8d23c 8955 else {
8956 regs[i+1].regmap[hr]=AGEN1+((i+1)&1);
8957 regs[i+1].isconst&=~(1<<hr);
8958 }
57871462 8959 assert(hr>=0);
8960 if(regs[i].regmap[hr]<0&&regs[i+1].regmap_entry[hr]<0)
8961 {
cf95b4f0 8962 regs[i].regmap[hr]=dops[i+1].rs1;
8963 regmap_pre[i+1][hr]=dops[i+1].rs1;
8964 regs[i+1].regmap_entry[hr]=dops[i+1].rs1;
57871462 8965 regs[i].isconst&=~(1<<hr);
8966 regs[i].isconst|=regs[i+1].isconst&(1<<hr);
8967 constmap[i][hr]=constmap[i+1][hr];
8968 regs[i+1].wasdirty&=~(1<<hr);
8969 regs[i].dirty&=~(1<<hr);
8970 }
8971 }
8972 }
cf95b4f0 8973 if(dops[i+1].itype==LOADLR||(dops[i+1].opcode&0x3b)==0x31||(dops[i+1].opcode&0x3b)==0x32) { // LWC1/LDC1, LWC2/LDC2
8974 if(get_reg(regs[i+1].regmap,dops[i+1].rs1)<0) {
57871462 8975 int nr;
8976 hr=get_reg(regs[i+1].regmap,FTEMP);
8977 assert(hr>=0);
8978 if(regs[i].regmap[hr]<0&&regs[i+1].regmap_entry[hr]<0)
8979 {
cf95b4f0 8980 regs[i].regmap[hr]=dops[i+1].rs1;
8981 regmap_pre[i+1][hr]=dops[i+1].rs1;
8982 regs[i+1].regmap_entry[hr]=dops[i+1].rs1;
57871462 8983 regs[i].isconst&=~(1<<hr);
8984 regs[i].isconst|=regs[i+1].isconst&(1<<hr);
8985 constmap[i][hr]=constmap[i+1][hr];
8986 regs[i+1].wasdirty&=~(1<<hr);
8987 regs[i].dirty&=~(1<<hr);
8988 }
8989 else if((nr=get_reg2(regs[i].regmap,regs[i+1].regmap,-1))>=0)
8990 {
8991 // move it to another register
8992 regs[i+1].regmap[hr]=-1;
8993 regmap_pre[i+2][hr]=-1;
8994 regs[i+1].regmap[nr]=FTEMP;
8995 regmap_pre[i+2][nr]=FTEMP;
cf95b4f0 8996 regs[i].regmap[nr]=dops[i+1].rs1;
8997 regmap_pre[i+1][nr]=dops[i+1].rs1;
8998 regs[i+1].regmap_entry[nr]=dops[i+1].rs1;
57871462 8999 regs[i].isconst&=~(1<<nr);
9000 regs[i+1].isconst&=~(1<<nr);
9001 regs[i].dirty&=~(1<<nr);
9002 regs[i+1].wasdirty&=~(1<<nr);
9003 regs[i+1].dirty&=~(1<<nr);
9004 regs[i+2].wasdirty&=~(1<<nr);
9005 }
9006 }
9007 }
cf95b4f0 9008 if(dops[i+1].itype==LOAD||dops[i+1].itype==LOADLR||dops[i+1].itype==STORE||dops[i+1].itype==STORELR/*||dops[i+1].itype==C1LS||||dops[i+1].itype==C2LS*/) {
9009 if(dops[i+1].itype==LOAD)
9010 hr=get_reg(regs[i+1].regmap,dops[i+1].rt1);
9011 if(dops[i+1].itype==LOADLR||(dops[i+1].opcode&0x3b)==0x31||(dops[i+1].opcode&0x3b)==0x32) // LWC1/LDC1, LWC2/LDC2
57871462 9012 hr=get_reg(regs[i+1].regmap,FTEMP);
cf95b4f0 9013 if(dops[i+1].itype==STORE||dops[i+1].itype==STORELR||(dops[i+1].opcode&0x3b)==0x39||(dops[i+1].opcode&0x3b)==0x3a) { // SWC1/SDC1/SWC2/SDC2
57871462 9014 hr=get_reg(regs[i+1].regmap,AGEN1+((i+1)&1));
9015 if(hr<0) hr=get_reg(regs[i+1].regmap,-1);
9016 }
9017 if(hr>=0&&regs[i].regmap[hr]<0) {
cf95b4f0 9018 int rs=get_reg(regs[i+1].regmap,dops[i+1].rs1);
57871462 9019 if(rs>=0&&((regs[i+1].wasconst>>rs)&1)) {
9020 regs[i].regmap[hr]=AGEN1+((i+1)&1);
9021 regmap_pre[i+1][hr]=AGEN1+((i+1)&1);
9022 regs[i+1].regmap_entry[hr]=AGEN1+((i+1)&1);
9023 regs[i].isconst&=~(1<<hr);
9024 regs[i+1].wasdirty&=~(1<<hr);
9025 regs[i].dirty&=~(1<<hr);
9026 }
9027 }
9028 }
9029 }
9030 }
9031 }
9032 }
9f51b4b9 9033
57871462 9034 /* Pass 6 - Optimize clean/dirty state */
9035 clean_registers(0,slen-1,1);
9f51b4b9 9036
57871462 9037 /* Pass 7 - Identify 32-bit registers */
04fd948a 9038 for (i=slen-1;i>=0;i--)
9039 {
cf95b4f0 9040 if(dops[i].itype==CJUMP||dops[i].itype==SJUMP)
04fd948a 9041 {
9042 // Conditional branch
9043 if((source[i]>>16)!=0x1000&&i<slen-2) {
9044 // Mark this address as a branch target since it may be called
9045 // upon return from interrupt
cf95b4f0 9046 dops[i+2].bt=1;
04fd948a 9047 }
9048 }
9049 }
57871462 9050
cf95b4f0 9051 if(dops[slen-1].itype==SPAN) {
9052 dops[slen-1].bt=1; // Mark as a branch target so instruction can restart after exception
57871462 9053 }
4600ba03 9054
d1150cd6 9055#ifdef REG_ALLOC_PRINT
57871462 9056 /* Debug/disassembly */
57871462 9057 for(i=0;i<slen;i++)
9058 {
9059 printf("U:");
9060 int r;
9061 for(r=1;r<=CCREG;r++) {
9062 if((unneeded_reg[i]>>r)&1) {
9063 if(r==HIREG) printf(" HI");
9064 else if(r==LOREG) printf(" LO");
9065 else printf(" r%d",r);
9066 }
9067 }
57871462 9068 printf("\n");
9069 #if defined(__i386__) || defined(__x86_64__)
9070 printf("pre: eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",regmap_pre[i][0],regmap_pre[i][1],regmap_pre[i][2],regmap_pre[i][3],regmap_pre[i][5],regmap_pre[i][6],regmap_pre[i][7]);
9071 #endif
9072 #ifdef __arm__
9073 printf("pre: r0=%d r1=%d r2=%d r3=%d r4=%d r5=%d r6=%d r7=%d r8=%d r9=%d r10=%d r12=%d\n",regmap_pre[i][0],regmap_pre[i][1],regmap_pre[i][2],regmap_pre[i][3],regmap_pre[i][4],regmap_pre[i][5],regmap_pre[i][6],regmap_pre[i][7],regmap_pre[i][8],regmap_pre[i][9],regmap_pre[i][10],regmap_pre[i][12]);
9074 #endif
7c3a5182 9075 #if defined(__i386__) || defined(__x86_64__)
57871462 9076 printf("needs: ");
9077 if(needed_reg[i]&1) printf("eax ");
9078 if((needed_reg[i]>>1)&1) printf("ecx ");
9079 if((needed_reg[i]>>2)&1) printf("edx ");
9080 if((needed_reg[i]>>3)&1) printf("ebx ");
9081 if((needed_reg[i]>>5)&1) printf("ebp ");
9082 if((needed_reg[i]>>6)&1) printf("esi ");
9083 if((needed_reg[i]>>7)&1) printf("edi ");
57871462 9084 printf("\n");
57871462 9085 printf("entry: eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d\n",regs[i].regmap_entry[0],regs[i].regmap_entry[1],regs[i].regmap_entry[2],regs[i].regmap_entry[3],regs[i].regmap_entry[5],regs[i].regmap_entry[6],regs[i].regmap_entry[7]);
9086 printf("dirty: ");
9087 if(regs[i].wasdirty&1) printf("eax ");
9088 if((regs[i].wasdirty>>1)&1) printf("ecx ");
9089 if((regs[i].wasdirty>>2)&1) printf("edx ");
9090 if((regs[i].wasdirty>>3)&1) printf("ebx ");
9091 if((regs[i].wasdirty>>5)&1) printf("ebp ");
9092 if((regs[i].wasdirty>>6)&1) printf("esi ");
9093 if((regs[i].wasdirty>>7)&1) printf("edi ");
9094 #endif
9095 #ifdef __arm__
9096 printf("entry: r0=%d r1=%d r2=%d r3=%d r4=%d r5=%d r6=%d r7=%d r8=%d r9=%d r10=%d r12=%d\n",regs[i].regmap_entry[0],regs[i].regmap_entry[1],regs[i].regmap_entry[2],regs[i].regmap_entry[3],regs[i].regmap_entry[4],regs[i].regmap_entry[5],regs[i].regmap_entry[6],regs[i].regmap_entry[7],regs[i].regmap_entry[8],regs[i].regmap_entry[9],regs[i].regmap_entry[10],regs[i].regmap_entry[12]);
9097 printf("dirty: ");
9098 if(regs[i].wasdirty&1) printf("r0 ");
9099 if((regs[i].wasdirty>>1)&1) printf("r1 ");
9100 if((regs[i].wasdirty>>2)&1) printf("r2 ");
9101 if((regs[i].wasdirty>>3)&1) printf("r3 ");
9102 if((regs[i].wasdirty>>4)&1) printf("r4 ");
9103 if((regs[i].wasdirty>>5)&1) printf("r5 ");
9104 if((regs[i].wasdirty>>6)&1) printf("r6 ");
9105 if((regs[i].wasdirty>>7)&1) printf("r7 ");
9106 if((regs[i].wasdirty>>8)&1) printf("r8 ");
9107 if((regs[i].wasdirty>>9)&1) printf("r9 ");
9108 if((regs[i].wasdirty>>10)&1) printf("r10 ");
9109 if((regs[i].wasdirty>>12)&1) printf("r12 ");
9110 #endif
9111 printf("\n");
9112 disassemble_inst(i);
9113 //printf ("ccadj[%d] = %d\n",i,ccadj[i]);
9114 #if defined(__i386__) || defined(__x86_64__)
9115 printf("eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d dirty: ",regs[i].regmap[0],regs[i].regmap[1],regs[i].regmap[2],regs[i].regmap[3],regs[i].regmap[5],regs[i].regmap[6],regs[i].regmap[7]);
9116 if(regs[i].dirty&1) printf("eax ");
9117 if((regs[i].dirty>>1)&1) printf("ecx ");
9118 if((regs[i].dirty>>2)&1) printf("edx ");
9119 if((regs[i].dirty>>3)&1) printf("ebx ");
9120 if((regs[i].dirty>>5)&1) printf("ebp ");
9121 if((regs[i].dirty>>6)&1) printf("esi ");
9122 if((regs[i].dirty>>7)&1) printf("edi ");
9123 #endif
9124 #ifdef __arm__
9125 printf("r0=%d r1=%d r2=%d r3=%d r4=%d r5=%d r6=%d r7=%d r8=%d r9=%d r10=%d r12=%d dirty: ",regs[i].regmap[0],regs[i].regmap[1],regs[i].regmap[2],regs[i].regmap[3],regs[i].regmap[4],regs[i].regmap[5],regs[i].regmap[6],regs[i].regmap[7],regs[i].regmap[8],regs[i].regmap[9],regs[i].regmap[10],regs[i].regmap[12]);
9126 if(regs[i].dirty&1) printf("r0 ");
9127 if((regs[i].dirty>>1)&1) printf("r1 ");
9128 if((regs[i].dirty>>2)&1) printf("r2 ");
9129 if((regs[i].dirty>>3)&1) printf("r3 ");
9130 if((regs[i].dirty>>4)&1) printf("r4 ");
9131 if((regs[i].dirty>>5)&1) printf("r5 ");
9132 if((regs[i].dirty>>6)&1) printf("r6 ");
9133 if((regs[i].dirty>>7)&1) printf("r7 ");
9134 if((regs[i].dirty>>8)&1) printf("r8 ");
9135 if((regs[i].dirty>>9)&1) printf("r9 ");
9136 if((regs[i].dirty>>10)&1) printf("r10 ");
9137 if((regs[i].dirty>>12)&1) printf("r12 ");
9138 #endif
9139 printf("\n");
9140 if(regs[i].isconst) {
9141 printf("constants: ");
9142 #if defined(__i386__) || defined(__x86_64__)
643aeae3 9143 if(regs[i].isconst&1) printf("eax=%x ",(u_int)constmap[i][0]);
9144 if((regs[i].isconst>>1)&1) printf("ecx=%x ",(u_int)constmap[i][1]);
9145 if((regs[i].isconst>>2)&1) printf("edx=%x ",(u_int)constmap[i][2]);
9146 if((regs[i].isconst>>3)&1) printf("ebx=%x ",(u_int)constmap[i][3]);
9147 if((regs[i].isconst>>5)&1) printf("ebp=%x ",(u_int)constmap[i][5]);
9148 if((regs[i].isconst>>6)&1) printf("esi=%x ",(u_int)constmap[i][6]);
9149 if((regs[i].isconst>>7)&1) printf("edi=%x ",(u_int)constmap[i][7]);
57871462 9150 #endif
7c3a5182 9151 #if defined(__arm__) || defined(__aarch64__)
643aeae3 9152 int r;
9153 for (r = 0; r < ARRAY_SIZE(constmap[i]); r++)
9154 if ((regs[i].isconst >> r) & 1)
9155 printf(" r%d=%x", r, (u_int)constmap[i][r]);
57871462 9156 #endif
9157 printf("\n");
9158 }
fe807a8a 9159 if(dops[i].is_jump) {
57871462 9160 #if defined(__i386__) || defined(__x86_64__)
9161 printf("branch(%d): eax=%d ecx=%d edx=%d ebx=%d ebp=%d esi=%d edi=%d dirty: ",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7]);
9162 if(branch_regs[i].dirty&1) printf("eax ");
9163 if((branch_regs[i].dirty>>1)&1) printf("ecx ");
9164 if((branch_regs[i].dirty>>2)&1) printf("edx ");
9165 if((branch_regs[i].dirty>>3)&1) printf("ebx ");
9166 if((branch_regs[i].dirty>>5)&1) printf("ebp ");
9167 if((branch_regs[i].dirty>>6)&1) printf("esi ");
9168 if((branch_regs[i].dirty>>7)&1) printf("edi ");
9169 #endif
9170 #ifdef __arm__
9171 printf("branch(%d): r0=%d r1=%d r2=%d r3=%d r4=%d r5=%d r6=%d r7=%d r8=%d r9=%d r10=%d r12=%d dirty: ",i,branch_regs[i].regmap[0],branch_regs[i].regmap[1],branch_regs[i].regmap[2],branch_regs[i].regmap[3],branch_regs[i].regmap[4],branch_regs[i].regmap[5],branch_regs[i].regmap[6],branch_regs[i].regmap[7],branch_regs[i].regmap[8],branch_regs[i].regmap[9],branch_regs[i].regmap[10],branch_regs[i].regmap[12]);
9172 if(branch_regs[i].dirty&1) printf("r0 ");
9173 if((branch_regs[i].dirty>>1)&1) printf("r1 ");
9174 if((branch_regs[i].dirty>>2)&1) printf("r2 ");
9175 if((branch_regs[i].dirty>>3)&1) printf("r3 ");
9176 if((branch_regs[i].dirty>>4)&1) printf("r4 ");
9177 if((branch_regs[i].dirty>>5)&1) printf("r5 ");
9178 if((branch_regs[i].dirty>>6)&1) printf("r6 ");
9179 if((branch_regs[i].dirty>>7)&1) printf("r7 ");
9180 if((branch_regs[i].dirty>>8)&1) printf("r8 ");
9181 if((branch_regs[i].dirty>>9)&1) printf("r9 ");
9182 if((branch_regs[i].dirty>>10)&1) printf("r10 ");
9183 if((branch_regs[i].dirty>>12)&1) printf("r12 ");
9184 #endif
57871462 9185 }
9186 }
d1150cd6 9187#endif // REG_ALLOC_PRINT
57871462 9188
9189 /* Pass 8 - Assembly */
9190 linkcount=0;stubcount=0;
9191 ds=0;is_delayslot=0;
57871462 9192 u_int dirty_pre=0;
d148d265 9193 void *beginning=start_block();
57871462 9194 if((u_int)addr&1) {
9195 ds=1;
9196 pagespan_ds();
9197 }
df4dc2b1 9198 void *instr_addr0_override = NULL;
9ad4d757 9199
9ad4d757 9200 if (start == 0x80030000) {
3968e69e 9201 // nasty hack for the fastbios thing
96186eba 9202 // override block entry to this code
df4dc2b1 9203 instr_addr0_override = out;
9ad4d757 9204 emit_movimm(start,0);
96186eba 9205 // abuse io address var as a flag that we
9206 // have already returned here once
643aeae3 9207 emit_readword(&address,1);
9208 emit_writeword(0,&pcaddr);
9209 emit_writeword(0,&address);
9ad4d757 9210 emit_cmp(0,1);
3968e69e 9211 #ifdef __aarch64__
9212 emit_jeq(out + 4*2);
2a014d73 9213 emit_far_jump(new_dyna_leave);
3968e69e 9214 #else
643aeae3 9215 emit_jne(new_dyna_leave);
3968e69e 9216 #endif
9ad4d757 9217 }
57871462 9218 for(i=0;i<slen;i++)
9219 {
9220 //if(ds) printf("ds: ");
4600ba03 9221 disassemble_inst(i);
57871462 9222 if(ds) {
9223 ds=0; // Skip delay slot
cf95b4f0 9224 if(dops[i].bt) assem_debug("OOPS - branch into delay slot\n");
df4dc2b1 9225 instr_addr[i] = NULL;
57871462 9226 } else {
ffb0b9e0 9227 speculate_register_values(i);
57871462 9228 #ifndef DESTRUCTIVE_WRITEBACK
fe807a8a 9229 if (i < 2 || !dops[i-2].is_ujump)
57871462 9230 {
ad49de89 9231 wb_valid(regmap_pre[i],regs[i].regmap_entry,dirty_pre,regs[i].wasdirty,unneeded_reg[i]);
57871462 9232 }
fe807a8a 9233 if((dops[i].itype==CJUMP||dops[i].itype==SJUMP)) {
f776eb14 9234 dirty_pre=branch_regs[i].dirty;
9235 }else{
f776eb14 9236 dirty_pre=regs[i].dirty;
9237 }
57871462 9238 #endif
9239 // write back
fe807a8a 9240 if (i < 2 || !dops[i-2].is_ujump)
57871462 9241 {
ad49de89 9242 wb_invalidate(regmap_pre[i],regs[i].regmap_entry,regs[i].wasdirty,unneeded_reg[i]);
57871462 9243 loop_preload(regmap_pre[i],regs[i].regmap_entry);
9244 }
9245 // branch target entry point
df4dc2b1 9246 instr_addr[i] = out;
57871462 9247 assem_debug("<->\n");
2330734f 9248 drc_dbg_emit_do_cmp(i, ccadj[i]);
7f94b097 9249 if (clear_hack_addr) {
9250 emit_movimm(0, 0);
9251 emit_writeword(0, &hack_addr);
9252 clear_hack_addr = 0;
9253 }
dd114d7d 9254
57871462 9255 // load regs
9256 if(regs[i].regmap_entry[HOST_CCREG]==CCREG&&regs[i].regmap[HOST_CCREG]!=CCREG)
ad49de89 9257 wb_register(CCREG,regs[i].regmap_entry,regs[i].wasdirty);
cf95b4f0 9258 load_regs(regs[i].regmap_entry,regs[i].regmap,dops[i].rs1,dops[i].rs2);
57871462 9259 address_generation(i,&regs[i],regs[i].regmap_entry);
ad49de89 9260 load_consts(regmap_pre[i],regs[i].regmap,i);
fe807a8a 9261 if(dops[i].is_jump)
57871462 9262 {
9263 // Load the delay slot registers if necessary
cf95b4f0 9264 if(dops[i+1].rs1!=dops[i].rs1&&dops[i+1].rs1!=dops[i].rs2&&(dops[i+1].rs1!=dops[i].rt1||dops[i].rt1==0))
9265 load_regs(regs[i].regmap_entry,regs[i].regmap,dops[i+1].rs1,dops[i+1].rs1);
9266 if(dops[i+1].rs2!=dops[i+1].rs1&&dops[i+1].rs2!=dops[i].rs1&&dops[i+1].rs2!=dops[i].rs2&&(dops[i+1].rs2!=dops[i].rt1||dops[i].rt1==0))
9267 load_regs(regs[i].regmap_entry,regs[i].regmap,dops[i+1].rs2,dops[i+1].rs2);
37387d8b 9268 if (ram_offset && (dops[i+1].is_load || dops[i+1].is_store))
9269 load_regs(regs[i].regmap_entry,regs[i].regmap,ROREG,ROREG);
9270 if (dops[i+1].is_store)
ad49de89 9271 load_regs(regs[i].regmap_entry,regs[i].regmap,INVCP,INVCP);
57871462 9272 }
9273 else if(i+1<slen)
9274 {
9275 // Preload registers for following instruction
cf95b4f0 9276 if(dops[i+1].rs1!=dops[i].rs1&&dops[i+1].rs1!=dops[i].rs2)
9277 if(dops[i+1].rs1!=dops[i].rt1&&dops[i+1].rs1!=dops[i].rt2)
9278 load_regs(regs[i].regmap_entry,regs[i].regmap,dops[i+1].rs1,dops[i+1].rs1);
9279 if(dops[i+1].rs2!=dops[i+1].rs1&&dops[i+1].rs2!=dops[i].rs1&&dops[i+1].rs2!=dops[i].rs2)
9280 if(dops[i+1].rs2!=dops[i].rt1&&dops[i+1].rs2!=dops[i].rt2)
9281 load_regs(regs[i].regmap_entry,regs[i].regmap,dops[i+1].rs2,dops[i+1].rs2);
57871462 9282 }
9283 // TODO: if(is_ooo(i)) address_generation(i+1);
9a3ccfeb 9284 if (!dops[i].is_jump || dops[i].itype == CJUMP)
ad49de89 9285 load_regs(regs[i].regmap_entry,regs[i].regmap,CCREG,CCREG);
37387d8b 9286 if (ram_offset && (dops[i].is_load || dops[i].is_store))
9287 load_regs(regs[i].regmap_entry,regs[i].regmap,ROREG,ROREG);
9288 if (dops[i].is_store)
ad49de89 9289 load_regs(regs[i].regmap_entry,regs[i].regmap,INVCP,INVCP);
2330734f 9290
9291 ds = assemble(i, &regs[i], ccadj[i]);
9292
fe807a8a 9293 if (dops[i].is_ujump)
57871462 9294 literal_pool(1024);
9295 else
9296 literal_pool_jumpover(256);
9297 }
9298 }
3d680478 9299
9300 assert(slen > 0);
cf95b4f0 9301 if (slen > 0 && dops[slen-1].itype == INTCALL) {
3d680478 9302 // no ending needed for this block since INTCALL never returns
9303 }
57871462 9304 // If the block did not end with an unconditional branch,
9305 // add a jump to the next instruction.
3d680478 9306 else if (i > 1) {
fe807a8a 9307 if (!dops[i-2].is_ujump && dops[i-1].itype != SPAN) {
9308 assert(!dops[i-1].is_jump);
57871462 9309 assert(i==slen);
cf95b4f0 9310 if(dops[i-2].itype!=CJUMP&&dops[i-2].itype!=SJUMP) {
ad49de89 9311 store_regs_bt(regs[i-1].regmap,regs[i-1].dirty,start+i*4);
57871462 9312 if(regs[i-1].regmap[HOST_CCREG]!=CCREG)
9313 emit_loadreg(CCREG,HOST_CCREG);
2330734f 9314 emit_addimm(HOST_CCREG, ccadj[i-1] + CLOCK_ADJUST(1), HOST_CCREG);
57871462 9315 }
fe807a8a 9316 else
57871462 9317 {
ad49de89 9318 store_regs_bt(branch_regs[i-2].regmap,branch_regs[i-2].dirty,start+i*4);
57871462 9319 assert(branch_regs[i-2].regmap[HOST_CCREG]==CCREG);
9320 }
643aeae3 9321 add_to_linker(out,start+i*4,0);
57871462 9322 emit_jmp(0);
9323 }
9324 }
9325 else
9326 {
9327 assert(i>0);
fe807a8a 9328 assert(!dops[i-1].is_jump);
ad49de89 9329 store_regs_bt(regs[i-1].regmap,regs[i-1].dirty,start+i*4);
57871462 9330 if(regs[i-1].regmap[HOST_CCREG]!=CCREG)
9331 emit_loadreg(CCREG,HOST_CCREG);
2330734f 9332 emit_addimm(HOST_CCREG, ccadj[i-1] + CLOCK_ADJUST(1), HOST_CCREG);
643aeae3 9333 add_to_linker(out,start+i*4,0);
57871462 9334 emit_jmp(0);
9335 }
9336
9337 // TODO: delay slot stubs?
9338 // Stubs
9339 for(i=0;i<stubcount;i++)
9340 {
b14b6a8f 9341 switch(stubs[i].type)
57871462 9342 {
9343 case LOADB_STUB:
9344 case LOADH_STUB:
9345 case LOADW_STUB:
9346 case LOADD_STUB:
9347 case LOADBU_STUB:
9348 case LOADHU_STUB:
9349 do_readstub(i);break;
9350 case STOREB_STUB:
9351 case STOREH_STUB:
9352 case STOREW_STUB:
9353 case STORED_STUB:
9354 do_writestub(i);break;
9355 case CC_STUB:
9356 do_ccstub(i);break;
9357 case INVCODE_STUB:
9358 do_invstub(i);break;
9359 case FP_STUB:
9360 do_cop1stub(i);break;
9361 case STORELR_STUB:
9362 do_unalignedwritestub(i);break;
9363 }
9364 }
9365
9ad4d757 9366 if (instr_addr0_override)
9367 instr_addr[0] = instr_addr0_override;
9368
57871462 9369 /* Pass 9 - Linker */
9370 for(i=0;i<linkcount;i++)
9371 {
643aeae3 9372 assem_debug("%p -> %8x\n",link_addr[i].addr,link_addr[i].target);
57871462 9373 literal_pool(64);
643aeae3 9374 if (!link_addr[i].ext)
57871462 9375 {
643aeae3 9376 void *stub = out;
9377 void *addr = check_addr(link_addr[i].target);
9378 emit_extjump(link_addr[i].addr, link_addr[i].target);
9379 if (addr) {
9380 set_jump_target(link_addr[i].addr, addr);
3d680478 9381 add_jump_out(link_addr[i].target,stub);
57871462 9382 }
643aeae3 9383 else
9384 set_jump_target(link_addr[i].addr, stub);
57871462 9385 }
9386 else
9387 {
9388 // Internal branch
643aeae3 9389 int target=(link_addr[i].target-start)>>2;
57871462 9390 assert(target>=0&&target<slen);
9391 assert(instr_addr[target]);
9392 //#ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
643aeae3 9393 //set_jump_target_fillslot(link_addr[i].addr,instr_addr[target],link_addr[i].ext>>1);
57871462 9394 //#else
643aeae3 9395 set_jump_target(link_addr[i].addr, instr_addr[target]);
57871462 9396 //#endif
9397 }
9398 }
3d680478 9399
9400 u_int source_len = slen*4;
cf95b4f0 9401 if (dops[slen-1].itype == INTCALL && source_len > 4)
3d680478 9402 // no need to treat the last instruction as compiled
9403 // as interpreter fully handles it
9404 source_len -= 4;
9405
9406 if ((u_char *)copy + source_len > (u_char *)shadow + sizeof(shadow))
9407 copy = shadow;
9408
57871462 9409 // External Branch Targets (jump_in)
57871462 9410 for(i=0;i<slen;i++)
9411 {
cf95b4f0 9412 if(dops[i].bt||i==0)
57871462 9413 {
9414 if(instr_addr[i]) // TODO - delay slots (=null)
9415 {
9416 u_int vaddr=start+i*4;
94d23bb9 9417 u_int page=get_page(vaddr);
9418 u_int vpage=get_vpage(vaddr);
57871462 9419 literal_pool(256);
57871462 9420 {
df4dc2b1 9421 assem_debug("%p (%d) <- %8x\n",instr_addr[i],i,start+i*4);
57871462 9422 assem_debug("jump_in: %x\n",start+i*4);
df4dc2b1 9423 ll_add(jump_dirty+vpage,vaddr,out);
3d680478 9424 void *entry_point = do_dirty_stub(i, source_len);
df4dc2b1 9425 ll_add_flags(jump_in+page,vaddr,state_rflags,entry_point);
57871462 9426 // If there was an existing entry in the hash table,
9427 // replace it with the new address.
9428 // Don't add new entries. We'll insert the
9429 // ones that actually get used in check_addr().
df4dc2b1 9430 struct ht_entry *ht_bin = hash_table_get(vaddr);
9431 if (ht_bin->vaddr[0] == vaddr)
9432 ht_bin->tcaddr[0] = entry_point;
9433 if (ht_bin->vaddr[1] == vaddr)
9434 ht_bin->tcaddr[1] = entry_point;
57871462 9435 }
57871462 9436 }
9437 }
9438 }
9439 // Write out the literal pool if necessary
9440 literal_pool(0);
9441 #ifdef CORTEX_A8_BRANCH_PREDICTION_HACK
9442 // Align code
9443 if(((u_int)out)&7) emit_addnop(13);
9444 #endif
01d26796 9445 assert(out - (u_char *)beginning < MAX_OUTPUT_BLOCK_SIZE);
643aeae3 9446 //printf("shadow buffer: %p-%p\n",copy,(u_char *)copy+slen*4);
3d680478 9447 memcpy(copy, source, source_len);
9448 copy += source_len;
9f51b4b9 9449
d148d265 9450 end_block(beginning);
9f51b4b9 9451
57871462 9452 // If we're within 256K of the end of the buffer,
9453 // start over from the beginning. (Is 256K enough?)
2a014d73 9454 if (out > ndrc->translation_cache + sizeof(ndrc->translation_cache) - MAX_OUTPUT_BLOCK_SIZE)
9455 out = ndrc->translation_cache;
9f51b4b9 9456
57871462 9457 // Trap writes to any of the pages we compiled
9458 for(i=start>>12;i<=(start+slen*4)>>12;i++) {
9459 invalid_code[i]=0;
57871462 9460 }
9be4ba64 9461 inv_code_start=inv_code_end=~0;
71e490c5 9462
b96d3df7 9463 // for PCSX we need to mark all mirrors too
b12c9fb8 9464 if(get_page(start)<(RAM_SIZE>>12))
9465 for(i=start>>12;i<=(start+slen*4)>>12;i++)
b96d3df7 9466 invalid_code[((u_int)0x00000000>>12)|(i&0x1ff)]=
9467 invalid_code[((u_int)0x80000000>>12)|(i&0x1ff)]=
9468 invalid_code[((u_int)0xa0000000>>12)|(i&0x1ff)]=0;
9f51b4b9 9469
57871462 9470 /* Pass 10 - Free memory by expiring oldest blocks */
9f51b4b9 9471
2a014d73 9472 int end=(((out-ndrc->translation_cache)>>(TARGET_SIZE_2-16))+16384)&65535;
57871462 9473 while(expirep!=end)
9474 {
9475 int shift=TARGET_SIZE_2-3; // Divide into 8 blocks
943f42f3 9476 uintptr_t base_offs = ((uintptr_t)(expirep >> 13) << shift); // Base offset of this block
9477 uintptr_t base_offs_s = base_offs >> shift;
57871462 9478 inv_debug("EXP: Phase %d\n",expirep);
9479 switch((expirep>>11)&3)
9480 {
9481 case 0:
9482 // Clear jump_in and jump_dirty
943f42f3 9483 ll_remove_matching_addrs(jump_in+(expirep&2047),base_offs_s,shift);
9484 ll_remove_matching_addrs(jump_dirty+(expirep&2047),base_offs_s,shift);
9485 ll_remove_matching_addrs(jump_in+2048+(expirep&2047),base_offs_s,shift);
9486 ll_remove_matching_addrs(jump_dirty+2048+(expirep&2047),base_offs_s,shift);
57871462 9487 break;
9488 case 1:
9489 // Clear pointers
943f42f3 9490 ll_kill_pointers(jump_out[expirep&2047],base_offs_s,shift);
9491 ll_kill_pointers(jump_out[(expirep&2047)+2048],base_offs_s,shift);
57871462 9492 break;
9493 case 2:
9494 // Clear hash table
9495 for(i=0;i<32;i++) {
df4dc2b1 9496 struct ht_entry *ht_bin = &hash_table[((expirep&2047)<<5)+i];
943f42f3 9497 uintptr_t o1 = (u_char *)ht_bin->tcaddr[1] - ndrc->translation_cache;
9498 uintptr_t o2 = o1 - MAX_OUTPUT_BLOCK_SIZE;
9499 if ((o1 >> shift) == base_offs_s || (o2 >> shift) == base_offs_s) {
df4dc2b1 9500 inv_debug("EXP: Remove hash %x -> %p\n",ht_bin->vaddr[1],ht_bin->tcaddr[1]);
9501 ht_bin->vaddr[1] = -1;
9502 ht_bin->tcaddr[1] = NULL;
9503 }
943f42f3 9504 o1 = (u_char *)ht_bin->tcaddr[0] - ndrc->translation_cache;
9505 o2 = o1 - MAX_OUTPUT_BLOCK_SIZE;
9506 if ((o1 >> shift) == base_offs_s || (o2 >> shift) == base_offs_s) {
df4dc2b1 9507 inv_debug("EXP: Remove hash %x -> %p\n",ht_bin->vaddr[0],ht_bin->tcaddr[0]);
9508 ht_bin->vaddr[0] = ht_bin->vaddr[1];
9509 ht_bin->tcaddr[0] = ht_bin->tcaddr[1];
9510 ht_bin->vaddr[1] = -1;
9511 ht_bin->tcaddr[1] = NULL;
57871462 9512 }
9513 }
9514 break;
9515 case 3:
9516 // Clear jump_out
9f51b4b9 9517 if((expirep&2047)==0)
dd3a91a1 9518 do_clear_cache();
943f42f3 9519 ll_remove_matching_addrs(jump_out+(expirep&2047),base_offs_s,shift);
9520 ll_remove_matching_addrs(jump_out+2048+(expirep&2047),base_offs_s,shift);
57871462 9521 break;
9522 }
9523 expirep=(expirep+1)&65535;
9524 }
37387d8b 9525#ifdef ASSEM_PRINT
9526 fflush(stdout);
9527#endif
57871462 9528 return 0;
9529}
b9b61529 9530
9531// vim:shiftwidth=2:expandtab