update libpicofe
[picodrive.git] / pico / pico_int.h
CommitLineData
cff531af 1/*\r
2 * PicoDrive - Internal Header File\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
eff55556 10#ifndef PICO_INTERNAL_INCLUDED\r
11#define PICO_INTERNAL_INCLUDED\r
cc68a136 12\r
13#include <stdio.h>\r
14#include <stdlib.h>\r
15#include <string.h>\r
efcba75f 16#include "pico.h"\r
f53f286a 17#include "carthw/carthw.h"\r
cc68a136 18\r
89fa852d 19//\r
20#define USE_POLL_DETECT\r
21\r
eff55556 22#ifndef PICO_INTERNAL\r
23#define PICO_INTERNAL\r
24#endif\r
25#ifndef PICO_INTERNAL_ASM\r
26#define PICO_INTERNAL_ASM\r
27#endif\r
cc68a136 28\r
70357ce5 29// to select core, define EMU_C68K, EMU_M68K or EMU_F68K in your makefile or project\r
cc68a136 30\r
31#ifdef __cplusplus\r
32extern "C" {\r
33#endif\r
34\r
35\r
36// ----------------------- 68000 CPU -----------------------\r
37#ifdef EMU_C68K\r
d4d62665 38#include "../cpu/cyclone/Cyclone.h"\r
3aa1e148 39extern struct Cyclone PicoCpuCM68k, PicoCpuCS68k;\r
ae214f1c 40#define SekCyclesLeft PicoCpuCM68k.cycles // cycles left for this run\r
41#define SekCyclesLeftS68k PicoCpuCS68k.cycles\r
3aa1e148 42#define SekPc (PicoCpuCM68k.pc-PicoCpuCM68k.membase)\r
43#define SekPcS68k (PicoCpuCS68k.pc-PicoCpuCS68k.membase)\r
12da51c2 44#define SekDar(x) (x < 8 ? PicoCpuCM68k.d[x] : PicoCpuCM68k.a[x - 8])\r
45#define SekDarS68k(x) (x < 8 ? PicoCpuCS68k.d[x] : PicoCpuCS68k.a[x - 8])\r
5fadfb1c 46#define SekSr CycloneGetSr(&PicoCpuCM68k)\r
12da51c2 47#define SekSrS68k CycloneGetSr(&PicoCpuCS68k)\r
3aa1e148 48#define SekSetStop(x) { PicoCpuCM68k.state_flags&=~1; if (x) { PicoCpuCM68k.state_flags|=1; PicoCpuCM68k.cycles=0; } }\r
49#define SekSetStopS68k(x) { PicoCpuCS68k.state_flags&=~1; if (x) { PicoCpuCS68k.state_flags|=1; PicoCpuCS68k.cycles=0; } }\r
ed4402a7 50#define SekIsStoppedM68k() (PicoCpuCM68k.state_flags&1)\r
ca61ee42 51#define SekIsStoppedS68k() (PicoCpuCS68k.state_flags&1)\r
08769494 52#define SekShouldInterrupt() (PicoCpuCM68k.irq > (PicoCpuCM68k.srh&7))\r
b542be46 53\r
ecc8036e 54#define SekNotPolling PicoCpuCM68k.not_pol\r
55#define SekNotPollingS68k PicoCpuCS68k.not_pol\r
56\r
b542be46 57#define SekInterrupt(i) PicoCpuCM68k.irq=i\r
5fadfb1c 58#define SekIrqLevel PicoCpuCM68k.irq\r
b542be46 59\r
cc68a136 60#endif\r
61\r
70357ce5 62#ifdef EMU_F68K\r
63#include "../cpu/fame/fame.h"\r
b542be46 64extern M68K_CONTEXT PicoCpuFM68k, PicoCpuFS68k;\r
ae214f1c 65#define SekCyclesLeft PicoCpuFM68k.io_cycle_counter\r
66#define SekCyclesLeftS68k PicoCpuFS68k.io_cycle_counter\r
03e4f2a3 67#define SekPc fm68k_get_pc(&PicoCpuFM68k)\r
68#define SekPcS68k fm68k_get_pc(&PicoCpuFS68k)\r
12da51c2 69#define SekDar(x) (x < 8 ? PicoCpuFM68k.dreg[x].D : PicoCpuFM68k.areg[x - 8].D)\r
70#define SekDarS68k(x) (x < 8 ? PicoCpuFS68k.dreg[x].D : PicoCpuFS68k.areg[x - 8].D)\r
5fadfb1c 71#define SekSr PicoCpuFM68k.sr\r
12da51c2 72#define SekSrS68k PicoCpuFS68k.sr\r
70357ce5 73#define SekSetStop(x) { \\r
03e4f2a3 74 PicoCpuFM68k.execinfo &= ~FM68K_HALTED; \\r
75 if (x) { PicoCpuFM68k.execinfo |= FM68K_HALTED; PicoCpuFM68k.io_cycle_counter = 0; } \\r
70357ce5 76}\r
77#define SekSetStopS68k(x) { \\r
03e4f2a3 78 PicoCpuFS68k.execinfo &= ~FM68K_HALTED; \\r
79 if (x) { PicoCpuFS68k.execinfo |= FM68K_HALTED; PicoCpuFS68k.io_cycle_counter = 0; } \\r
70357ce5 80}\r
ed4402a7 81#define SekIsStoppedM68k() (PicoCpuFM68k.execinfo&FM68K_HALTED)\r
ca61ee42 82#define SekIsStoppedS68k() (PicoCpuFS68k.execinfo&FM68K_HALTED)\r
08769494 83#define SekShouldInterrupt() fm68k_would_interrupt()\r
b542be46 84\r
ecc8036e 85#define SekNotPolling PicoCpuFM68k.not_polling\r
86#define SekNotPollingS68k PicoCpuFS68k.not_polling\r
87\r
b542be46 88#define SekInterrupt(irq) PicoCpuFM68k.interrupts[0]=irq\r
5fadfb1c 89#define SekIrqLevel PicoCpuFM68k.interrupts[0]\r
b542be46 90\r
cc68a136 91#endif\r
92\r
93#ifdef EMU_M68K\r
94#include "../cpu/musashi/m68kcpu.h"\r
3aa1e148 95extern m68ki_cpu_core PicoCpuMM68k, PicoCpuMS68k;\r
cc68a136 96#ifndef SekCyclesLeft\r
ae214f1c 97#define SekCyclesLeft PicoCpuMM68k.cyc_remaining_cycles\r
98#define SekCyclesLeftS68k PicoCpuMS68k.cyc_remaining_cycles\r
3aa1e148 99#define SekPc m68k_get_reg(&PicoCpuMM68k, M68K_REG_PC)\r
100#define SekPcS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_PC)\r
12da51c2 101#define SekDar(x) PicoCpuMM68k.dar[x]\r
102#define SekDarS68k(x) PicoCpuMS68k.dar[x]\r
103#define SekSr m68k_get_reg(&PicoCpuMM68k, M68K_REG_SR)\r
104#define SekSrS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_SR)\r
7a1f6e45 105#define SekSetStop(x) { \\r
3aa1e148 106 if(x) { SET_CYCLES(0); PicoCpuMM68k.stopped=STOP_LEVEL_STOP; } \\r
107 else PicoCpuMM68k.stopped=0; \\r
7a1f6e45 108}\r
109#define SekSetStopS68k(x) { \\r
3aa1e148 110 if(x) { SET_CYCLES(0); PicoCpuMS68k.stopped=STOP_LEVEL_STOP; } \\r
111 else PicoCpuMS68k.stopped=0; \\r
7a1f6e45 112}\r
ed4402a7 113#define SekIsStoppedM68k() (PicoCpuMM68k.stopped==STOP_LEVEL_STOP)\r
ca61ee42 114#define SekIsStoppedS68k() (PicoCpuMS68k.stopped==STOP_LEVEL_STOP)\r
08769494 115#define SekShouldInterrupt() (CPU_INT_LEVEL > FLAG_INT_MASK)\r
b542be46 116\r
ecc8036e 117#define SekNotPolling PicoCpuMM68k.not_polling\r
118#define SekNotPollingS68k PicoCpuMS68k.not_polling\r
119\r
71de3cd9 120#define SekInterrupt(irq) { \\r
b542be46 121 void *oldcontext = m68ki_cpu_p; \\r
122 m68k_set_context(&PicoCpuMM68k); \\r
123 m68k_set_irq(irq); \\r
124 m68k_set_context(oldcontext); \\r
125}\r
5fadfb1c 126#define SekIrqLevel (PicoCpuMM68k.int_level >> 8)\r
b542be46 127\r
cc68a136 128#endif\r
ef090115 129#endif // EMU_M68K\r
cc68a136 130\r
ae214f1c 131// number of cycles done (can be checked anywhere)\r
88fd63ad 132#define SekCyclesDone() (Pico.t.m68c_cnt - SekCyclesLeft)\r
ae214f1c 133\r
134// burn cycles while not in SekRun() and while in\r
88fd63ad 135#define SekCyclesBurn(c) Pico.t.m68c_cnt += c\r
bc3c13d3 136#define SekCyclesBurnRun(c) { \\r
137 SekCyclesLeft -= c; \\r
b8cbd802 138}\r
cc68a136 139\r
ae214f1c 140// note: sometimes may extend timeslice to delay an irq\r
cc68a136 141#define SekEndRun(after) { \\r
88fd63ad 142 Pico.t.m68c_cnt -= SekCyclesLeft - (after); \\r
ae214f1c 143 SekCyclesLeft = after; \\r
cc68a136 144}\r
145\r
ae214f1c 146extern unsigned int SekCycleCntS68k;\r
147extern unsigned int SekCycleAimS68k;\r
148\r
07ceafdb 149#define SekEndRunS68k(after) { \\r
ae214f1c 150 if (SekCyclesLeftS68k > (after)) { \\r
151 SekCycleCntS68k -= SekCyclesLeftS68k - (after); \\r
152 SekCyclesLeftS68k = after; \\r
153 } \\r
07ceafdb 154}\r
155\r
ae214f1c 156#define SekCyclesDoneS68k() (SekCycleCntS68k - SekCyclesLeftS68k)\r
cc68a136 157\r
ae214f1c 158// compare cycles, handling overflows\r
159// check if a > b\r
160#define CYCLES_GT(a, b) \\r
161 ((int)((a) - (b)) > 0)\r
162// check if a >= b\r
163#define CYCLES_GE(a, b) \\r
164 ((int)((a) - (b)) >= 0)\r
cc68a136 165\r
b542be46 166// ----------------------- Z80 CPU -----------------------\r
167\r
b4db550e 168#if defined(_USE_DRZ80)\r
dca310c4 169#include "../cpu/DrZ80/drz80.h"\r
b542be46 170\r
171extern struct DrZ80 drZ80;\r
172\r
173#define z80_run(cycles) ((cycles) - DrZ80Run(&drZ80, cycles))\r
174#define z80_run_nr(cycles) DrZ80Run(&drZ80, cycles)\r
4936aac1 175#define z80_int() drZ80.Z80_IRQ = 1\r
835122bc 176#define z80_int() drZ80.Z80_IRQ = 1\r
177#define z80_nmi() drZ80.Z80IF |= 8\r
4b9c5888 178\r
179#define z80_cyclesLeft drZ80.cycles\r
d1b8bcc6 180#define z80_subCLeft(c) drZ80.cycles -= c\r
19954be1 181#define z80_pc() (drZ80.Z80PC - drZ80.Z80PC_BASE)\r
b542be46 182\r
183#elif defined(_USE_CZ80)\r
dca310c4 184#include "../cpu/cz80/cz80.h"\r
b542be46 185\r
186#define z80_run(cycles) Cz80_Exec(&CZ80, cycles)\r
187#define z80_run_nr(cycles) Cz80_Exec(&CZ80, cycles)\r
188#define z80_int() Cz80_Set_IRQ(&CZ80, 0, HOLD_LINE)\r
835122bc 189#define z80_nmi() Cz80_Set_IRQ(&CZ80, IRQ_LINE_NMI, 0)\r
4b9c5888 190\r
191#define z80_cyclesLeft (CZ80.ICount - CZ80.ExtraCycles)\r
d1b8bcc6 192#define z80_subCLeft(c) CZ80.ICount -= c\r
19954be1 193#define z80_pc() Cz80_Get_Reg(&CZ80, CZ80_PC)\r
b542be46 194\r
195#else\r
196\r
197#define z80_run(cycles) (cycles)\r
198#define z80_run_nr(cycles)\r
199#define z80_int()\r
835122bc 200#define z80_nmi()\r
b542be46 201\r
202#endif\r
203\r
b4db550e 204#define Z80_STATE_SIZE 0x60\r
205\r
4b9c5888 206#define z80_resetCycles() \\r
88fd63ad 207 Pico.t.z80c_cnt = Pico.t.z80c_aim = Pico.t.z80_scanline = 0\r
4b9c5888 208\r
209#define z80_cyclesDone() \\r
88fd63ad 210 (Pico.t.z80c_aim - z80_cyclesLeft)\r
4b9c5888 211\r
3162a710 212#define cycles_68k_to_z80(x) ((x) * 3823 >> 13)\r
4b9c5888 213\r
acd35d4c 214// ----------------------- SH2 CPU -----------------------\r
215\r
41397701 216#include "cpu/sh2/sh2.h"\r
acd35d4c 217\r
1d7a28a7 218extern SH2 sh2s[2];\r
219#define msh2 sh2s[0]\r
220#define ssh2 sh2s[1]\r
221\r
679af8a3 222#ifndef DRC_SH2\r
19886062 223# define sh2_end_run(sh2, after_) do { \\r
224 if ((sh2)->icount > (after_)) { \\r
c1931173 225 (sh2)->cycles_timeslice -= (sh2)->icount - (after_); \\r
19886062 226 (sh2)->icount = after_; \\r
a8fd6e37 227 } \\r
228} while (0)\r
19886062 229# define sh2_cycles_left(sh2) (sh2)->icount\r
8a847c12 230# define sh2_burn_cycles(sh2, n) (sh2)->icount -= n\r
f81107f5 231# define sh2_pc(sh2) (sh2)->ppc\r
679af8a3 232#else\r
19886062 233# define sh2_end_run(sh2, after_) do { \\r
234 int left_ = (signed int)(sh2)->sr >> 12; \\r
235 if (left_ > (after_)) { \\r
c1931173 236 (sh2)->cycles_timeslice -= left_ - (after_); \\r
f4c0720c 237 (sh2)->sr &= 0xfff; \\r
19886062 238 (sh2)->sr |= (after_) << 12; \\r
a8fd6e37 239 } \\r
240} while (0)\r
19886062 241# define sh2_cycles_left(sh2) ((signed int)(sh2)->sr >> 12)\r
8a847c12 242# define sh2_burn_cycles(sh2, n) (sh2)->sr -= ((n) << 12)\r
f81107f5 243# define sh2_pc(sh2) (sh2)->pc\r
679af8a3 244#endif\r
266c6afa 245\r
19886062 246#define sh2_cycles_done(sh2) ((int)(sh2)->cycles_timeslice - sh2_cycles_left(sh2))\r
a7f82a77 247#define sh2_cycles_done_t(sh2) \\r
248 ((sh2)->m68krcycles_done * 3 + sh2_cycles_done(sh2))\r
19886062 249#define sh2_cycles_done_m68k(sh2) \\r
250 ((sh2)->m68krcycles_done + (sh2_cycles_done(sh2) / 3))\r
251\r
4ea707e1 252#define sh2_reg(c, x) (c) ? ssh2.r[x] : msh2.r[x]\r
253#define sh2_gbr(c) (c) ? ssh2.gbr : msh2.gbr\r
254#define sh2_vbr(c) (c) ? ssh2.vbr : msh2.vbr\r
6add7875 255#define sh2_sr(c) (((c) ? ssh2.sr : msh2.sr) & 0xfff)\r
acd35d4c 256\r
83ff19ec 257#define sh2_set_gbr(c, v) \\r
258 { if (c) ssh2.gbr = v; else msh2.gbr = v; }\r
259#define sh2_set_vbr(c, v) \\r
260 { if (c) ssh2.vbr = v; else msh2.vbr = v; }\r
261\r
f8675e28 262#define elprintf_sh2(sh2, w, f, ...) \\r
263 elprintf(w,"%csh2 "f,(sh2)->is_slave?'s':'m',##__VA_ARGS__)\r
264\r
cc68a136 265// ---------------------------------------------------------\r
266\r
267// main oscillator clock which controls timing\r
268#define OSC_NTSC 53693100\r
b8cbd802 269#define OSC_PAL 53203424\r
cc68a136 270\r
e42a47e2 271// PicoVideo.debug_p\r
e0bcb7a9 272#define PVD_KILL_A (1 << 0)\r
273#define PVD_KILL_B (1 << 1)\r
274#define PVD_KILL_S_LO (1 << 2)\r
275#define PVD_KILL_S_HI (1 << 3)\r
276#define PVD_KILL_32X (1 << 4)\r
277#define PVD_FORCE_A (1 << 5)\r
278#define PVD_FORCE_B (1 << 6)\r
279#define PVD_FORCE_S (1 << 7)\r
280\r
e42a47e2 281// PicoVideo.status, not part of real SR\r
282#define SR_PAL (1 << 0)\r
283#define SR_DMA (1 << 1)\r
284#define SR_HB (1 << 2)\r
285#define SR_VB (1 << 3)\r
286#define SR_ODD (1 << 4)\r
287#define SR_C (1 << 5)\r
288#define SR_SOVR (1 << 6)\r
289#define SR_F (1 << 7)\r
290#define SR_FULL (1 << 8)\r
291#define SR_EMPT (1 << 9)\r
292// not part of real SR\r
293#define PVS_ACTIVE (1 << 16)\r
294\r
cc68a136 295struct PicoVideo\r
296{\r
297 unsigned char reg[0x20];\r
b8cbd802 298 unsigned int command; // 32-bit Command\r
299 unsigned char pending; // 1 if waiting for second half of 32-bit command\r
300 unsigned char type; // Command type (v/c/vsram read/write)\r
301 unsigned short addr; // Read/Write address\r
e42a47e2 302 unsigned int status; // Status bits (SR) and extra flags\r
cc68a136 303 unsigned char pending_ints; // pending interrupts: ??VH????\r
b8cbd802 304 signed char lwrite_cnt; // VDP write count during active display line\r
9761a7d0 305 unsigned short v_counter; // V-counter\r
e0bcb7a9 306 unsigned short debug; // raw debug register\r
307 unsigned char debug_p; // ... parsed: PVD_*\r
e42a47e2 308 unsigned char addr_u; // bit16 of .addr\r
309 unsigned char hint_cnt;\r
310 unsigned char pad[0x0b];\r
cc68a136 311};\r
312\r
313struct PicoMisc\r
314{\r
315 unsigned char rotate;\r
316 unsigned char z80Run;\r
e5503e2f 317 unsigned char padTHPhase[2]; // 02 phase of gamepad TH switches\r
2aa27095 318 unsigned short scanline; // 04 0 to 261||311\r
e5503e2f 319 char dirtyPal; // 06 Is the palette dirty (1 - change @ this frame, 2 - some time before)\r
320 unsigned char hardware; // 07 Hardware value for country\r
321 unsigned char pal; // 08 1=PAL 0=NTSC\r
45f2f245 322 unsigned char sram_reg; // 09 SRAM reg. See SRR_* below\r
e5503e2f 323 unsigned short z80_bank68k; // 0a\r
be2c4208 324 unsigned short pad0;\r
fa8fb754 325 unsigned char ncart_in; // 0e !cart_in\r
0ace9b9a 326 unsigned char z80_reset; // 0f z80 reset held\r
e5503e2f 327 unsigned char padDelay[2]; // 10 gamepad phase time outs, so we count a delay\r
1dceadae 328 unsigned short eeprom_addr; // EEPROM address register\r
45f2f245 329 unsigned char eeprom_cycle; // EEPROM cycle number\r
1dceadae 330 unsigned char eeprom_slave; // EEPROM slave word for X24C02 and better SRAMs\r
45f2f245 331 unsigned char eeprom_status;\r
be2c4208 332 unsigned char pad2;\r
053fd9b4 333 unsigned short dma_xfers; // 18\r
45f2f245 334 unsigned char eeprom_wb[2]; // EEPROM latch/write buffer\r
053fd9b4 335 unsigned int frame_count; // 1c for movies and idle det\r
cc68a136 336};\r
337\r
b4db550e 338struct PicoMS\r
339{\r
340 unsigned char carthw[0x10];\r
341 unsigned char io_ctl;\r
835122bc 342 unsigned char nmi_state;\r
343 unsigned char pad[0x4e];\r
b4db550e 344};\r
345\r
ea38612f 346// emu state and data for the asm code\r
347struct PicoEState\r
348{\r
349 int DrawScanline;\r
350 int rendstatus;\r
98a27142 351 void *DrawLineDest; // draw destination\r
99bdfd31 352 unsigned char *HighCol;\r
353 int *HighPreSpr;\r
88fd63ad 354 struct Pico *Pico;\r
355 void *PicoMem_vram;\r
356 void *PicoMem_cram;\r
99bdfd31 357 int *PicoOpt;\r
98a27142 358 unsigned char *Draw2FB;\r
359 unsigned short HighPal[0x100];\r
ea38612f 360};\r
361\r
88fd63ad 362// some assembly stuff still depends on these, do not touch!\r
363struct PicoMem\r
cc68a136 364{\r
365 unsigned char ram[0x10000]; // 0x00000 scratch ram\r
200772b7 366 union { // vram is byteswapped for easier reads when drawing\r
2ec9bec5 367 unsigned short vram[0x8000]; // 0x10000\r
368 unsigned char vramb[0x4000]; // VRAM in SMS mode\r
369 };\r
cc68a136 370 unsigned char zram[0x2000]; // 0x20000 Z80 ram\r
b4db550e 371 unsigned char ioports[0x10]; // XXX: fix asm and mv\r
372 unsigned char pad[0xf0]; // unused\r
cc68a136 373 unsigned short cram[0x40]; // 0x22100\r
374 unsigned short vsram[0x40]; // 0x22180\r
cc68a136 375};\r
376\r
377// sram\r
45f2f245 378#define SRR_MAPPED (1 << 0)\r
379#define SRR_READONLY (1 << 1)\r
380\r
381#define SRF_ENABLED (1 << 0)\r
382#define SRF_EEPROM (1 << 1)\r
af37bca8 383\r
88fd63ad 384struct PicoCartSave\r
cc68a136 385{\r
4ff2d527 386 unsigned char *data; // actual data\r
387 unsigned int start; // start address in 68k address space\r
cc68a136 388 unsigned int end;\r
45f2f245 389 unsigned char flags; // 0c: SRF_*\r
1dceadae 390 unsigned char unused2;\r
cc68a136 391 unsigned char changed;\r
45f2f245 392 unsigned char eeprom_type; // eeprom type: 0: 7bit (24C01), 2: 2 addr words (X24C02+), 3: 3 addr words\r
393 unsigned char unused3;\r
1dceadae 394 unsigned char eeprom_bit_cl; // bit number for cl\r
395 unsigned char eeprom_bit_in; // bit number for in\r
396 unsigned char eeprom_bit_out; // bit number for out\r
45f2f245 397 unsigned int size;\r
cc68a136 398};\r
399\r
88fd63ad 400struct PicoTiming\r
401{\r
402 // while running, cnt represents target of current timeslice\r
403 // while not in SekRun(), it's actual cycles done\r
404 // (but always use SekCyclesDone() if you need current position)\r
405 // _cnt may change if timeslice is ended prematurely or extended,\r
406 // so we use _aim for the actual target\r
407 unsigned int m68c_cnt;\r
408 unsigned int m68c_aim;\r
409 unsigned int m68c_frame_start; // m68k cycles\r
410 unsigned int m68c_line_start;\r
411\r
412 unsigned int z80c_cnt; // z80 cycles done (this frame)\r
413 unsigned int z80c_aim;\r
414 int z80_scanline;\r
415};\r
416\r
417// run tools/mkoffsets pico/pico_int_o32.h if you change these\r
418// careful with savestate compat\r
419struct Pico\r
420{\r
421 struct PicoVideo video;\r
422 struct PicoMisc m;\r
423 struct PicoTiming t;\r
424 struct PicoCartSave sv;\r
425 struct PicoEState est;\r
426 struct PicoMS ms;\r
427\r
428 unsigned char *rom;\r
429 unsigned int romsize;\r
430};\r
431\r
cc68a136 432// MCD\r
33be04ca 433#define PCM_MIXBUF_LEN ((12500000 / 384) / 50 + 1)\r
434\r
4f265db7 435struct mcd_pcm\r
436{\r
437 unsigned char control; // reg7\r
438 unsigned char enabled; // reg8\r
439 unsigned char cur_ch;\r
440 unsigned char bank;\r
33be04ca 441 unsigned int update_cycles;\r
4f265db7 442\r
4ff2d527 443 struct pcm_chan // 08, size 0x10\r
4f265db7 444 {\r
445 unsigned char regs[8];\r
4ff2d527 446 unsigned int addr; // .08: played sample address\r
4f265db7 447 int pad;\r
448 } ch[8];\r
449};\r
450\r
4fb43555 451#define PCD_ST_S68K_RST 1\r
452\r
c459aefd 453struct mcd_misc\r
454{\r
6901d0e4 455 unsigned short hint_vector;\r
456 unsigned char busreq; // not s68k_regs[1]\r
457 unsigned char s68k_pend_ints;\r
458 unsigned int state_flags; // 04\r
459 unsigned int stopwatch_base_c;\r
460 unsigned short m68k_poll_a;\r
461 unsigned short m68k_poll_cnt;\r
462 unsigned short s68k_poll_a;\r
463 unsigned short s68k_poll_cnt;\r
464 unsigned int s68k_poll_clk;\r
465 unsigned char bcram_reg; // 18: battery-backed RAM cart register\r
466 unsigned char dmna_ret_2m;\r
467 unsigned char need_sync;\r
468 unsigned char pad3;\r
469 int pad4[9];\r
c459aefd 470};\r
471\r
cc68a136 472typedef struct\r
473{\r
3f23709e 474 unsigned char bios[0x20000]; // 000000: 128K\r
475 union { // 020000: 512K\r
476 unsigned char prg_ram[0x80000];\r
477 unsigned char prg_ram_b[4][0x20000];\r
478 };\r
479 union { // 0a0000: 256K\r
480 struct {\r
481 unsigned char word_ram2M[0x40000];\r
482 unsigned char unused0[0x20000];\r
483 };\r
484 struct {\r
485 unsigned char unused1[0x20000];\r
486 unsigned char word_ram1M[2][0x20000];\r
487 };\r
488 };\r
489 union { // 100000: 64K\r
490 unsigned char pcm_ram[0x10000];\r
491 unsigned char pcm_ram_b[0x10][0x1000];\r
492 };\r
f47d0a28 493 unsigned char s68k_regs[0x200]; // 110000: GA, not CPU regs\r
3f23709e 494 unsigned char bram[0x2000]; // 110200: 8K\r
495 struct mcd_misc m; // 112200: misc\r
496 struct mcd_pcm pcm; // 112240:\r
274fcc35 497 void *cdda_stream;\r
498 int cdda_type;\r
3f23709e 499 int pcm_mixbuf[PCM_MIXBUF_LEN * 2];\r
500 int pcm_mixpos;\r
501 char pcm_mixbuf_dirty;\r
502 char pcm_regs_dirty;\r
cc68a136 503} mcd_state;\r
504\r
be2c4208 505// XXX: this will need to be reworked for cart+cd support.\r
cc68a136 506#define Pico_mcd ((mcd_state *)Pico.rom)\r
507\r
be2c4208 508// 32X\r
acd35d4c 509#define P32XS_FM (1<<15)\r
fa8fb754 510#define P32XS_nCART (1<< 8)\r
83ff19ec 511#define P32XS_REN (1<< 7)\r
512#define P32XS_nRES (1<< 1)\r
513#define P32XS_ADEN (1<< 0)\r
acd35d4c 514#define P32XS2_ADEN (1<< 9)\r
5e128c6d 515#define P32XS_FULL (1<< 7) // DREQ FIFO full\r
4ea707e1 516#define P32XS_68S (1<< 2)\r
97d3f47f 517#define P32XS_DMA (1<< 1)\r
4ea707e1 518#define P32XS_RV (1<< 0)\r
acd35d4c 519\r
5e128c6d 520#define P32XV_nPAL (1<<15) // VDP\r
acd35d4c 521#define P32XV_PRI (1<< 7)\r
4ea707e1 522#define P32XV_Mx (3<< 0) // display mode mask\r
974fdb5b 523\r
e51e5983 524#define P32XV_SFT (1<< 0)\r
525\r
acd35d4c 526#define P32XV_VBLK (1<<15)\r
527#define P32XV_HBLK (1<<14)\r
528#define P32XV_PEN (1<<13)\r
529#define P32XV_nFEN (1<< 1)\r
530#define P32XV_FS (1<< 0)\r
974fdb5b 531\r
df63f1a6 532#define P32XP_RTP (1<<7) // PWM control\r
533#define P32XP_FULL (1<<15) // PWM pulse\r
db1d3564 534#define P32XP_EMPTY (1<<14)\r
535\r
419973a6 536#define P32XF_68KCPOLL (1 << 0)\r
537#define P32XF_68KVPOLL (1 << 1)\r
538#define P32XF_Z80_32X_IO (1 << 7) // z80 does 32x io\r
4ea707e1 539\r
540#define P32XI_VRES (1 << 14/2) // IRL/2\r
541#define P32XI_VINT (1 << 12/2)\r
542#define P32XI_HINT (1 << 10/2)\r
543#define P32XI_CMD (1 << 8/2)\r
544#define P32XI_PWM (1 << 6/2)\r
545\r
1d7a28a7 546// peripheral reg access\r
547#define PREG8(regs,offs) ((unsigned char *)regs)[offs ^ 3]\r
548\r
7eaa3812 549#define DMAC_FIFO_LEN (4*2)\r
db1d3564 550#define PWM_BUFF_LEN 1024 // in one channel samples\r
266c6afa 551\r
f4bb5d6b 552#define SH2_DRCBLK_RAM_SHIFT 1\r
553#define SH2_DRCBLK_DA_SHIFT 1\r
554\r
f81107f5 555#define SH2_READ_SHIFT 25\r
e05b81fc 556#define SH2_WRITE_SHIFT 25\r
557\r
be2c4208 558struct Pico32x\r
559{\r
560 unsigned short regs[0x20];\r
5a681086 561 unsigned short vdp_regs[0x10]; // 0x40\r
562 unsigned short sh2_regs[3]; // 0x60\r
be2c4208 563 unsigned char pending_fb;\r
974fdb5b 564 unsigned char dirty_pal;\r
266c6afa 565 unsigned int emu_flags;\r
4ea707e1 566 unsigned char sh2irq_mask[2];\r
567 unsigned char sh2irqi[2]; // individual\r
568 unsigned int sh2irqs; // common irqs\r
569 unsigned short dmac_fifo[DMAC_FIFO_LEN];\r
7eaa3812 570 unsigned int pad[4];\r
df63f1a6 571 unsigned int dmac0_fifo_ptr;\r
4a1fb183 572 unsigned short vdp_fbcr_fake;\r
7eaa3812 573 unsigned short pad2;\r
a8fd6e37 574 unsigned char comm_dirty_68k;\r
575 unsigned char comm_dirty_sh2;\r
df63f1a6 576 unsigned char pwm_irq_cnt;\r
577 unsigned char pad1;\r
a7f82a77 578 unsigned short pwm_p[2]; // pwm pos in fifo\r
579 unsigned int pwm_cycle_p; // pwm play cursor (32x cycles)\r
580 unsigned int reserved[6];\r
974fdb5b 581};\r
582\r
583struct Pico32xMem\r
584{\r
585 unsigned char sdram[0x40000];\r
f4bb5d6b 586#ifdef DRC_SH2\r
587 unsigned short drcblk_ram[1 << (18 - SH2_DRCBLK_RAM_SHIFT)];\r
588#endif\r
b78efee2 589 unsigned short dram[2][0x20000/2]; // AKA fb\r
b4db550e 590 union {\r
591 unsigned char m68k_rom[0x100];\r
592 unsigned char m68k_rom_bank[0x10000]; // M68K_BANK_SIZE\r
593 };\r
f4bb5d6b 594#ifdef DRC_SH2\r
595 unsigned short drcblk_da[2][1 << (12 - SH2_DRCBLK_DA_SHIFT)];\r
596#endif\r
895d1512 597 union {\r
598 unsigned char b[0x800];\r
599 unsigned short w[0x800/2];\r
600 } sh2_rom_m;\r
601 union {\r
602 unsigned char b[0x400];\r
603 unsigned short w[0x400/2];\r
604 } sh2_rom_s;\r
974fdb5b 605 unsigned short pal[0x100];\r
5e128c6d 606 unsigned short pal_native[0x100]; // converted to native (for renderer)\r
db1d3564 607 signed short pwm[2*PWM_BUFF_LEN]; // PWM buffer for current frame\r
8ce9c3a7 608 signed short pwm_current[2]; // current converted samples\r
609 unsigned short pwm_fifo[2][4]; // [0] - current raw, others - fifo entries\r
be2c4208 610};\r
d49b10c2 611\r
c8d1e9b6 612// area.c\r
fad24893 613extern void (*PicoLoadStateHook)(void);\r
51a902ae 614\r
945c2fdc 615typedef struct {\r
616 int chunk;\r
617 int size;\r
618 void *ptr;\r
619} carthw_state_chunk;\r
620extern carthw_state_chunk *carthw_chunks;\r
621#define CHUNK_CARTHW 64\r
622\r
c8d1e9b6 623// cart.c\r
b4db550e 624extern int PicoCartResize(int newsize);\r
625extern void Byteswap(void *dst, const void *src, int len);\r
45f2f245 626extern void (*PicoCartMemSetup)(void);\r
e807ac75 627extern void (*PicoCartUnloadHook)(void);\r
1dceadae 628\r
c8d1e9b6 629// debug.c\r
b5e5172d 630int CM_compareRun(int cyc, int is_sub);\r
03e4f2a3 631\r
c8d1e9b6 632// draw.c\r
99bdfd31 633void PicoDrawInit(void);\r
eff55556 634PICO_INTERNAL void PicoFrameStart(void);\r
b6d7ac70 635void PicoDrawSync(int to, int blank_last_line);\r
99bdfd31 636void BackFill(int reg7, int sh, struct PicoEState *est);\r
ea38612f 637void FinalizeLine555(int sh, int line, struct PicoEState *est);\r
f4750ee0 638extern int (*PicoScanBegin)(unsigned int num);\r
639extern int (*PicoScanEnd)(unsigned int num);\r
f579f7b8 640#define MAX_LINE_SPRITES 29\r
641extern unsigned char HighLnSpr[240][3 + MAX_LINE_SPRITES];\r
5a681086 642extern void *DrawLineDestBase;\r
643extern int DrawLineDestIncrement;\r
cc68a136 644\r
c8d1e9b6 645// draw2.c\r
98a27142 646void PicoDraw2Init(void);\r
eff55556 647PICO_INTERNAL void PicoFrameFull();\r
cc68a136 648\r
200772b7 649// mode4.c\r
650void PicoFrameStartMode4(void);\r
651void PicoLineMode4(int line);\r
652void PicoDoHighPal555M4(void);\r
5a681086 653void PicoDrawSetOutputMode4(pdso_t which);\r
200772b7 654\r
c8d1e9b6 655// memory.c\r
eff55556 656PICO_INTERNAL void PicoMemSetup(void);\r
af37bca8 657unsigned int PicoRead8_io(unsigned int a);\r
658unsigned int PicoRead16_io(unsigned int a);\r
659void PicoWrite8_io(unsigned int a, unsigned int d);\r
660void PicoWrite16_io(unsigned int a, unsigned int d);\r
661\r
662// pico/memory.c\r
663PICO_INTERNAL void PicoMemSetupPico(void);\r
cc68a136 664\r
3f23709e 665// cd/cdc.c\r
666void cdc_init(void);\r
667void cdc_reset(void);\r
668int cdc_context_save(unsigned char *state);\r
669int cdc_context_load(unsigned char *state);\r
670int cdc_context_load_old(unsigned char *state);\r
671void cdc_dma_update(void);\r
672int cdc_decoder_update(unsigned char header[4]);\r
673void cdc_reg_w(unsigned char data);\r
674unsigned char cdc_reg_r(void);\r
675unsigned short cdc_host_r(void);\r
676\r
274fcc35 677// cd/cdd.c\r
678void cdd_reset(void);\r
679int cdd_context_save(unsigned char *state);\r
680int cdd_context_load(unsigned char *state);\r
681int cdd_context_load_old(unsigned char *state);\r
682void cdd_read_data(unsigned char *dst);\r
683void cdd_read_audio(unsigned int samples);\r
684void cdd_update(void);\r
685void cdd_process(void);\r
686\r
687// cd/cd_image.c\r
688int load_cd_image(const char *cd_img_name, int *type);\r
689\r
a93a80de 690// cd/gfx.c\r
691void gfx_init(void);\r
692void gfx_start(unsigned int base);\r
693void gfx_update(unsigned int cycles);\r
694int gfx_context_save(unsigned char *state);\r
695int gfx_context_load(const unsigned char *state);\r
696\r
697// cd/gfx_dma.c\r
698void DmaSlowCell(unsigned int source, unsigned int a, int len, unsigned char inc);\r
699\r
c8d1e9b6 700// cd/memory.c\r
eff55556 701PICO_INTERNAL void PicoMemSetupCD(void);\r
fa8fb754 702unsigned int PicoRead8_mcd_io(unsigned int a);\r
703unsigned int PicoRead16_mcd_io(unsigned int a);\r
704void PicoWrite8_mcd_io(unsigned int a, unsigned int d);\r
705void PicoWrite16_mcd_io(unsigned int a, unsigned int d);\r
ae214f1c 706void pcd_state_loaded_mem(void);\r
cc68a136 707\r
c8d1e9b6 708// pico.c\r
cc68a136 709extern struct Pico Pico;\r
88fd63ad 710extern struct PicoMem PicoMem;\r
5f9a0d16 711extern int PicoPadInt[2];\r
cc68a136 712extern int emustatus;\r
f8ef8ff7 713extern void (*PicoResetHook)(void);\r
b0677887 714extern void (*PicoLineHook)(void);\r
1e6b5e39 715PICO_INTERNAL int CheckDMA(void);\r
716PICO_INTERNAL void PicoDetectRegion(void);\r
ae214f1c 717PICO_INTERNAL void PicoSyncZ80(unsigned int m68k_cycles_done);\r
cc68a136 718\r
89dbbf2b 719// cd/mcd.c\r
ae214f1c 720#define PCDS_IEN1 (1<<1)\r
721#define PCDS_IEN2 (1<<2)\r
722#define PCDS_IEN3 (1<<3)\r
723#define PCDS_IEN4 (1<<4)\r
724#define PCDS_IEN5 (1<<5)\r
725#define PCDS_IEN6 (1<<6)\r
cc68a136 726\r
2aa27095 727PICO_INTERNAL void PicoInitMCD(void);\r
e5f426aa 728PICO_INTERNAL void PicoExitMCD(void);\r
1cb1584b 729PICO_INTERNAL void PicoPowerMCD(void);\r
2aa27095 730PICO_INTERNAL int PicoResetMCD(void);\r
731PICO_INTERNAL void PicoFrameMCD(void);\r
cc68a136 732\r
ae214f1c 733enum pcd_event {\r
734 PCD_EVENT_CDC,\r
735 PCD_EVENT_TIMER3,\r
736 PCD_EVENT_GFX,\r
737 PCD_EVENT_DMA,\r
738 PCD_EVENT_COUNT,\r
739};\r
740extern unsigned int pcd_event_times[PCD_EVENT_COUNT];\r
741void pcd_event_schedule(unsigned int now, enum pcd_event event, int after);\r
742void pcd_event_schedule_s68k(enum pcd_event event, int after);\r
a6523294 743void pcd_prepare_frame(void);\r
ae214f1c 744unsigned int pcd_cycles_m68k_to_s68k(unsigned int c);\r
08769494 745int pcd_sync_s68k(unsigned int m68k_target, int m68k_poll_sync);\r
fa8fb754 746void pcd_run_cpus(int m68k_cycles);\r
d0132772 747void pcd_soft_reset(void);\r
ae214f1c 748void pcd_state_loaded(void);\r
749\r
33be04ca 750// cd/pcm.c\r
751void pcd_pcm_sync(unsigned int to);\r
752void pcd_pcm_update(int *buffer, int length, int stereo);\r
753void pcd_pcm_write(unsigned int a, unsigned int d);\r
754unsigned int pcd_pcm_read(unsigned int a);\r
755\r
c8d1e9b6 756// pico/pico.c\r
2aa27095 757PICO_INTERNAL void PicoInitPico(void);\r
ed367a3f 758PICO_INTERNAL void PicoReratePico(void);\r
9037e45d 759\r
c8d1e9b6 760// pico/xpcm.c\r
ef4eb506 761PICO_INTERNAL void PicoPicoPCMUpdate(short *buffer, int length, int stereo);\r
762PICO_INTERNAL void PicoPicoPCMReset(void);\r
213c16ad 763PICO_INTERNAL void PicoPicoPCMRerate(int xpcm_rate);\r
ef4eb506 764\r
c8d1e9b6 765// sek.c\r
2aa27095 766PICO_INTERNAL void SekInit(void);\r
767PICO_INTERNAL int SekReset(void);\r
3aa1e148 768PICO_INTERNAL void SekState(int *data);\r
eff55556 769PICO_INTERNAL void SekSetRealTAS(int use_real);\r
b4db550e 770PICO_INTERNAL void SekPackCpu(unsigned char *cpu, int is_sub);\r
771PICO_INTERNAL void SekUnpackCpu(const unsigned char *cpu, int is_sub);\r
5f9a0d16 772void SekStepM68k(void);\r
053fd9b4 773void SekInitIdleDet(void);\r
774void SekFinishIdleDet(void);\r
12da51c2 775#if defined(CPU_CMP_R) || defined(CPU_CMP_W)\r
776void SekTrace(int is_s68k);\r
777#else\r
778#define SekTrace(x)\r
779#endif\r
cc68a136 780\r
c8d1e9b6 781// cd/sek.c\r
2aa27095 782PICO_INTERNAL void SekInitS68k(void);\r
783PICO_INTERNAL int SekResetS68k(void);\r
784PICO_INTERNAL int SekInterruptS68k(int irq);\r
3f23709e 785void SekInterruptClearS68k(int irq);\r
cc68a136 786\r
7a93adeb 787// sound/sound.c\r
c9e1affc 788extern short cdda_out_buffer[2*1152];\r
7a93adeb 789extern int PsndLen_exc_cnt;\r
790extern int PsndLen_exc_add;\r
48dc74f2 791extern int timer_a_next_oflow, timer_a_step; // in z80 cycles\r
792extern int timer_b_next_oflow, timer_b_step;\r
43e6eaad 793\r
274fcc35 794void cdda_start_play(int lba_base, int lba_offset, int lb_len);\r
795\r
43e6eaad 796void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new);\r
d2721b08 797void ym2612_pack_state(void);\r
453d2a6e 798void ym2612_unpack_state(void);\r
4b9c5888 799\r
e53704e6 800#define TIMER_NO_OFLOW 0x70000000\r
45a1ef71 801// tA = 72 * (1024 - NA) / M\r
802#define TIMER_A_TICK_ZCYCLES 17203\r
803// tB = 1152 * (256 - NA) / M\r
804#define TIMER_B_TICK_ZCYCLES 262800 // 275251 broken, see Dai Makaimura\r
e53704e6 805\r
4b9c5888 806#define timers_cycle() \\r
e53704e6 807 if (timer_a_next_oflow > 0 && timer_a_next_oflow < TIMER_NO_OFLOW) \\r
43e6eaad 808 timer_a_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
e53704e6 809 if (timer_b_next_oflow > 0 && timer_b_next_oflow < TIMER_NO_OFLOW) \\r
43e6eaad 810 timer_b_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
811 ym2612_sync_timers(0, ym2612.OPN.ST.mode, ym2612.OPN.ST.mode);\r
4b9c5888 812\r
813#define timers_reset() \\r
e53704e6 814 timer_a_next_oflow = timer_b_next_oflow = TIMER_NO_OFLOW; \\r
48dc74f2 815 timer_a_step = TIMER_A_TICK_ZCYCLES * 1024; \\r
816 timer_b_step = TIMER_B_TICK_ZCYCLES * 256;\r
43e6eaad 817\r
7a93adeb 818\r
c8d1e9b6 819// videoport.c\r
eff55556 820PICO_INTERNAL_ASM void PicoVideoWrite(unsigned int a,unsigned short d);\r
821PICO_INTERNAL_ASM unsigned int PicoVideoRead(unsigned int a);\r
75b84e4b 822unsigned char PicoVideoRead8DataH(void);\r
823unsigned char PicoVideoRead8DataL(void);\r
824unsigned char PicoVideoRead8CtlH(void);\r
825unsigned char PicoVideoRead8CtlL(void);\r
826unsigned char PicoVideoRead8HV_H(void);\r
827unsigned char PicoVideoRead8HV_L(void);\r
0c7d1ba3 828extern int (*PicoDmaHook)(unsigned int source, int len, unsigned short **base, unsigned int *mask);\r
cc68a136 829\r
c8d1e9b6 830// misc.c\r
eff55556 831PICO_INTERNAL_ASM void memcpy16(unsigned short *dest, unsigned short *src, int count);\r
832PICO_INTERNAL_ASM void memcpy16bswap(unsigned short *dest, void *src, int count);\r
fbba0ff6 833PICO_INTERNAL_ASM void memcpy32(void *dest, const void *src, int count); // 32bit word count\r
834PICO_INTERNAL_ASM void memset32(void *dest, int c, int count);\r
cc68a136 835\r
45f2f245 836// eeprom.c\r
837void EEPROM_write8(unsigned int a, unsigned int d);\r
838void EEPROM_write16(unsigned int d);\r
839unsigned int EEPROM_read(void);\r
840\r
c8d1e9b6 841// z80 functionality wrappers\r
842PICO_INTERNAL void z80_init(void);\r
b4db550e 843PICO_INTERNAL void z80_pack(void *data);\r
844PICO_INTERNAL int z80_unpack(const void *data);\r
c8d1e9b6 845PICO_INTERNAL void z80_reset(void);\r
846PICO_INTERNAL void z80_exit(void);\r
c8d1e9b6 847\r
848// cd/misc.c\r
eff55556 849PICO_INTERNAL_ASM void wram_2M_to_1M(unsigned char *m);\r
850PICO_INTERNAL_ASM void wram_1M_to_2M(unsigned char *m);\r
851\r
eff55556 852// sound/sound.c\r
9d917eea 853PICO_INTERNAL void PsndReset(void);\r
4f2cdbf5 854PICO_INTERNAL void PsndStartFrame(void);\r
4b9c5888 855PICO_INTERNAL void PsndDoDAC(int line_to);\r
5d638db0 856PICO_INTERNAL void PsndDoPSG(int line_to);\r
9d917eea 857PICO_INTERNAL void PsndClear(void);\r
7b3f44c6 858PICO_INTERNAL void PsndGetSamples(int y);\r
2ec9bec5 859PICO_INTERNAL void PsndGetSamplesMS(void);\r
5d638db0 860extern int PsndDacLine, PsndPsgLine;\r
cc68a136 861\r
3e49ffd0 862// sms.c\r
f3a57b2d 863#ifndef NO_SMS\r
3e49ffd0 864void PicoPowerMS(void);\r
2ec9bec5 865void PicoResetMS(void);\r
3e49ffd0 866void PicoMemSetupMS(void);\r
b4db550e 867void PicoStateLoadedMS(void);\r
3e49ffd0 868void PicoFrameMS(void);\r
87b0845f 869void PicoFrameDrawOnlyMS(void);\r
f3a57b2d 870#else\r
871#define PicoPowerMS()\r
872#define PicoResetMS()\r
873#define PicoMemSetupMS()\r
874#define PicoStateLoadedMS()\r
875#define PicoFrameMS()\r
876#define PicoFrameDrawOnlyMS()\r
877#endif\r
3e49ffd0 878\r
be2c4208 879// 32x/32x.c\r
f3a57b2d 880#ifndef NO_32X\r
be2c4208 881extern struct Pico32x Pico32x;\r
6a98f03e 882enum p32x_event {\r
883 P32X_EVENT_PWM,\r
884 P32X_EVENT_FILLEND,\r
5ac99d9a 885 P32X_EVENT_HINT,\r
6a98f03e 886 P32X_EVENT_COUNT,\r
887};\r
ae214f1c 888extern unsigned int p32x_event_times[P32X_EVENT_COUNT];\r
6a98f03e 889\r
be2c4208 890void Pico32xInit(void);\r
974fdb5b 891void PicoPower32x(void);\r
be2c4208 892void PicoReset32x(void);\r
974fdb5b 893void Pico32xStartup(void);\r
5e49c3a8 894void PicoUnload32x(void);\r
974fdb5b 895void PicoFrame32x(void);\r
27e26273 896void Pico32xStateLoaded(int is_early);\r
ed4402a7 897void p32x_sync_sh2s(unsigned int m68k_target);\r
19886062 898void p32x_sync_other_sh2(SH2 *sh2, unsigned int m68k_target);\r
4d5dfee8 899void p32x_update_irls(SH2 *active_sh2, int m68k_cycles);\r
9e1fa0a6 900void p32x_trigger_irq(SH2 *sh2, int m68k_cycles, unsigned int mask);\r
901void p32x_update_cmd_irq(SH2 *sh2, int m68k_cycles);\r
83ff19ec 902void p32x_reset_sh2s(void);\r
19886062 903void p32x_event_schedule(unsigned int now, enum p32x_event event, int after);\r
904void p32x_event_schedule_sh2(SH2 *sh2, enum p32x_event event, int after);\r
5ac99d9a 905void p32x_schedule_hint(SH2 *sh2, int m68k_cycles);\r
a8fd6e37 906\r
be2c4208 907// 32x/memory.c\r
88fd63ad 908extern struct Pico32xMem *Pico32xMem;\r
be2c4208 909unsigned int PicoRead8_32x(unsigned int a);\r
910unsigned int PicoRead16_32x(unsigned int a);\r
911void PicoWrite8_32x(unsigned int a, unsigned int d);\r
912void PicoWrite16_32x(unsigned int a, unsigned int d);\r
913void PicoMemSetup32x(void);\r
974fdb5b 914void Pico32xSwapDRAM(int b);\r
27e26273 915void Pico32xMemStateLoaded(void);\r
19886062 916void p32x_m68k_poll_event(unsigned int flags);\r
917void p32x_sh2_poll_event(SH2 *sh2, unsigned int flags, unsigned int m68k_cycles);\r
974fdb5b 918\r
919// 32x/draw.c\r
41946d70 920void PicoDrawSetOutFormat32x(pdso_t which, int use_32x_line_mode);\r
ea38612f 921void FinalizeLine32xRGB555(int sh, int line, struct PicoEState *est);\r
5a681086 922void PicoDraw32xLayer(int offs, int lines, int mdbg);\r
7a961c19 923void PicoDraw32xLayerMdOnly(int offs, int lines);\r
f4750ee0 924extern int (*PicoScan32xBegin)(unsigned int num);\r
925extern int (*PicoScan32xEnd)(unsigned int num);\r
7a961c19 926enum {\r
927 PDM32X_OFF,\r
928 PDM32X_32X_ONLY,\r
929 PDM32X_BOTH,\r
930};\r
5a681086 931extern int Pico32xDrawMode;\r
be2c4208 932\r
db1d3564 933// 32x/pwm.c\r
c1931173 934unsigned int p32x_pwm_read16(unsigned int a, SH2 *sh2,\r
935 unsigned int m68k_cycles);\r
936void p32x_pwm_write16(unsigned int a, unsigned int d,\r
937 SH2 *sh2, unsigned int m68k_cycles);\r
db1d3564 938void p32x_pwm_update(int *buf32, int length, int stereo);\r
045a4c52 939void p32x_pwm_ctl_changed(void);\r
df63f1a6 940void p32x_pwm_schedule(unsigned int m68k_now);\r
19886062 941void p32x_pwm_schedule_sh2(SH2 *sh2);\r
9e1fa0a6 942void p32x_pwm_sync_to_sh2(SH2 *sh2);\r
df63f1a6 943void p32x_pwm_irq_event(unsigned int m68k_now);\r
944void p32x_pwm_state_loaded(void);\r
045a4c52 945\r
946// 32x/sh2soc.c\r
947void p32x_dreq0_trigger(void);\r
948void p32x_dreq1_trigger(void);\r
949void p32x_timers_recalc(void);\r
950void p32x_timers_do(unsigned int m68k_slice);\r
cd0ace28 951void sh2_peripheral_reset(SH2 *sh2);\r
f81107f5 952unsigned int sh2_peripheral_read8(unsigned int a, SH2 *sh2);\r
953unsigned int sh2_peripheral_read16(unsigned int a, SH2 *sh2);\r
954unsigned int sh2_peripheral_read32(unsigned int a, SH2 *sh2);\r
8b43bc73 955void REGPARM(3) sh2_peripheral_write8(unsigned int a, unsigned int d, SH2 *sh2);\r
956void REGPARM(3) sh2_peripheral_write16(unsigned int a, unsigned int d, SH2 *sh2);\r
957void REGPARM(3) sh2_peripheral_write32(unsigned int a, unsigned int d, SH2 *sh2);\r
045a4c52 958\r
f3a57b2d 959#else\r
960#define Pico32xInit()\r
961#define PicoPower32x()\r
962#define PicoReset32x()\r
963#define PicoFrame32x()\r
964#define PicoUnload32x()\r
965#define Pico32xStateLoaded()\r
f3a57b2d 966#define FinalizeLine32xRGB555 NULL\r
967#define p32x_pwm_update(...)\r
968#define p32x_timers_recalc()\r
969#endif\r
db1d3564 970\r
45f2f245 971/* avoid dependency on newer glibc */\r
972static __inline int isspace_(int c)\r
973{\r
974 return (0x09 <= c && c <= 0x0d) || c == ' ';\r
975}\r
976\r
f4bb5d6b 977#ifndef ARRAY_SIZE\r
978#define ARRAY_SIZE(x) (sizeof(x) / sizeof(x[0]))\r
979#endif\r
980\r
b8cbd802 981// emulation event logging\r
982#ifndef EL_LOGMASK\r
9c9cda8c 983# ifdef __x86_64__ // HACK\r
984# define EL_LOGMASK (EL_STATUS|EL_IDLE|EL_ANOMALY)\r
985# else\r
1555935b 986# define EL_LOGMASK (EL_STATUS)\r
9c9cda8c 987# endif\r
b8cbd802 988#endif\r
989\r
017512f2 990#define EL_HVCNT 0x00000001 /* hv counter reads */\r
991#define EL_SR 0x00000002 /* SR reads */\r
992#define EL_INTS 0x00000004 /* ints and acks */\r
43e6eaad 993#define EL_YMTIMER 0x00000008 /* ym2612 timer stuff */\r
017512f2 994#define EL_INTSW 0x00000010 /* log irq switching on/off */\r
995#define EL_ASVDP 0x00000020 /* VDP accesses during active scan */\r
996#define EL_VDPDMA 0x00000040 /* VDP DMA transfers and their timing */\r
997#define EL_BUSREQ 0x00000080 /* z80 busreq r/w or reset w */\r
998#define EL_Z80BNK 0x00000100 /* z80 i/o through bank area */\r
999#define EL_SRAMIO 0x00000200 /* sram i/o */\r
1000#define EL_EEPROM 0x00000400 /* eeprom debug */\r
1001#define EL_UIO 0x00000800 /* unmapped i/o */\r
1002#define EL_IO 0x00001000 /* all i/o */\r
1003#define EL_CDPOLL 0x00002000 /* MCD: log poll detection */\r
1004#define EL_SVP 0x00004000 /* SVP stuff */\r
fa22af4c 1005#define EL_PICOHW 0x00008000 /* Pico stuff */\r
053fd9b4 1006#define EL_IDLE 0x00010000 /* idle loop det. */\r
af37bca8 1007#define EL_CDREGS 0x00020000 /* MCD: register access */\r
1008#define EL_CDREG3 0x00040000 /* MCD: register 3 only */\r
be2c4208 1009#define EL_32X 0x00080000\r
1b3f5844 1010#define EL_PWM 0x00100000 /* 32X PWM stuff (LOTS of output) */\r
045a4c52 1011#define EL_32XP 0x00200000 /* 32X peripherals */\r
ae214f1c 1012#define EL_CD 0x00400000 /* MCD */\r
017512f2 1013\r
1014#define EL_STATUS 0x40000000 /* status messages */\r
1015#define EL_ANOMALY 0x80000000 /* some unexpected conditions (during emulation) */\r
b8cbd802 1016\r
1017#if EL_LOGMASK\r
1018#define elprintf(w,f,...) \\r
a8fd6e37 1019do { \\r
b8cbd802 1020 if ((w) & EL_LOGMASK) \\r
7d0143a2 1021 lprintf("%05i:%03i: " f "\n",Pico.m.frame_count,Pico.m.scanline,##__VA_ARGS__); \\r
a8fd6e37 1022} while (0)\r
dca310c4 1023#elif defined(_MSC_VER)\r
1024#define elprintf\r
b8cbd802 1025#else\r
1026#define elprintf(w,f,...)\r
1027#endif\r
1028\r
f6c49d38 1029// profiling\r
1030#ifdef PPROF\r
1031#include <platform/linux/pprof.h>\r
1032#else\r
1033#define pprof_init()\r
1034#define pprof_finish()\r
1035#define pprof_start(x)\r
1036#define pprof_end(...)\r
1037#define pprof_end_sub(...)\r
1038#endif\r
1039\r
19886062 1040#ifdef EVT_LOG\r
1041enum evt {\r
1042 EVT_FRAME_START,\r
1043 EVT_NEXT_LINE,\r
1044 EVT_RUN_START,\r
1045 EVT_RUN_END,\r
1046 EVT_POLL_START,\r
1047 EVT_POLL_END,\r
1048 EVT_CNT\r
1049};\r
1050\r
1051enum evt_cpu {\r
1052 EVT_M68K,\r
1053 EVT_S68K,\r
1054 EVT_MSH2,\r
1055 EVT_SSH2,\r
1056 EVT_CPU_CNT\r
1057};\r
1058\r
1059void pevt_log(unsigned int cycles, enum evt_cpu c, enum evt e);\r
1060void pevt_dump(void);\r
1061\r
1062#define pevt_log_m68k(e) \\r
08769494 1063 pevt_log(SekCyclesDone(), EVT_M68K, e)\r
19886062 1064#define pevt_log_m68k_o(e) \\r
08769494 1065 pevt_log(SekCyclesDone(), EVT_M68K, e)\r
19886062 1066#define pevt_log_sh2(sh2, e) \\r
1067 pevt_log(sh2_cycles_done_m68k(sh2), EVT_MSH2 + (sh2)->is_slave, e)\r
1068#define pevt_log_sh2_o(sh2, e) \\r
1069 pevt_log((sh2)->m68krcycles_done, EVT_MSH2 + (sh2)->is_slave, e)\r
1070#else\r
1071#define pevt_log(c, e)\r
1072#define pevt_log_m68k(e)\r
1073#define pevt_log_m68k_o(e)\r
1074#define pevt_log_sh2(sh2, e)\r
1075#define pevt_log_sh2_o(sh2, e)\r
1076#define pevt_dump()\r
1077#endif\r
1078\r
f6c49d38 1079// misc\r
dca310c4 1080#ifdef _MSC_VER\r
1081#define cdprintf\r
1082#else\r
1083#define cdprintf(x...)\r
1084#endif\r
1085\r
8b43bc73 1086#if defined(__GNUC__) && defined(__i386__)\r
553c3eaa 1087#define REGPARM(x) __attribute__((regparm(x)))\r
c8d1e9b6 1088#else\r
553c3eaa 1089#define REGPARM(x)\r
c8d1e9b6 1090#endif\r
1091\r
5e89f0f5 1092#ifdef __GNUC__\r
1093#define NOINLINE __attribute__((noinline))\r
1094#else\r
1095#define NOINLINE\r
1096#endif\r
1097\r
f8af9634 1098#ifdef __cplusplus\r
1099} // End of extern "C"\r
1100#endif\r
1101\r
eff55556 1102#endif // PICO_INTERNAL_INCLUDED\r
1103\r
3162a710 1104// vim:shiftwidth=2:ts=2:expandtab\r