cff531af |
1 | /*\r |
2 | * PicoDrive - Internal Header File\r |
3 | * (c) Copyright Dave, 2004\r |
4 | * (C) notaz, 2006-2010\r |
5 | *\r |
6 | * This work is licensed under the terms of MAME license.\r |
7 | * See COPYING file in the top-level directory.\r |
8 | */\r |
cc68a136 |
9 | \r |
eff55556 |
10 | #ifndef PICO_INTERNAL_INCLUDED\r |
11 | #define PICO_INTERNAL_INCLUDED\r |
cc68a136 |
12 | \r |
13 | #include <stdio.h>\r |
14 | #include <stdlib.h>\r |
15 | #include <string.h>\r |
efcba75f |
16 | #include "pico.h"\r |
f53f286a |
17 | #include "carthw/carthw.h"\r |
cc68a136 |
18 | \r |
89fa852d |
19 | //\r |
20 | #define USE_POLL_DETECT\r |
21 | \r |
eff55556 |
22 | #ifndef PICO_INTERNAL\r |
23 | #define PICO_INTERNAL\r |
24 | #endif\r |
25 | #ifndef PICO_INTERNAL_ASM\r |
26 | #define PICO_INTERNAL_ASM\r |
27 | #endif\r |
cc68a136 |
28 | \r |
70357ce5 |
29 | // to select core, define EMU_C68K, EMU_M68K or EMU_F68K in your makefile or project\r |
cc68a136 |
30 | \r |
31 | #ifdef __cplusplus\r |
32 | extern "C" {\r |
33 | #endif\r |
34 | \r |
35 | \r |
36 | // ----------------------- 68000 CPU -----------------------\r |
37 | #ifdef EMU_C68K\r |
d4d62665 |
38 | #include "../cpu/cyclone/Cyclone.h"\r |
3aa1e148 |
39 | extern struct Cyclone PicoCpuCM68k, PicoCpuCS68k;\r |
ae214f1c |
40 | #define SekCyclesLeft PicoCpuCM68k.cycles // cycles left for this run\r |
41 | #define SekCyclesLeftS68k PicoCpuCS68k.cycles\r |
3aa1e148 |
42 | #define SekPc (PicoCpuCM68k.pc-PicoCpuCM68k.membase)\r |
43 | #define SekPcS68k (PicoCpuCS68k.pc-PicoCpuCS68k.membase)\r |
12da51c2 |
44 | #define SekDar(x) (x < 8 ? PicoCpuCM68k.d[x] : PicoCpuCM68k.a[x - 8])\r |
45 | #define SekDarS68k(x) (x < 8 ? PicoCpuCS68k.d[x] : PicoCpuCS68k.a[x - 8])\r |
5fadfb1c |
46 | #define SekSr CycloneGetSr(&PicoCpuCM68k)\r |
12da51c2 |
47 | #define SekSrS68k CycloneGetSr(&PicoCpuCS68k)\r |
3aa1e148 |
48 | #define SekSetStop(x) { PicoCpuCM68k.state_flags&=~1; if (x) { PicoCpuCM68k.state_flags|=1; PicoCpuCM68k.cycles=0; } }\r |
49 | #define SekSetStopS68k(x) { PicoCpuCS68k.state_flags&=~1; if (x) { PicoCpuCS68k.state_flags|=1; PicoCpuCS68k.cycles=0; } }\r |
ed4402a7 |
50 | #define SekIsStoppedM68k() (PicoCpuCM68k.state_flags&1)\r |
ca61ee42 |
51 | #define SekIsStoppedS68k() (PicoCpuCS68k.state_flags&1)\r |
08769494 |
52 | #define SekShouldInterrupt() (PicoCpuCM68k.irq > (PicoCpuCM68k.srh&7))\r |
b542be46 |
53 | \r |
ecc8036e |
54 | #define SekNotPolling PicoCpuCM68k.not_pol\r |
55 | #define SekNotPollingS68k PicoCpuCS68k.not_pol\r |
56 | \r |
b542be46 |
57 | #define SekInterrupt(i) PicoCpuCM68k.irq=i\r |
5fadfb1c |
58 | #define SekIrqLevel PicoCpuCM68k.irq\r |
b542be46 |
59 | \r |
cc68a136 |
60 | #endif\r |
61 | \r |
70357ce5 |
62 | #ifdef EMU_F68K\r |
63 | #include "../cpu/fame/fame.h"\r |
b542be46 |
64 | extern M68K_CONTEXT PicoCpuFM68k, PicoCpuFS68k;\r |
ae214f1c |
65 | #define SekCyclesLeft PicoCpuFM68k.io_cycle_counter\r |
66 | #define SekCyclesLeftS68k PicoCpuFS68k.io_cycle_counter\r |
03e4f2a3 |
67 | #define SekPc fm68k_get_pc(&PicoCpuFM68k)\r |
68 | #define SekPcS68k fm68k_get_pc(&PicoCpuFS68k)\r |
12da51c2 |
69 | #define SekDar(x) (x < 8 ? PicoCpuFM68k.dreg[x].D : PicoCpuFM68k.areg[x - 8].D)\r |
70 | #define SekDarS68k(x) (x < 8 ? PicoCpuFS68k.dreg[x].D : PicoCpuFS68k.areg[x - 8].D)\r |
5fadfb1c |
71 | #define SekSr PicoCpuFM68k.sr\r |
12da51c2 |
72 | #define SekSrS68k PicoCpuFS68k.sr\r |
70357ce5 |
73 | #define SekSetStop(x) { \\r |
03e4f2a3 |
74 | PicoCpuFM68k.execinfo &= ~FM68K_HALTED; \\r |
75 | if (x) { PicoCpuFM68k.execinfo |= FM68K_HALTED; PicoCpuFM68k.io_cycle_counter = 0; } \\r |
70357ce5 |
76 | }\r |
77 | #define SekSetStopS68k(x) { \\r |
03e4f2a3 |
78 | PicoCpuFS68k.execinfo &= ~FM68K_HALTED; \\r |
79 | if (x) { PicoCpuFS68k.execinfo |= FM68K_HALTED; PicoCpuFS68k.io_cycle_counter = 0; } \\r |
70357ce5 |
80 | }\r |
ed4402a7 |
81 | #define SekIsStoppedM68k() (PicoCpuFM68k.execinfo&FM68K_HALTED)\r |
ca61ee42 |
82 | #define SekIsStoppedS68k() (PicoCpuFS68k.execinfo&FM68K_HALTED)\r |
08769494 |
83 | #define SekShouldInterrupt() fm68k_would_interrupt()\r |
b542be46 |
84 | \r |
ecc8036e |
85 | #define SekNotPolling PicoCpuFM68k.not_polling\r |
86 | #define SekNotPollingS68k PicoCpuFS68k.not_polling\r |
87 | \r |
b542be46 |
88 | #define SekInterrupt(irq) PicoCpuFM68k.interrupts[0]=irq\r |
5fadfb1c |
89 | #define SekIrqLevel PicoCpuFM68k.interrupts[0]\r |
b542be46 |
90 | \r |
cc68a136 |
91 | #endif\r |
92 | \r |
93 | #ifdef EMU_M68K\r |
94 | #include "../cpu/musashi/m68kcpu.h"\r |
3aa1e148 |
95 | extern m68ki_cpu_core PicoCpuMM68k, PicoCpuMS68k;\r |
cc68a136 |
96 | #ifndef SekCyclesLeft\r |
ae214f1c |
97 | #define SekCyclesLeft PicoCpuMM68k.cyc_remaining_cycles\r |
98 | #define SekCyclesLeftS68k PicoCpuMS68k.cyc_remaining_cycles\r |
3aa1e148 |
99 | #define SekPc m68k_get_reg(&PicoCpuMM68k, M68K_REG_PC)\r |
100 | #define SekPcS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_PC)\r |
12da51c2 |
101 | #define SekDar(x) PicoCpuMM68k.dar[x]\r |
102 | #define SekDarS68k(x) PicoCpuMS68k.dar[x]\r |
103 | #define SekSr m68k_get_reg(&PicoCpuMM68k, M68K_REG_SR)\r |
104 | #define SekSrS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_SR)\r |
7a1f6e45 |
105 | #define SekSetStop(x) { \\r |
3aa1e148 |
106 | if(x) { SET_CYCLES(0); PicoCpuMM68k.stopped=STOP_LEVEL_STOP; } \\r |
107 | else PicoCpuMM68k.stopped=0; \\r |
7a1f6e45 |
108 | }\r |
109 | #define SekSetStopS68k(x) { \\r |
3aa1e148 |
110 | if(x) { SET_CYCLES(0); PicoCpuMS68k.stopped=STOP_LEVEL_STOP; } \\r |
111 | else PicoCpuMS68k.stopped=0; \\r |
7a1f6e45 |
112 | }\r |
ed4402a7 |
113 | #define SekIsStoppedM68k() (PicoCpuMM68k.stopped==STOP_LEVEL_STOP)\r |
ca61ee42 |
114 | #define SekIsStoppedS68k() (PicoCpuMS68k.stopped==STOP_LEVEL_STOP)\r |
08769494 |
115 | #define SekShouldInterrupt() (CPU_INT_LEVEL > FLAG_INT_MASK)\r |
b542be46 |
116 | \r |
ecc8036e |
117 | #define SekNotPolling PicoCpuMM68k.not_polling\r |
118 | #define SekNotPollingS68k PicoCpuMS68k.not_polling\r |
119 | \r |
71de3cd9 |
120 | #define SekInterrupt(irq) { \\r |
b542be46 |
121 | void *oldcontext = m68ki_cpu_p; \\r |
122 | m68k_set_context(&PicoCpuMM68k); \\r |
123 | m68k_set_irq(irq); \\r |
124 | m68k_set_context(oldcontext); \\r |
125 | }\r |
5fadfb1c |
126 | #define SekIrqLevel (PicoCpuMM68k.int_level >> 8)\r |
b542be46 |
127 | \r |
cc68a136 |
128 | #endif\r |
ef090115 |
129 | #endif // EMU_M68K\r |
cc68a136 |
130 | \r |
ae214f1c |
131 | // while running, cnt represents target of current timeslice\r |
132 | // while not in SekRun(), it's actual cycles done\r |
133 | // (but always use SekCyclesDone() if you need current position)\r |
134 | // cnt may change if timeslice is ended prematurely or extended,\r |
135 | // so we use SekCycleAim for the actual target\r |
136 | extern unsigned int SekCycleCnt;\r |
137 | extern unsigned int SekCycleAim;\r |
cc68a136 |
138 | \r |
ae214f1c |
139 | // number of cycles done (can be checked anywhere)\r |
140 | #define SekCyclesDone() (SekCycleCnt - SekCyclesLeft)\r |
141 | \r |
142 | // burn cycles while not in SekRun() and while in\r |
143 | #define SekCyclesBurn(c) SekCycleCnt += c\r |
bc3c13d3 |
144 | #define SekCyclesBurnRun(c) { \\r |
145 | SekCyclesLeft -= c; \\r |
b8cbd802 |
146 | }\r |
cc68a136 |
147 | \r |
ae214f1c |
148 | // note: sometimes may extend timeslice to delay an irq\r |
cc68a136 |
149 | #define SekEndRun(after) { \\r |
ae214f1c |
150 | SekCycleCnt -= SekCyclesLeft - (after); \\r |
151 | SekCyclesLeft = after; \\r |
cc68a136 |
152 | }\r |
153 | \r |
ae214f1c |
154 | extern unsigned int SekCycleCntS68k;\r |
155 | extern unsigned int SekCycleAimS68k;\r |
156 | \r |
07ceafdb |
157 | #define SekEndRunS68k(after) { \\r |
ae214f1c |
158 | if (SekCyclesLeftS68k > (after)) { \\r |
159 | SekCycleCntS68k -= SekCyclesLeftS68k - (after); \\r |
160 | SekCyclesLeftS68k = after; \\r |
161 | } \\r |
07ceafdb |
162 | }\r |
163 | \r |
ae214f1c |
164 | #define SekCyclesDoneS68k() (SekCycleCntS68k - SekCyclesLeftS68k)\r |
cc68a136 |
165 | \r |
ae214f1c |
166 | // compare cycles, handling overflows\r |
167 | // check if a > b\r |
168 | #define CYCLES_GT(a, b) \\r |
169 | ((int)((a) - (b)) > 0)\r |
170 | // check if a >= b\r |
171 | #define CYCLES_GE(a, b) \\r |
172 | ((int)((a) - (b)) >= 0)\r |
cc68a136 |
173 | \r |
b542be46 |
174 | // ----------------------- Z80 CPU -----------------------\r |
175 | \r |
b4db550e |
176 | #if defined(_USE_DRZ80)\r |
dca310c4 |
177 | #include "../cpu/DrZ80/drz80.h"\r |
b542be46 |
178 | \r |
179 | extern struct DrZ80 drZ80;\r |
180 | \r |
181 | #define z80_run(cycles) ((cycles) - DrZ80Run(&drZ80, cycles))\r |
182 | #define z80_run_nr(cycles) DrZ80Run(&drZ80, cycles)\r |
4936aac1 |
183 | #define z80_int() drZ80.Z80_IRQ = 1\r |
835122bc |
184 | #define z80_int() drZ80.Z80_IRQ = 1\r |
185 | #define z80_nmi() drZ80.Z80IF |= 8\r |
4b9c5888 |
186 | \r |
187 | #define z80_cyclesLeft drZ80.cycles\r |
d1b8bcc6 |
188 | #define z80_subCLeft(c) drZ80.cycles -= c\r |
19954be1 |
189 | #define z80_pc() (drZ80.Z80PC - drZ80.Z80PC_BASE)\r |
b542be46 |
190 | \r |
191 | #elif defined(_USE_CZ80)\r |
dca310c4 |
192 | #include "../cpu/cz80/cz80.h"\r |
b542be46 |
193 | \r |
194 | #define z80_run(cycles) Cz80_Exec(&CZ80, cycles)\r |
195 | #define z80_run_nr(cycles) Cz80_Exec(&CZ80, cycles)\r |
196 | #define z80_int() Cz80_Set_IRQ(&CZ80, 0, HOLD_LINE)\r |
835122bc |
197 | #define z80_nmi() Cz80_Set_IRQ(&CZ80, IRQ_LINE_NMI, 0)\r |
4b9c5888 |
198 | \r |
199 | #define z80_cyclesLeft (CZ80.ICount - CZ80.ExtraCycles)\r |
d1b8bcc6 |
200 | #define z80_subCLeft(c) CZ80.ICount -= c\r |
19954be1 |
201 | #define z80_pc() Cz80_Get_Reg(&CZ80, CZ80_PC)\r |
b542be46 |
202 | \r |
203 | #else\r |
204 | \r |
205 | #define z80_run(cycles) (cycles)\r |
206 | #define z80_run_nr(cycles)\r |
207 | #define z80_int()\r |
835122bc |
208 | #define z80_nmi()\r |
b542be46 |
209 | \r |
210 | #endif\r |
211 | \r |
b4db550e |
212 | #define Z80_STATE_SIZE 0x60\r |
213 | \r |
ae214f1c |
214 | extern unsigned int last_z80_sync;\r |
4b9c5888 |
215 | extern int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r |
216 | extern int z80_cycle_aim;\r |
217 | extern int z80_scanline;\r |
218 | extern int z80_scanline_cycles; /* cycles done until z80_scanline */\r |
219 | \r |
220 | #define z80_resetCycles() \\r |
ae214f1c |
221 | last_z80_sync = SekCyclesDone(); \\r |
4b9c5888 |
222 | z80_cycle_cnt = z80_cycle_aim = z80_scanline = z80_scanline_cycles = 0;\r |
223 | \r |
224 | #define z80_cyclesDone() \\r |
225 | (z80_cycle_aim - z80_cyclesLeft)\r |
226 | \r |
227 | #define cycles_68k_to_z80(x) ((x)*957 >> 11)\r |
228 | \r |
acd35d4c |
229 | // ----------------------- SH2 CPU -----------------------\r |
230 | \r |
41397701 |
231 | #include "cpu/sh2/sh2.h"\r |
acd35d4c |
232 | \r |
1d7a28a7 |
233 | extern SH2 sh2s[2];\r |
234 | #define msh2 sh2s[0]\r |
235 | #define ssh2 sh2s[1]\r |
236 | \r |
679af8a3 |
237 | #ifndef DRC_SH2\r |
19886062 |
238 | # define sh2_end_run(sh2, after_) do { \\r |
239 | if ((sh2)->icount > (after_)) { \\r |
c1931173 |
240 | (sh2)->cycles_timeslice -= (sh2)->icount - (after_); \\r |
19886062 |
241 | (sh2)->icount = after_; \\r |
a8fd6e37 |
242 | } \\r |
243 | } while (0)\r |
19886062 |
244 | # define sh2_cycles_left(sh2) (sh2)->icount\r |
8a847c12 |
245 | # define sh2_burn_cycles(sh2, n) (sh2)->icount -= n\r |
f81107f5 |
246 | # define sh2_pc(sh2) (sh2)->ppc\r |
679af8a3 |
247 | #else\r |
19886062 |
248 | # define sh2_end_run(sh2, after_) do { \\r |
249 | int left_ = (signed int)(sh2)->sr >> 12; \\r |
250 | if (left_ > (after_)) { \\r |
c1931173 |
251 | (sh2)->cycles_timeslice -= left_ - (after_); \\r |
f4c0720c |
252 | (sh2)->sr &= 0xfff; \\r |
19886062 |
253 | (sh2)->sr |= (after_) << 12; \\r |
a8fd6e37 |
254 | } \\r |
255 | } while (0)\r |
19886062 |
256 | # define sh2_cycles_left(sh2) ((signed int)(sh2)->sr >> 12)\r |
8a847c12 |
257 | # define sh2_burn_cycles(sh2, n) (sh2)->sr -= ((n) << 12)\r |
f81107f5 |
258 | # define sh2_pc(sh2) (sh2)->pc\r |
679af8a3 |
259 | #endif\r |
266c6afa |
260 | \r |
19886062 |
261 | #define sh2_cycles_done(sh2) ((int)(sh2)->cycles_timeslice - sh2_cycles_left(sh2))\r |
a7f82a77 |
262 | #define sh2_cycles_done_t(sh2) \\r |
263 | ((sh2)->m68krcycles_done * 3 + sh2_cycles_done(sh2))\r |
19886062 |
264 | #define sh2_cycles_done_m68k(sh2) \\r |
265 | ((sh2)->m68krcycles_done + (sh2_cycles_done(sh2) / 3))\r |
266 | \r |
4ea707e1 |
267 | #define sh2_reg(c, x) (c) ? ssh2.r[x] : msh2.r[x]\r |
268 | #define sh2_gbr(c) (c) ? ssh2.gbr : msh2.gbr\r |
269 | #define sh2_vbr(c) (c) ? ssh2.vbr : msh2.vbr\r |
6add7875 |
270 | #define sh2_sr(c) (((c) ? ssh2.sr : msh2.sr) & 0xfff)\r |
acd35d4c |
271 | \r |
83ff19ec |
272 | #define sh2_set_gbr(c, v) \\r |
273 | { if (c) ssh2.gbr = v; else msh2.gbr = v; }\r |
274 | #define sh2_set_vbr(c, v) \\r |
275 | { if (c) ssh2.vbr = v; else msh2.vbr = v; }\r |
276 | \r |
f8675e28 |
277 | #define elprintf_sh2(sh2, w, f, ...) \\r |
278 | elprintf(w,"%csh2 "f,(sh2)->is_slave?'s':'m',##__VA_ARGS__)\r |
279 | \r |
cc68a136 |
280 | // ---------------------------------------------------------\r |
281 | \r |
282 | // main oscillator clock which controls timing\r |
283 | #define OSC_NTSC 53693100\r |
b8cbd802 |
284 | #define OSC_PAL 53203424\r |
cc68a136 |
285 | \r |
e0bcb7a9 |
286 | #define PVD_KILL_A (1 << 0)\r |
287 | #define PVD_KILL_B (1 << 1)\r |
288 | #define PVD_KILL_S_LO (1 << 2)\r |
289 | #define PVD_KILL_S_HI (1 << 3)\r |
290 | #define PVD_KILL_32X (1 << 4)\r |
291 | #define PVD_FORCE_A (1 << 5)\r |
292 | #define PVD_FORCE_B (1 << 6)\r |
293 | #define PVD_FORCE_S (1 << 7)\r |
294 | \r |
cc68a136 |
295 | struct PicoVideo\r |
296 | {\r |
297 | unsigned char reg[0x20];\r |
b8cbd802 |
298 | unsigned int command; // 32-bit Command\r |
299 | unsigned char pending; // 1 if waiting for second half of 32-bit command\r |
300 | unsigned char type; // Command type (v/c/vsram read/write)\r |
301 | unsigned short addr; // Read/Write address\r |
302 | int status; // Status bits\r |
cc68a136 |
303 | unsigned char pending_ints; // pending interrupts: ??VH????\r |
b8cbd802 |
304 | signed char lwrite_cnt; // VDP write count during active display line\r |
9761a7d0 |
305 | unsigned short v_counter; // V-counter\r |
e0bcb7a9 |
306 | unsigned short debug; // raw debug register\r |
307 | unsigned char debug_p; // ... parsed: PVD_*\r |
b71cbbf7 |
308 | unsigned char addr_u;\r |
e0bcb7a9 |
309 | unsigned char pad[0x0c];\r |
cc68a136 |
310 | };\r |
311 | \r |
312 | struct PicoMisc\r |
313 | {\r |
314 | unsigned char rotate;\r |
315 | unsigned char z80Run;\r |
e5503e2f |
316 | unsigned char padTHPhase[2]; // 02 phase of gamepad TH switches\r |
2aa27095 |
317 | unsigned short scanline; // 04 0 to 261||311\r |
e5503e2f |
318 | char dirtyPal; // 06 Is the palette dirty (1 - change @ this frame, 2 - some time before)\r |
319 | unsigned char hardware; // 07 Hardware value for country\r |
320 | unsigned char pal; // 08 1=PAL 0=NTSC\r |
45f2f245 |
321 | unsigned char sram_reg; // 09 SRAM reg. See SRR_* below\r |
e5503e2f |
322 | unsigned short z80_bank68k; // 0a\r |
be2c4208 |
323 | unsigned short pad0;\r |
fa8fb754 |
324 | unsigned char ncart_in; // 0e !cart_in\r |
0ace9b9a |
325 | unsigned char z80_reset; // 0f z80 reset held\r |
e5503e2f |
326 | unsigned char padDelay[2]; // 10 gamepad phase time outs, so we count a delay\r |
1dceadae |
327 | unsigned short eeprom_addr; // EEPROM address register\r |
45f2f245 |
328 | unsigned char eeprom_cycle; // EEPROM cycle number\r |
1dceadae |
329 | unsigned char eeprom_slave; // EEPROM slave word for X24C02 and better SRAMs\r |
45f2f245 |
330 | unsigned char eeprom_status;\r |
be2c4208 |
331 | unsigned char pad2;\r |
053fd9b4 |
332 | unsigned short dma_xfers; // 18\r |
45f2f245 |
333 | unsigned char eeprom_wb[2]; // EEPROM latch/write buffer\r |
053fd9b4 |
334 | unsigned int frame_count; // 1c for movies and idle det\r |
cc68a136 |
335 | };\r |
336 | \r |
b4db550e |
337 | struct PicoMS\r |
338 | {\r |
339 | unsigned char carthw[0x10];\r |
340 | unsigned char io_ctl;\r |
835122bc |
341 | unsigned char nmi_state;\r |
342 | unsigned char pad[0x4e];\r |
b4db550e |
343 | };\r |
344 | \r |
ea38612f |
345 | // emu state and data for the asm code\r |
346 | struct PicoEState\r |
347 | {\r |
348 | int DrawScanline;\r |
349 | int rendstatus;\r |
98a27142 |
350 | void *DrawLineDest; // draw destination\r |
99bdfd31 |
351 | unsigned char *HighCol;\r |
352 | int *HighPreSpr;\r |
ea38612f |
353 | void *Pico_video;\r |
354 | void *Pico_vram;\r |
99bdfd31 |
355 | int *PicoOpt;\r |
98a27142 |
356 | unsigned char *Draw2FB;\r |
357 | unsigned short HighPal[0x100];\r |
ea38612f |
358 | };\r |
359 | \r |
cc68a136 |
360 | // some assembly stuff depend on these, do not touch!\r |
361 | struct Pico\r |
362 | {\r |
363 | unsigned char ram[0x10000]; // 0x00000 scratch ram\r |
200772b7 |
364 | union { // vram is byteswapped for easier reads when drawing\r |
2ec9bec5 |
365 | unsigned short vram[0x8000]; // 0x10000\r |
366 | unsigned char vramb[0x4000]; // VRAM in SMS mode\r |
367 | };\r |
cc68a136 |
368 | unsigned char zram[0x2000]; // 0x20000 Z80 ram\r |
b4db550e |
369 | unsigned char ioports[0x10]; // XXX: fix asm and mv\r |
370 | unsigned char pad[0xf0]; // unused\r |
cc68a136 |
371 | unsigned short cram[0x40]; // 0x22100\r |
372 | unsigned short vsram[0x40]; // 0x22180\r |
373 | \r |
374 | unsigned char *rom; // 0x22200\r |
0219d379 |
375 | unsigned int romsize; // 0x22204 (on 32bits)\r |
cc68a136 |
376 | \r |
377 | struct PicoMisc m;\r |
378 | struct PicoVideo video;\r |
b4db550e |
379 | struct PicoMS ms;\r |
ea38612f |
380 | struct PicoEState est;\r |
cc68a136 |
381 | };\r |
382 | \r |
383 | // sram\r |
45f2f245 |
384 | #define SRR_MAPPED (1 << 0)\r |
385 | #define SRR_READONLY (1 << 1)\r |
386 | \r |
387 | #define SRF_ENABLED (1 << 0)\r |
388 | #define SRF_EEPROM (1 << 1)\r |
af37bca8 |
389 | \r |
cc68a136 |
390 | struct PicoSRAM\r |
391 | {\r |
4ff2d527 |
392 | unsigned char *data; // actual data\r |
393 | unsigned int start; // start address in 68k address space\r |
cc68a136 |
394 | unsigned int end;\r |
45f2f245 |
395 | unsigned char flags; // 0c: SRF_*\r |
1dceadae |
396 | unsigned char unused2;\r |
cc68a136 |
397 | unsigned char changed;\r |
45f2f245 |
398 | unsigned char eeprom_type; // eeprom type: 0: 7bit (24C01), 2: 2 addr words (X24C02+), 3: 3 addr words\r |
399 | unsigned char unused3;\r |
1dceadae |
400 | unsigned char eeprom_bit_cl; // bit number for cl\r |
401 | unsigned char eeprom_bit_in; // bit number for in\r |
402 | unsigned char eeprom_bit_out; // bit number for out\r |
45f2f245 |
403 | unsigned int size;\r |
cc68a136 |
404 | };\r |
405 | \r |
406 | // MCD\r |
33be04ca |
407 | #define PCM_MIXBUF_LEN ((12500000 / 384) / 50 + 1)\r |
408 | \r |
4f265db7 |
409 | struct mcd_pcm\r |
410 | {\r |
411 | unsigned char control; // reg7\r |
412 | unsigned char enabled; // reg8\r |
413 | unsigned char cur_ch;\r |
414 | unsigned char bank;\r |
33be04ca |
415 | unsigned int update_cycles;\r |
4f265db7 |
416 | \r |
4ff2d527 |
417 | struct pcm_chan // 08, size 0x10\r |
4f265db7 |
418 | {\r |
419 | unsigned char regs[8];\r |
4ff2d527 |
420 | unsigned int addr; // .08: played sample address\r |
4f265db7 |
421 | int pad;\r |
422 | } ch[8];\r |
423 | };\r |
424 | \r |
4fb43555 |
425 | #define PCD_ST_S68K_RST 1\r |
426 | \r |
c459aefd |
427 | struct mcd_misc\r |
428 | {\r |
6901d0e4 |
429 | unsigned short hint_vector;\r |
430 | unsigned char busreq; // not s68k_regs[1]\r |
431 | unsigned char s68k_pend_ints;\r |
432 | unsigned int state_flags; // 04\r |
433 | unsigned int stopwatch_base_c;\r |
434 | unsigned short m68k_poll_a;\r |
435 | unsigned short m68k_poll_cnt;\r |
436 | unsigned short s68k_poll_a;\r |
437 | unsigned short s68k_poll_cnt;\r |
438 | unsigned int s68k_poll_clk;\r |
439 | unsigned char bcram_reg; // 18: battery-backed RAM cart register\r |
440 | unsigned char dmna_ret_2m;\r |
441 | unsigned char need_sync;\r |
442 | unsigned char pad3;\r |
443 | int pad4[9];\r |
c459aefd |
444 | };\r |
445 | \r |
cc68a136 |
446 | typedef struct\r |
447 | {\r |
3f23709e |
448 | unsigned char bios[0x20000]; // 000000: 128K\r |
449 | union { // 020000: 512K\r |
450 | unsigned char prg_ram[0x80000];\r |
451 | unsigned char prg_ram_b[4][0x20000];\r |
452 | };\r |
453 | union { // 0a0000: 256K\r |
454 | struct {\r |
455 | unsigned char word_ram2M[0x40000];\r |
456 | unsigned char unused0[0x20000];\r |
457 | };\r |
458 | struct {\r |
459 | unsigned char unused1[0x20000];\r |
460 | unsigned char word_ram1M[2][0x20000];\r |
461 | };\r |
462 | };\r |
463 | union { // 100000: 64K\r |
464 | unsigned char pcm_ram[0x10000];\r |
465 | unsigned char pcm_ram_b[0x10][0x1000];\r |
466 | };\r |
f47d0a28 |
467 | unsigned char s68k_regs[0x200]; // 110000: GA, not CPU regs\r |
3f23709e |
468 | unsigned char bram[0x2000]; // 110200: 8K\r |
469 | struct mcd_misc m; // 112200: misc\r |
470 | struct mcd_pcm pcm; // 112240:\r |
274fcc35 |
471 | void *cdda_stream;\r |
472 | int cdda_type;\r |
3f23709e |
473 | int pcm_mixbuf[PCM_MIXBUF_LEN * 2];\r |
474 | int pcm_mixpos;\r |
475 | char pcm_mixbuf_dirty;\r |
476 | char pcm_regs_dirty;\r |
cc68a136 |
477 | } mcd_state;\r |
478 | \r |
be2c4208 |
479 | // XXX: this will need to be reworked for cart+cd support.\r |
cc68a136 |
480 | #define Pico_mcd ((mcd_state *)Pico.rom)\r |
481 | \r |
be2c4208 |
482 | // 32X\r |
acd35d4c |
483 | #define P32XS_FM (1<<15)\r |
fa8fb754 |
484 | #define P32XS_nCART (1<< 8)\r |
83ff19ec |
485 | #define P32XS_REN (1<< 7)\r |
486 | #define P32XS_nRES (1<< 1)\r |
487 | #define P32XS_ADEN (1<< 0)\r |
acd35d4c |
488 | #define P32XS2_ADEN (1<< 9)\r |
5e128c6d |
489 | #define P32XS_FULL (1<< 7) // DREQ FIFO full\r |
4ea707e1 |
490 | #define P32XS_68S (1<< 2)\r |
97d3f47f |
491 | #define P32XS_DMA (1<< 1)\r |
4ea707e1 |
492 | #define P32XS_RV (1<< 0)\r |
acd35d4c |
493 | \r |
5e128c6d |
494 | #define P32XV_nPAL (1<<15) // VDP\r |
acd35d4c |
495 | #define P32XV_PRI (1<< 7)\r |
4ea707e1 |
496 | #define P32XV_Mx (3<< 0) // display mode mask\r |
974fdb5b |
497 | \r |
e51e5983 |
498 | #define P32XV_SFT (1<< 0)\r |
499 | \r |
acd35d4c |
500 | #define P32XV_VBLK (1<<15)\r |
501 | #define P32XV_HBLK (1<<14)\r |
502 | #define P32XV_PEN (1<<13)\r |
503 | #define P32XV_nFEN (1<< 1)\r |
504 | #define P32XV_FS (1<< 0)\r |
974fdb5b |
505 | \r |
df63f1a6 |
506 | #define P32XP_RTP (1<<7) // PWM control\r |
507 | #define P32XP_FULL (1<<15) // PWM pulse\r |
db1d3564 |
508 | #define P32XP_EMPTY (1<<14)\r |
509 | \r |
419973a6 |
510 | #define P32XF_68KCPOLL (1 << 0)\r |
511 | #define P32XF_68KVPOLL (1 << 1)\r |
512 | #define P32XF_Z80_32X_IO (1 << 7) // z80 does 32x io\r |
4ea707e1 |
513 | \r |
514 | #define P32XI_VRES (1 << 14/2) // IRL/2\r |
515 | #define P32XI_VINT (1 << 12/2)\r |
516 | #define P32XI_HINT (1 << 10/2)\r |
517 | #define P32XI_CMD (1 << 8/2)\r |
518 | #define P32XI_PWM (1 << 6/2)\r |
519 | \r |
1d7a28a7 |
520 | // peripheral reg access\r |
521 | #define PREG8(regs,offs) ((unsigned char *)regs)[offs ^ 3]\r |
522 | \r |
7eaa3812 |
523 | #define DMAC_FIFO_LEN (4*2)\r |
db1d3564 |
524 | #define PWM_BUFF_LEN 1024 // in one channel samples\r |
266c6afa |
525 | \r |
f4bb5d6b |
526 | #define SH2_DRCBLK_RAM_SHIFT 1\r |
527 | #define SH2_DRCBLK_DA_SHIFT 1\r |
528 | \r |
f81107f5 |
529 | #define SH2_READ_SHIFT 25\r |
e05b81fc |
530 | #define SH2_WRITE_SHIFT 25\r |
531 | \r |
be2c4208 |
532 | struct Pico32x\r |
533 | {\r |
534 | unsigned short regs[0x20];\r |
5a681086 |
535 | unsigned short vdp_regs[0x10]; // 0x40\r |
536 | unsigned short sh2_regs[3]; // 0x60\r |
be2c4208 |
537 | unsigned char pending_fb;\r |
974fdb5b |
538 | unsigned char dirty_pal;\r |
266c6afa |
539 | unsigned int emu_flags;\r |
4ea707e1 |
540 | unsigned char sh2irq_mask[2];\r |
541 | unsigned char sh2irqi[2]; // individual\r |
542 | unsigned int sh2irqs; // common irqs\r |
543 | unsigned short dmac_fifo[DMAC_FIFO_LEN];\r |
7eaa3812 |
544 | unsigned int pad[4];\r |
df63f1a6 |
545 | unsigned int dmac0_fifo_ptr;\r |
4a1fb183 |
546 | unsigned short vdp_fbcr_fake;\r |
7eaa3812 |
547 | unsigned short pad2;\r |
a8fd6e37 |
548 | unsigned char comm_dirty_68k;\r |
549 | unsigned char comm_dirty_sh2;\r |
df63f1a6 |
550 | unsigned char pwm_irq_cnt;\r |
551 | unsigned char pad1;\r |
a7f82a77 |
552 | unsigned short pwm_p[2]; // pwm pos in fifo\r |
553 | unsigned int pwm_cycle_p; // pwm play cursor (32x cycles)\r |
554 | unsigned int reserved[6];\r |
974fdb5b |
555 | };\r |
556 | \r |
557 | struct Pico32xMem\r |
558 | {\r |
559 | unsigned char sdram[0x40000];\r |
f4bb5d6b |
560 | #ifdef DRC_SH2\r |
561 | unsigned short drcblk_ram[1 << (18 - SH2_DRCBLK_RAM_SHIFT)];\r |
562 | #endif\r |
b78efee2 |
563 | unsigned short dram[2][0x20000/2]; // AKA fb\r |
b4db550e |
564 | union {\r |
565 | unsigned char m68k_rom[0x100];\r |
566 | unsigned char m68k_rom_bank[0x10000]; // M68K_BANK_SIZE\r |
567 | };\r |
f4bb5d6b |
568 | #ifdef DRC_SH2\r |
569 | unsigned short drcblk_da[2][1 << (12 - SH2_DRCBLK_DA_SHIFT)];\r |
570 | #endif\r |
895d1512 |
571 | union {\r |
572 | unsigned char b[0x800];\r |
573 | unsigned short w[0x800/2];\r |
574 | } sh2_rom_m;\r |
575 | union {\r |
576 | unsigned char b[0x400];\r |
577 | unsigned short w[0x400/2];\r |
578 | } sh2_rom_s;\r |
974fdb5b |
579 | unsigned short pal[0x100];\r |
5e128c6d |
580 | unsigned short pal_native[0x100]; // converted to native (for renderer)\r |
db1d3564 |
581 | signed short pwm[2*PWM_BUFF_LEN]; // PWM buffer for current frame\r |
8ce9c3a7 |
582 | signed short pwm_current[2]; // current converted samples\r |
583 | unsigned short pwm_fifo[2][4]; // [0] - current raw, others - fifo entries\r |
be2c4208 |
584 | };\r |
d49b10c2 |
585 | \r |
c8d1e9b6 |
586 | // area.c\r |
fad24893 |
587 | extern void (*PicoLoadStateHook)(void);\r |
51a902ae |
588 | \r |
945c2fdc |
589 | typedef struct {\r |
590 | int chunk;\r |
591 | int size;\r |
592 | void *ptr;\r |
593 | } carthw_state_chunk;\r |
594 | extern carthw_state_chunk *carthw_chunks;\r |
595 | #define CHUNK_CARTHW 64\r |
596 | \r |
c8d1e9b6 |
597 | // cart.c\r |
b4db550e |
598 | extern int PicoCartResize(int newsize);\r |
599 | extern void Byteswap(void *dst, const void *src, int len);\r |
45f2f245 |
600 | extern void (*PicoCartMemSetup)(void);\r |
e807ac75 |
601 | extern void (*PicoCartUnloadHook)(void);\r |
1dceadae |
602 | \r |
c8d1e9b6 |
603 | // debug.c\r |
b5e5172d |
604 | int CM_compareRun(int cyc, int is_sub);\r |
03e4f2a3 |
605 | \r |
c8d1e9b6 |
606 | // draw.c\r |
99bdfd31 |
607 | void PicoDrawInit(void);\r |
eff55556 |
608 | PICO_INTERNAL void PicoFrameStart(void);\r |
b6d7ac70 |
609 | void PicoDrawSync(int to, int blank_last_line);\r |
99bdfd31 |
610 | void BackFill(int reg7, int sh, struct PicoEState *est);\r |
ea38612f |
611 | void FinalizeLine555(int sh, int line, struct PicoEState *est);\r |
f4750ee0 |
612 | extern int (*PicoScanBegin)(unsigned int num);\r |
613 | extern int (*PicoScanEnd)(unsigned int num);\r |
f579f7b8 |
614 | #define MAX_LINE_SPRITES 29\r |
615 | extern unsigned char HighLnSpr[240][3 + MAX_LINE_SPRITES];\r |
5a681086 |
616 | extern void *DrawLineDestBase;\r |
617 | extern int DrawLineDestIncrement;\r |
cc68a136 |
618 | \r |
c8d1e9b6 |
619 | // draw2.c\r |
98a27142 |
620 | void PicoDraw2Init(void);\r |
eff55556 |
621 | PICO_INTERNAL void PicoFrameFull();\r |
cc68a136 |
622 | \r |
200772b7 |
623 | // mode4.c\r |
624 | void PicoFrameStartMode4(void);\r |
625 | void PicoLineMode4(int line);\r |
626 | void PicoDoHighPal555M4(void);\r |
5a681086 |
627 | void PicoDrawSetOutputMode4(pdso_t which);\r |
200772b7 |
628 | \r |
c8d1e9b6 |
629 | // memory.c\r |
eff55556 |
630 | PICO_INTERNAL void PicoMemSetup(void);\r |
af37bca8 |
631 | unsigned int PicoRead8_io(unsigned int a);\r |
632 | unsigned int PicoRead16_io(unsigned int a);\r |
633 | void PicoWrite8_io(unsigned int a, unsigned int d);\r |
634 | void PicoWrite16_io(unsigned int a, unsigned int d);\r |
635 | \r |
636 | // pico/memory.c\r |
637 | PICO_INTERNAL void PicoMemSetupPico(void);\r |
cc68a136 |
638 | \r |
3f23709e |
639 | // cd/cdc.c\r |
640 | void cdc_init(void);\r |
641 | void cdc_reset(void);\r |
642 | int cdc_context_save(unsigned char *state);\r |
643 | int cdc_context_load(unsigned char *state);\r |
644 | int cdc_context_load_old(unsigned char *state);\r |
645 | void cdc_dma_update(void);\r |
646 | int cdc_decoder_update(unsigned char header[4]);\r |
647 | void cdc_reg_w(unsigned char data);\r |
648 | unsigned char cdc_reg_r(void);\r |
649 | unsigned short cdc_host_r(void);\r |
650 | \r |
274fcc35 |
651 | // cd/cdd.c\r |
652 | void cdd_reset(void);\r |
653 | int cdd_context_save(unsigned char *state);\r |
654 | int cdd_context_load(unsigned char *state);\r |
655 | int cdd_context_load_old(unsigned char *state);\r |
656 | void cdd_read_data(unsigned char *dst);\r |
657 | void cdd_read_audio(unsigned int samples);\r |
658 | void cdd_update(void);\r |
659 | void cdd_process(void);\r |
660 | \r |
661 | // cd/cd_image.c\r |
662 | int load_cd_image(const char *cd_img_name, int *type);\r |
663 | \r |
a93a80de |
664 | // cd/gfx.c\r |
665 | void gfx_init(void);\r |
666 | void gfx_start(unsigned int base);\r |
667 | void gfx_update(unsigned int cycles);\r |
668 | int gfx_context_save(unsigned char *state);\r |
669 | int gfx_context_load(const unsigned char *state);\r |
670 | \r |
671 | // cd/gfx_dma.c\r |
672 | void DmaSlowCell(unsigned int source, unsigned int a, int len, unsigned char inc);\r |
673 | \r |
c8d1e9b6 |
674 | // cd/memory.c\r |
eff55556 |
675 | PICO_INTERNAL void PicoMemSetupCD(void);\r |
fa8fb754 |
676 | unsigned int PicoRead8_mcd_io(unsigned int a);\r |
677 | unsigned int PicoRead16_mcd_io(unsigned int a);\r |
678 | void PicoWrite8_mcd_io(unsigned int a, unsigned int d);\r |
679 | void PicoWrite16_mcd_io(unsigned int a, unsigned int d);\r |
ae214f1c |
680 | void pcd_state_loaded_mem(void);\r |
cc68a136 |
681 | \r |
c8d1e9b6 |
682 | // pico.c\r |
cc68a136 |
683 | extern struct Pico Pico;\r |
684 | extern struct PicoSRAM SRam;\r |
5f9a0d16 |
685 | extern int PicoPadInt[2];\r |
cc68a136 |
686 | extern int emustatus;\r |
5e128c6d |
687 | extern int scanlines_total;\r |
f8ef8ff7 |
688 | extern void (*PicoResetHook)(void);\r |
b0677887 |
689 | extern void (*PicoLineHook)(void);\r |
1e6b5e39 |
690 | PICO_INTERNAL int CheckDMA(void);\r |
691 | PICO_INTERNAL void PicoDetectRegion(void);\r |
ae214f1c |
692 | PICO_INTERNAL void PicoSyncZ80(unsigned int m68k_cycles_done);\r |
cc68a136 |
693 | \r |
89dbbf2b |
694 | // cd/mcd.c\r |
ae214f1c |
695 | #define PCDS_IEN1 (1<<1)\r |
696 | #define PCDS_IEN2 (1<<2)\r |
697 | #define PCDS_IEN3 (1<<3)\r |
698 | #define PCDS_IEN4 (1<<4)\r |
699 | #define PCDS_IEN5 (1<<5)\r |
700 | #define PCDS_IEN6 (1<<6)\r |
cc68a136 |
701 | \r |
2aa27095 |
702 | PICO_INTERNAL void PicoInitMCD(void);\r |
e5f426aa |
703 | PICO_INTERNAL void PicoExitMCD(void);\r |
1cb1584b |
704 | PICO_INTERNAL void PicoPowerMCD(void);\r |
2aa27095 |
705 | PICO_INTERNAL int PicoResetMCD(void);\r |
706 | PICO_INTERNAL void PicoFrameMCD(void);\r |
cc68a136 |
707 | \r |
ae214f1c |
708 | enum pcd_event {\r |
709 | PCD_EVENT_CDC,\r |
710 | PCD_EVENT_TIMER3,\r |
711 | PCD_EVENT_GFX,\r |
712 | PCD_EVENT_DMA,\r |
713 | PCD_EVENT_COUNT,\r |
714 | };\r |
715 | extern unsigned int pcd_event_times[PCD_EVENT_COUNT];\r |
716 | void pcd_event_schedule(unsigned int now, enum pcd_event event, int after);\r |
717 | void pcd_event_schedule_s68k(enum pcd_event event, int after);\r |
a6523294 |
718 | void pcd_prepare_frame(void);\r |
ae214f1c |
719 | unsigned int pcd_cycles_m68k_to_s68k(unsigned int c);\r |
08769494 |
720 | int pcd_sync_s68k(unsigned int m68k_target, int m68k_poll_sync);\r |
fa8fb754 |
721 | void pcd_run_cpus(int m68k_cycles);\r |
d0132772 |
722 | void pcd_soft_reset(void);\r |
ae214f1c |
723 | void pcd_state_loaded(void);\r |
724 | \r |
33be04ca |
725 | // cd/pcm.c\r |
726 | void pcd_pcm_sync(unsigned int to);\r |
727 | void pcd_pcm_update(int *buffer, int length, int stereo);\r |
728 | void pcd_pcm_write(unsigned int a, unsigned int d);\r |
729 | unsigned int pcd_pcm_read(unsigned int a);\r |
730 | \r |
c8d1e9b6 |
731 | // pico/pico.c\r |
2aa27095 |
732 | PICO_INTERNAL void PicoInitPico(void);\r |
ed367a3f |
733 | PICO_INTERNAL void PicoReratePico(void);\r |
9037e45d |
734 | \r |
c8d1e9b6 |
735 | // pico/xpcm.c\r |
ef4eb506 |
736 | PICO_INTERNAL void PicoPicoPCMUpdate(short *buffer, int length, int stereo);\r |
737 | PICO_INTERNAL void PicoPicoPCMReset(void);\r |
213c16ad |
738 | PICO_INTERNAL void PicoPicoPCMRerate(int xpcm_rate);\r |
ef4eb506 |
739 | \r |
c8d1e9b6 |
740 | // sek.c\r |
2aa27095 |
741 | PICO_INTERNAL void SekInit(void);\r |
742 | PICO_INTERNAL int SekReset(void);\r |
3aa1e148 |
743 | PICO_INTERNAL void SekState(int *data);\r |
eff55556 |
744 | PICO_INTERNAL void SekSetRealTAS(int use_real);\r |
b4db550e |
745 | PICO_INTERNAL void SekPackCpu(unsigned char *cpu, int is_sub);\r |
746 | PICO_INTERNAL void SekUnpackCpu(const unsigned char *cpu, int is_sub);\r |
5f9a0d16 |
747 | void SekStepM68k(void);\r |
053fd9b4 |
748 | void SekInitIdleDet(void);\r |
749 | void SekFinishIdleDet(void);\r |
12da51c2 |
750 | #if defined(CPU_CMP_R) || defined(CPU_CMP_W)\r |
751 | void SekTrace(int is_s68k);\r |
752 | #else\r |
753 | #define SekTrace(x)\r |
754 | #endif\r |
cc68a136 |
755 | \r |
c8d1e9b6 |
756 | // cd/sek.c\r |
2aa27095 |
757 | PICO_INTERNAL void SekInitS68k(void);\r |
758 | PICO_INTERNAL int SekResetS68k(void);\r |
759 | PICO_INTERNAL int SekInterruptS68k(int irq);\r |
3f23709e |
760 | void SekInterruptClearS68k(int irq);\r |
cc68a136 |
761 | \r |
7a93adeb |
762 | // sound/sound.c\r |
c9e1affc |
763 | extern short cdda_out_buffer[2*1152];\r |
7a93adeb |
764 | extern int PsndLen_exc_cnt;\r |
765 | extern int PsndLen_exc_add;\r |
48dc74f2 |
766 | extern int timer_a_next_oflow, timer_a_step; // in z80 cycles\r |
767 | extern int timer_b_next_oflow, timer_b_step;\r |
43e6eaad |
768 | \r |
274fcc35 |
769 | void cdda_start_play(int lba_base, int lba_offset, int lb_len);\r |
770 | \r |
43e6eaad |
771 | void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new);\r |
d2721b08 |
772 | void ym2612_pack_state(void);\r |
453d2a6e |
773 | void ym2612_unpack_state(void);\r |
4b9c5888 |
774 | \r |
e53704e6 |
775 | #define TIMER_NO_OFLOW 0x70000000\r |
45a1ef71 |
776 | // tA = 72 * (1024 - NA) / M\r |
777 | #define TIMER_A_TICK_ZCYCLES 17203\r |
778 | // tB = 1152 * (256 - NA) / M\r |
779 | #define TIMER_B_TICK_ZCYCLES 262800 // 275251 broken, see Dai Makaimura\r |
e53704e6 |
780 | \r |
4b9c5888 |
781 | #define timers_cycle() \\r |
e53704e6 |
782 | if (timer_a_next_oflow > 0 && timer_a_next_oflow < TIMER_NO_OFLOW) \\r |
43e6eaad |
783 | timer_a_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r |
e53704e6 |
784 | if (timer_b_next_oflow > 0 && timer_b_next_oflow < TIMER_NO_OFLOW) \\r |
43e6eaad |
785 | timer_b_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r |
786 | ym2612_sync_timers(0, ym2612.OPN.ST.mode, ym2612.OPN.ST.mode);\r |
4b9c5888 |
787 | \r |
788 | #define timers_reset() \\r |
e53704e6 |
789 | timer_a_next_oflow = timer_b_next_oflow = TIMER_NO_OFLOW; \\r |
48dc74f2 |
790 | timer_a_step = TIMER_A_TICK_ZCYCLES * 1024; \\r |
791 | timer_b_step = TIMER_B_TICK_ZCYCLES * 256;\r |
43e6eaad |
792 | \r |
7a93adeb |
793 | \r |
c8d1e9b6 |
794 | // videoport.c\r |
53f948c9 |
795 | extern int line_base_cycles;\r |
eff55556 |
796 | PICO_INTERNAL_ASM void PicoVideoWrite(unsigned int a,unsigned short d);\r |
797 | PICO_INTERNAL_ASM unsigned int PicoVideoRead(unsigned int a);\r |
75b84e4b |
798 | unsigned char PicoVideoRead8DataH(void);\r |
799 | unsigned char PicoVideoRead8DataL(void);\r |
800 | unsigned char PicoVideoRead8CtlH(void);\r |
801 | unsigned char PicoVideoRead8CtlL(void);\r |
802 | unsigned char PicoVideoRead8HV_H(void);\r |
803 | unsigned char PicoVideoRead8HV_L(void);\r |
0c7d1ba3 |
804 | extern int (*PicoDmaHook)(unsigned int source, int len, unsigned short **base, unsigned int *mask);\r |
cc68a136 |
805 | \r |
c8d1e9b6 |
806 | // misc.c\r |
eff55556 |
807 | PICO_INTERNAL_ASM void memcpy16(unsigned short *dest, unsigned short *src, int count);\r |
808 | PICO_INTERNAL_ASM void memcpy16bswap(unsigned short *dest, void *src, int count);\r |
fbba0ff6 |
809 | PICO_INTERNAL_ASM void memcpy32(void *dest, const void *src, int count); // 32bit word count\r |
810 | PICO_INTERNAL_ASM void memset32(void *dest, int c, int count);\r |
cc68a136 |
811 | \r |
45f2f245 |
812 | // eeprom.c\r |
813 | void EEPROM_write8(unsigned int a, unsigned int d);\r |
814 | void EEPROM_write16(unsigned int d);\r |
815 | unsigned int EEPROM_read(void);\r |
816 | \r |
c8d1e9b6 |
817 | // z80 functionality wrappers\r |
818 | PICO_INTERNAL void z80_init(void);\r |
b4db550e |
819 | PICO_INTERNAL void z80_pack(void *data);\r |
820 | PICO_INTERNAL int z80_unpack(const void *data);\r |
c8d1e9b6 |
821 | PICO_INTERNAL void z80_reset(void);\r |
822 | PICO_INTERNAL void z80_exit(void);\r |
c8d1e9b6 |
823 | \r |
824 | // cd/misc.c\r |
eff55556 |
825 | PICO_INTERNAL_ASM void wram_2M_to_1M(unsigned char *m);\r |
826 | PICO_INTERNAL_ASM void wram_1M_to_2M(unsigned char *m);\r |
827 | \r |
eff55556 |
828 | // sound/sound.c\r |
9d917eea |
829 | PICO_INTERNAL void PsndReset(void);\r |
4f2cdbf5 |
830 | PICO_INTERNAL void PsndStartFrame(void);\r |
4b9c5888 |
831 | PICO_INTERNAL void PsndDoDAC(int line_to);\r |
5d638db0 |
832 | PICO_INTERNAL void PsndDoPSG(int line_to);\r |
9d917eea |
833 | PICO_INTERNAL void PsndClear(void);\r |
7b3f44c6 |
834 | PICO_INTERNAL void PsndGetSamples(int y);\r |
2ec9bec5 |
835 | PICO_INTERNAL void PsndGetSamplesMS(void);\r |
5d638db0 |
836 | extern int PsndDacLine, PsndPsgLine;\r |
cc68a136 |
837 | \r |
3e49ffd0 |
838 | // sms.c\r |
f3a57b2d |
839 | #ifndef NO_SMS\r |
3e49ffd0 |
840 | void PicoPowerMS(void);\r |
2ec9bec5 |
841 | void PicoResetMS(void);\r |
3e49ffd0 |
842 | void PicoMemSetupMS(void);\r |
b4db550e |
843 | void PicoStateLoadedMS(void);\r |
3e49ffd0 |
844 | void PicoFrameMS(void);\r |
87b0845f |
845 | void PicoFrameDrawOnlyMS(void);\r |
f3a57b2d |
846 | #else\r |
847 | #define PicoPowerMS()\r |
848 | #define PicoResetMS()\r |
849 | #define PicoMemSetupMS()\r |
850 | #define PicoStateLoadedMS()\r |
851 | #define PicoFrameMS()\r |
852 | #define PicoFrameDrawOnlyMS()\r |
853 | #endif\r |
3e49ffd0 |
854 | \r |
be2c4208 |
855 | // 32x/32x.c\r |
f3a57b2d |
856 | #ifndef NO_32X\r |
be2c4208 |
857 | extern struct Pico32x Pico32x;\r |
6a98f03e |
858 | enum p32x_event {\r |
859 | P32X_EVENT_PWM,\r |
860 | P32X_EVENT_FILLEND,\r |
5ac99d9a |
861 | P32X_EVENT_HINT,\r |
6a98f03e |
862 | P32X_EVENT_COUNT,\r |
863 | };\r |
ae214f1c |
864 | extern unsigned int p32x_event_times[P32X_EVENT_COUNT];\r |
6a98f03e |
865 | \r |
be2c4208 |
866 | void Pico32xInit(void);\r |
974fdb5b |
867 | void PicoPower32x(void);\r |
be2c4208 |
868 | void PicoReset32x(void);\r |
974fdb5b |
869 | void Pico32xStartup(void);\r |
5e49c3a8 |
870 | void PicoUnload32x(void);\r |
974fdb5b |
871 | void PicoFrame32x(void);\r |
27e26273 |
872 | void Pico32xStateLoaded(int is_early);\r |
ed4402a7 |
873 | void p32x_sync_sh2s(unsigned int m68k_target);\r |
19886062 |
874 | void p32x_sync_other_sh2(SH2 *sh2, unsigned int m68k_target);\r |
4d5dfee8 |
875 | void p32x_update_irls(SH2 *active_sh2, int m68k_cycles);\r |
9e1fa0a6 |
876 | void p32x_trigger_irq(SH2 *sh2, int m68k_cycles, unsigned int mask);\r |
877 | void p32x_update_cmd_irq(SH2 *sh2, int m68k_cycles);\r |
83ff19ec |
878 | void p32x_reset_sh2s(void);\r |
19886062 |
879 | void p32x_event_schedule(unsigned int now, enum p32x_event event, int after);\r |
880 | void p32x_event_schedule_sh2(SH2 *sh2, enum p32x_event event, int after);\r |
5ac99d9a |
881 | void p32x_schedule_hint(SH2 *sh2, int m68k_cycles);\r |
a8fd6e37 |
882 | \r |
be2c4208 |
883 | // 32x/memory.c\r |
974fdb5b |
884 | struct Pico32xMem *Pico32xMem;\r |
be2c4208 |
885 | unsigned int PicoRead8_32x(unsigned int a);\r |
886 | unsigned int PicoRead16_32x(unsigned int a);\r |
887 | void PicoWrite8_32x(unsigned int a, unsigned int d);\r |
888 | void PicoWrite16_32x(unsigned int a, unsigned int d);\r |
889 | void PicoMemSetup32x(void);\r |
974fdb5b |
890 | void Pico32xSwapDRAM(int b);\r |
27e26273 |
891 | void Pico32xMemStateLoaded(void);\r |
19886062 |
892 | void p32x_m68k_poll_event(unsigned int flags);\r |
893 | void p32x_sh2_poll_event(SH2 *sh2, unsigned int flags, unsigned int m68k_cycles);\r |
974fdb5b |
894 | \r |
895 | // 32x/draw.c\r |
41946d70 |
896 | void PicoDrawSetOutFormat32x(pdso_t which, int use_32x_line_mode);\r |
ea38612f |
897 | void FinalizeLine32xRGB555(int sh, int line, struct PicoEState *est);\r |
5a681086 |
898 | void PicoDraw32xLayer(int offs, int lines, int mdbg);\r |
7a961c19 |
899 | void PicoDraw32xLayerMdOnly(int offs, int lines);\r |
f4750ee0 |
900 | extern int (*PicoScan32xBegin)(unsigned int num);\r |
901 | extern int (*PicoScan32xEnd)(unsigned int num);\r |
7a961c19 |
902 | enum {\r |
903 | PDM32X_OFF,\r |
904 | PDM32X_32X_ONLY,\r |
905 | PDM32X_BOTH,\r |
906 | };\r |
5a681086 |
907 | extern int Pico32xDrawMode;\r |
be2c4208 |
908 | \r |
db1d3564 |
909 | // 32x/pwm.c\r |
c1931173 |
910 | unsigned int p32x_pwm_read16(unsigned int a, SH2 *sh2,\r |
911 | unsigned int m68k_cycles);\r |
912 | void p32x_pwm_write16(unsigned int a, unsigned int d,\r |
913 | SH2 *sh2, unsigned int m68k_cycles);\r |
db1d3564 |
914 | void p32x_pwm_update(int *buf32, int length, int stereo);\r |
045a4c52 |
915 | void p32x_pwm_ctl_changed(void);\r |
df63f1a6 |
916 | void p32x_pwm_schedule(unsigned int m68k_now);\r |
19886062 |
917 | void p32x_pwm_schedule_sh2(SH2 *sh2);\r |
9e1fa0a6 |
918 | void p32x_pwm_sync_to_sh2(SH2 *sh2);\r |
df63f1a6 |
919 | void p32x_pwm_irq_event(unsigned int m68k_now);\r |
920 | void p32x_pwm_state_loaded(void);\r |
045a4c52 |
921 | \r |
922 | // 32x/sh2soc.c\r |
923 | void p32x_dreq0_trigger(void);\r |
924 | void p32x_dreq1_trigger(void);\r |
925 | void p32x_timers_recalc(void);\r |
926 | void p32x_timers_do(unsigned int m68k_slice);\r |
cd0ace28 |
927 | void sh2_peripheral_reset(SH2 *sh2);\r |
f81107f5 |
928 | unsigned int sh2_peripheral_read8(unsigned int a, SH2 *sh2);\r |
929 | unsigned int sh2_peripheral_read16(unsigned int a, SH2 *sh2);\r |
930 | unsigned int sh2_peripheral_read32(unsigned int a, SH2 *sh2);\r |
8b43bc73 |
931 | void REGPARM(3) sh2_peripheral_write8(unsigned int a, unsigned int d, SH2 *sh2);\r |
932 | void REGPARM(3) sh2_peripheral_write16(unsigned int a, unsigned int d, SH2 *sh2);\r |
933 | void REGPARM(3) sh2_peripheral_write32(unsigned int a, unsigned int d, SH2 *sh2);\r |
045a4c52 |
934 | \r |
f3a57b2d |
935 | #else\r |
936 | #define Pico32xInit()\r |
937 | #define PicoPower32x()\r |
938 | #define PicoReset32x()\r |
939 | #define PicoFrame32x()\r |
940 | #define PicoUnload32x()\r |
941 | #define Pico32xStateLoaded()\r |
f3a57b2d |
942 | #define FinalizeLine32xRGB555 NULL\r |
943 | #define p32x_pwm_update(...)\r |
944 | #define p32x_timers_recalc()\r |
945 | #endif\r |
db1d3564 |
946 | \r |
45f2f245 |
947 | /* avoid dependency on newer glibc */\r |
948 | static __inline int isspace_(int c)\r |
949 | {\r |
950 | return (0x09 <= c && c <= 0x0d) || c == ' ';\r |
951 | }\r |
952 | \r |
f4bb5d6b |
953 | #ifndef ARRAY_SIZE\r |
954 | #define ARRAY_SIZE(x) (sizeof(x) / sizeof(x[0]))\r |
955 | #endif\r |
956 | \r |
b8cbd802 |
957 | // emulation event logging\r |
958 | #ifndef EL_LOGMASK\r |
9c9cda8c |
959 | # ifdef __x86_64__ // HACK\r |
960 | # define EL_LOGMASK (EL_STATUS|EL_IDLE|EL_ANOMALY)\r |
961 | # else\r |
1555935b |
962 | # define EL_LOGMASK (EL_STATUS)\r |
9c9cda8c |
963 | # endif\r |
b8cbd802 |
964 | #endif\r |
965 | \r |
017512f2 |
966 | #define EL_HVCNT 0x00000001 /* hv counter reads */\r |
967 | #define EL_SR 0x00000002 /* SR reads */\r |
968 | #define EL_INTS 0x00000004 /* ints and acks */\r |
43e6eaad |
969 | #define EL_YMTIMER 0x00000008 /* ym2612 timer stuff */\r |
017512f2 |
970 | #define EL_INTSW 0x00000010 /* log irq switching on/off */\r |
971 | #define EL_ASVDP 0x00000020 /* VDP accesses during active scan */\r |
972 | #define EL_VDPDMA 0x00000040 /* VDP DMA transfers and their timing */\r |
973 | #define EL_BUSREQ 0x00000080 /* z80 busreq r/w or reset w */\r |
974 | #define EL_Z80BNK 0x00000100 /* z80 i/o through bank area */\r |
975 | #define EL_SRAMIO 0x00000200 /* sram i/o */\r |
976 | #define EL_EEPROM 0x00000400 /* eeprom debug */\r |
977 | #define EL_UIO 0x00000800 /* unmapped i/o */\r |
978 | #define EL_IO 0x00001000 /* all i/o */\r |
979 | #define EL_CDPOLL 0x00002000 /* MCD: log poll detection */\r |
980 | #define EL_SVP 0x00004000 /* SVP stuff */\r |
fa22af4c |
981 | #define EL_PICOHW 0x00008000 /* Pico stuff */\r |
053fd9b4 |
982 | #define EL_IDLE 0x00010000 /* idle loop det. */\r |
af37bca8 |
983 | #define EL_CDREGS 0x00020000 /* MCD: register access */\r |
984 | #define EL_CDREG3 0x00040000 /* MCD: register 3 only */\r |
be2c4208 |
985 | #define EL_32X 0x00080000\r |
1b3f5844 |
986 | #define EL_PWM 0x00100000 /* 32X PWM stuff (LOTS of output) */\r |
045a4c52 |
987 | #define EL_32XP 0x00200000 /* 32X peripherals */\r |
ae214f1c |
988 | #define EL_CD 0x00400000 /* MCD */\r |
017512f2 |
989 | \r |
990 | #define EL_STATUS 0x40000000 /* status messages */\r |
991 | #define EL_ANOMALY 0x80000000 /* some unexpected conditions (during emulation) */\r |
b8cbd802 |
992 | \r |
993 | #if EL_LOGMASK\r |
994 | #define elprintf(w,f,...) \\r |
a8fd6e37 |
995 | do { \\r |
b8cbd802 |
996 | if ((w) & EL_LOGMASK) \\r |
7d0143a2 |
997 | lprintf("%05i:%03i: " f "\n",Pico.m.frame_count,Pico.m.scanline,##__VA_ARGS__); \\r |
a8fd6e37 |
998 | } while (0)\r |
dca310c4 |
999 | #elif defined(_MSC_VER)\r |
1000 | #define elprintf\r |
b8cbd802 |
1001 | #else\r |
1002 | #define elprintf(w,f,...)\r |
1003 | #endif\r |
1004 | \r |
f6c49d38 |
1005 | // profiling\r |
1006 | #ifdef PPROF\r |
1007 | #include <platform/linux/pprof.h>\r |
1008 | #else\r |
1009 | #define pprof_init()\r |
1010 | #define pprof_finish()\r |
1011 | #define pprof_start(x)\r |
1012 | #define pprof_end(...)\r |
1013 | #define pprof_end_sub(...)\r |
1014 | #endif\r |
1015 | \r |
19886062 |
1016 | #ifdef EVT_LOG\r |
1017 | enum evt {\r |
1018 | EVT_FRAME_START,\r |
1019 | EVT_NEXT_LINE,\r |
1020 | EVT_RUN_START,\r |
1021 | EVT_RUN_END,\r |
1022 | EVT_POLL_START,\r |
1023 | EVT_POLL_END,\r |
1024 | EVT_CNT\r |
1025 | };\r |
1026 | \r |
1027 | enum evt_cpu {\r |
1028 | EVT_M68K,\r |
1029 | EVT_S68K,\r |
1030 | EVT_MSH2,\r |
1031 | EVT_SSH2,\r |
1032 | EVT_CPU_CNT\r |
1033 | };\r |
1034 | \r |
1035 | void pevt_log(unsigned int cycles, enum evt_cpu c, enum evt e);\r |
1036 | void pevt_dump(void);\r |
1037 | \r |
1038 | #define pevt_log_m68k(e) \\r |
08769494 |
1039 | pevt_log(SekCyclesDone(), EVT_M68K, e)\r |
19886062 |
1040 | #define pevt_log_m68k_o(e) \\r |
08769494 |
1041 | pevt_log(SekCyclesDone(), EVT_M68K, e)\r |
19886062 |
1042 | #define pevt_log_sh2(sh2, e) \\r |
1043 | pevt_log(sh2_cycles_done_m68k(sh2), EVT_MSH2 + (sh2)->is_slave, e)\r |
1044 | #define pevt_log_sh2_o(sh2, e) \\r |
1045 | pevt_log((sh2)->m68krcycles_done, EVT_MSH2 + (sh2)->is_slave, e)\r |
1046 | #else\r |
1047 | #define pevt_log(c, e)\r |
1048 | #define pevt_log_m68k(e)\r |
1049 | #define pevt_log_m68k_o(e)\r |
1050 | #define pevt_log_sh2(sh2, e)\r |
1051 | #define pevt_log_sh2_o(sh2, e)\r |
1052 | #define pevt_dump()\r |
1053 | #endif\r |
1054 | \r |
f6c49d38 |
1055 | // misc\r |
dca310c4 |
1056 | #ifdef _MSC_VER\r |
1057 | #define cdprintf\r |
1058 | #else\r |
1059 | #define cdprintf(x...)\r |
1060 | #endif\r |
1061 | \r |
8b43bc73 |
1062 | #if defined(__GNUC__) && defined(__i386__)\r |
553c3eaa |
1063 | #define REGPARM(x) __attribute__((regparm(x)))\r |
c8d1e9b6 |
1064 | #else\r |
553c3eaa |
1065 | #define REGPARM(x)\r |
c8d1e9b6 |
1066 | #endif\r |
1067 | \r |
5e89f0f5 |
1068 | #ifdef __GNUC__\r |
1069 | #define NOINLINE __attribute__((noinline))\r |
1070 | #else\r |
1071 | #define NOINLINE\r |
1072 | #endif\r |
1073 | \r |
f8af9634 |
1074 | #ifdef __cplusplus\r |
1075 | } // End of extern "C"\r |
1076 | #endif\r |
1077 | \r |
eff55556 |
1078 | #endif // PICO_INTERNAL_INCLUDED\r |
1079 | \r |