some dma improvements
[picodrive.git] / pico / pico_int.h
CommitLineData
cff531af 1/*\r
2 * PicoDrive - Internal Header File\r
3 * (c) Copyright Dave, 2004\r
4 * (C) notaz, 2006-2010\r
5 *\r
6 * This work is licensed under the terms of MAME license.\r
7 * See COPYING file in the top-level directory.\r
8 */\r
cc68a136 9\r
eff55556 10#ifndef PICO_INTERNAL_INCLUDED\r
11#define PICO_INTERNAL_INCLUDED\r
cc68a136 12\r
13#include <stdio.h>\r
14#include <stdlib.h>\r
15#include <string.h>\r
efcba75f 16#include "pico.h"\r
f53f286a 17#include "carthw/carthw.h"\r
cc68a136 18\r
89fa852d 19//\r
20#define USE_POLL_DETECT\r
21\r
eff55556 22#ifndef PICO_INTERNAL\r
23#define PICO_INTERNAL\r
24#endif\r
25#ifndef PICO_INTERNAL_ASM\r
26#define PICO_INTERNAL_ASM\r
27#endif\r
cc68a136 28\r
70357ce5 29// to select core, define EMU_C68K, EMU_M68K or EMU_F68K in your makefile or project\r
cc68a136 30\r
31#ifdef __cplusplus\r
32extern "C" {\r
33#endif\r
34\r
35\r
36// ----------------------- 68000 CPU -----------------------\r
37#ifdef EMU_C68K\r
d4d62665 38#include "../cpu/cyclone/Cyclone.h"\r
3aa1e148 39extern struct Cyclone PicoCpuCM68k, PicoCpuCS68k;\r
ae214f1c 40#define SekCyclesLeft PicoCpuCM68k.cycles // cycles left for this run\r
41#define SekCyclesLeftS68k PicoCpuCS68k.cycles\r
3aa1e148 42#define SekPc (PicoCpuCM68k.pc-PicoCpuCM68k.membase)\r
43#define SekPcS68k (PicoCpuCS68k.pc-PicoCpuCS68k.membase)\r
12da51c2 44#define SekDar(x) (x < 8 ? PicoCpuCM68k.d[x] : PicoCpuCM68k.a[x - 8])\r
45#define SekDarS68k(x) (x < 8 ? PicoCpuCS68k.d[x] : PicoCpuCS68k.a[x - 8])\r
5fadfb1c 46#define SekSr CycloneGetSr(&PicoCpuCM68k)\r
12da51c2 47#define SekSrS68k CycloneGetSr(&PicoCpuCS68k)\r
3aa1e148 48#define SekSetStop(x) { PicoCpuCM68k.state_flags&=~1; if (x) { PicoCpuCM68k.state_flags|=1; PicoCpuCM68k.cycles=0; } }\r
49#define SekSetStopS68k(x) { PicoCpuCS68k.state_flags&=~1; if (x) { PicoCpuCS68k.state_flags|=1; PicoCpuCS68k.cycles=0; } }\r
ed4402a7 50#define SekIsStoppedM68k() (PicoCpuCM68k.state_flags&1)\r
ca61ee42 51#define SekIsStoppedS68k() (PicoCpuCS68k.state_flags&1)\r
08769494 52#define SekShouldInterrupt() (PicoCpuCM68k.irq > (PicoCpuCM68k.srh&7))\r
b542be46 53\r
ecc8036e 54#define SekNotPolling PicoCpuCM68k.not_pol\r
55#define SekNotPollingS68k PicoCpuCS68k.not_pol\r
56\r
b542be46 57#define SekInterrupt(i) PicoCpuCM68k.irq=i\r
5fadfb1c 58#define SekIrqLevel PicoCpuCM68k.irq\r
b542be46 59\r
cc68a136 60#endif\r
61\r
70357ce5 62#ifdef EMU_F68K\r
63#include "../cpu/fame/fame.h"\r
b542be46 64extern M68K_CONTEXT PicoCpuFM68k, PicoCpuFS68k;\r
ae214f1c 65#define SekCyclesLeft PicoCpuFM68k.io_cycle_counter\r
66#define SekCyclesLeftS68k PicoCpuFS68k.io_cycle_counter\r
03e4f2a3 67#define SekPc fm68k_get_pc(&PicoCpuFM68k)\r
68#define SekPcS68k fm68k_get_pc(&PicoCpuFS68k)\r
12da51c2 69#define SekDar(x) (x < 8 ? PicoCpuFM68k.dreg[x].D : PicoCpuFM68k.areg[x - 8].D)\r
70#define SekDarS68k(x) (x < 8 ? PicoCpuFS68k.dreg[x].D : PicoCpuFS68k.areg[x - 8].D)\r
5fadfb1c 71#define SekSr PicoCpuFM68k.sr\r
12da51c2 72#define SekSrS68k PicoCpuFS68k.sr\r
70357ce5 73#define SekSetStop(x) { \\r
03e4f2a3 74 PicoCpuFM68k.execinfo &= ~FM68K_HALTED; \\r
75 if (x) { PicoCpuFM68k.execinfo |= FM68K_HALTED; PicoCpuFM68k.io_cycle_counter = 0; } \\r
70357ce5 76}\r
77#define SekSetStopS68k(x) { \\r
03e4f2a3 78 PicoCpuFS68k.execinfo &= ~FM68K_HALTED; \\r
79 if (x) { PicoCpuFS68k.execinfo |= FM68K_HALTED; PicoCpuFS68k.io_cycle_counter = 0; } \\r
70357ce5 80}\r
ed4402a7 81#define SekIsStoppedM68k() (PicoCpuFM68k.execinfo&FM68K_HALTED)\r
ca61ee42 82#define SekIsStoppedS68k() (PicoCpuFS68k.execinfo&FM68K_HALTED)\r
08769494 83#define SekShouldInterrupt() fm68k_would_interrupt()\r
b542be46 84\r
ecc8036e 85#define SekNotPolling PicoCpuFM68k.not_polling\r
86#define SekNotPollingS68k PicoCpuFS68k.not_polling\r
87\r
b542be46 88#define SekInterrupt(irq) PicoCpuFM68k.interrupts[0]=irq\r
5fadfb1c 89#define SekIrqLevel PicoCpuFM68k.interrupts[0]\r
b542be46 90\r
cc68a136 91#endif\r
92\r
93#ifdef EMU_M68K\r
94#include "../cpu/musashi/m68kcpu.h"\r
3aa1e148 95extern m68ki_cpu_core PicoCpuMM68k, PicoCpuMS68k;\r
cc68a136 96#ifndef SekCyclesLeft\r
ae214f1c 97#define SekCyclesLeft PicoCpuMM68k.cyc_remaining_cycles\r
98#define SekCyclesLeftS68k PicoCpuMS68k.cyc_remaining_cycles\r
3aa1e148 99#define SekPc m68k_get_reg(&PicoCpuMM68k, M68K_REG_PC)\r
100#define SekPcS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_PC)\r
12da51c2 101#define SekDar(x) PicoCpuMM68k.dar[x]\r
102#define SekDarS68k(x) PicoCpuMS68k.dar[x]\r
103#define SekSr m68k_get_reg(&PicoCpuMM68k, M68K_REG_SR)\r
104#define SekSrS68k m68k_get_reg(&PicoCpuMS68k, M68K_REG_SR)\r
7a1f6e45 105#define SekSetStop(x) { \\r
3aa1e148 106 if(x) { SET_CYCLES(0); PicoCpuMM68k.stopped=STOP_LEVEL_STOP; } \\r
107 else PicoCpuMM68k.stopped=0; \\r
7a1f6e45 108}\r
109#define SekSetStopS68k(x) { \\r
3aa1e148 110 if(x) { SET_CYCLES(0); PicoCpuMS68k.stopped=STOP_LEVEL_STOP; } \\r
111 else PicoCpuMS68k.stopped=0; \\r
7a1f6e45 112}\r
ed4402a7 113#define SekIsStoppedM68k() (PicoCpuMM68k.stopped==STOP_LEVEL_STOP)\r
ca61ee42 114#define SekIsStoppedS68k() (PicoCpuMS68k.stopped==STOP_LEVEL_STOP)\r
08769494 115#define SekShouldInterrupt() (CPU_INT_LEVEL > FLAG_INT_MASK)\r
b542be46 116\r
ecc8036e 117#define SekNotPolling PicoCpuMM68k.not_polling\r
118#define SekNotPollingS68k PicoCpuMS68k.not_polling\r
119\r
71de3cd9 120#define SekInterrupt(irq) { \\r
b542be46 121 void *oldcontext = m68ki_cpu_p; \\r
122 m68k_set_context(&PicoCpuMM68k); \\r
123 m68k_set_irq(irq); \\r
124 m68k_set_context(oldcontext); \\r
125}\r
5fadfb1c 126#define SekIrqLevel (PicoCpuMM68k.int_level >> 8)\r
b542be46 127\r
cc68a136 128#endif\r
ef090115 129#endif // EMU_M68K\r
cc68a136 130\r
ae214f1c 131// while running, cnt represents target of current timeslice\r
132// while not in SekRun(), it's actual cycles done\r
133// (but always use SekCyclesDone() if you need current position)\r
134// cnt may change if timeslice is ended prematurely or extended,\r
135// so we use SekCycleAim for the actual target\r
136extern unsigned int SekCycleCnt;\r
137extern unsigned int SekCycleAim;\r
cc68a136 138\r
ae214f1c 139// number of cycles done (can be checked anywhere)\r
140#define SekCyclesDone() (SekCycleCnt - SekCyclesLeft)\r
141\r
142// burn cycles while not in SekRun() and while in\r
143#define SekCyclesBurn(c) SekCycleCnt += c\r
bc3c13d3 144#define SekCyclesBurnRun(c) { \\r
145 SekCyclesLeft -= c; \\r
b8cbd802 146}\r
cc68a136 147\r
ae214f1c 148// note: sometimes may extend timeslice to delay an irq\r
cc68a136 149#define SekEndRun(after) { \\r
ae214f1c 150 SekCycleCnt -= SekCyclesLeft - (after); \\r
151 SekCyclesLeft = after; \\r
cc68a136 152}\r
153\r
ae214f1c 154extern unsigned int SekCycleCntS68k;\r
155extern unsigned int SekCycleAimS68k;\r
156\r
07ceafdb 157#define SekEndRunS68k(after) { \\r
ae214f1c 158 if (SekCyclesLeftS68k > (after)) { \\r
159 SekCycleCntS68k -= SekCyclesLeftS68k - (after); \\r
160 SekCyclesLeftS68k = after; \\r
161 } \\r
07ceafdb 162}\r
163\r
ae214f1c 164#define SekCyclesDoneS68k() (SekCycleCntS68k - SekCyclesLeftS68k)\r
cc68a136 165\r
ae214f1c 166// compare cycles, handling overflows\r
167// check if a > b\r
168#define CYCLES_GT(a, b) \\r
169 ((int)((a) - (b)) > 0)\r
170// check if a >= b\r
171#define CYCLES_GE(a, b) \\r
172 ((int)((a) - (b)) >= 0)\r
cc68a136 173\r
b542be46 174// ----------------------- Z80 CPU -----------------------\r
175\r
b4db550e 176#if defined(_USE_DRZ80)\r
dca310c4 177#include "../cpu/DrZ80/drz80.h"\r
b542be46 178\r
179extern struct DrZ80 drZ80;\r
180\r
181#define z80_run(cycles) ((cycles) - DrZ80Run(&drZ80, cycles))\r
182#define z80_run_nr(cycles) DrZ80Run(&drZ80, cycles)\r
4936aac1 183#define z80_int() drZ80.Z80_IRQ = 1\r
835122bc 184#define z80_int() drZ80.Z80_IRQ = 1\r
185#define z80_nmi() drZ80.Z80IF |= 8\r
4b9c5888 186\r
187#define z80_cyclesLeft drZ80.cycles\r
19954be1 188#define z80_pc() (drZ80.Z80PC - drZ80.Z80PC_BASE)\r
b542be46 189\r
190#elif defined(_USE_CZ80)\r
dca310c4 191#include "../cpu/cz80/cz80.h"\r
b542be46 192\r
193#define z80_run(cycles) Cz80_Exec(&CZ80, cycles)\r
194#define z80_run_nr(cycles) Cz80_Exec(&CZ80, cycles)\r
195#define z80_int() Cz80_Set_IRQ(&CZ80, 0, HOLD_LINE)\r
835122bc 196#define z80_nmi() Cz80_Set_IRQ(&CZ80, IRQ_LINE_NMI, 0)\r
4b9c5888 197\r
198#define z80_cyclesLeft (CZ80.ICount - CZ80.ExtraCycles)\r
19954be1 199#define z80_pc() Cz80_Get_Reg(&CZ80, CZ80_PC)\r
b542be46 200\r
201#else\r
202\r
203#define z80_run(cycles) (cycles)\r
204#define z80_run_nr(cycles)\r
205#define z80_int()\r
835122bc 206#define z80_nmi()\r
b542be46 207\r
208#endif\r
209\r
b4db550e 210#define Z80_STATE_SIZE 0x60\r
211\r
ae214f1c 212extern unsigned int last_z80_sync;\r
4b9c5888 213extern int z80_cycle_cnt; /* 'done' z80 cycles before z80_run() */\r
214extern int z80_cycle_aim;\r
215extern int z80_scanline;\r
216extern int z80_scanline_cycles; /* cycles done until z80_scanline */\r
217\r
218#define z80_resetCycles() \\r
ae214f1c 219 last_z80_sync = SekCyclesDone(); \\r
4b9c5888 220 z80_cycle_cnt = z80_cycle_aim = z80_scanline = z80_scanline_cycles = 0;\r
221\r
222#define z80_cyclesDone() \\r
223 (z80_cycle_aim - z80_cyclesLeft)\r
224\r
225#define cycles_68k_to_z80(x) ((x)*957 >> 11)\r
226\r
acd35d4c 227// ----------------------- SH2 CPU -----------------------\r
228\r
41397701 229#include "cpu/sh2/sh2.h"\r
acd35d4c 230\r
1d7a28a7 231extern SH2 sh2s[2];\r
232#define msh2 sh2s[0]\r
233#define ssh2 sh2s[1]\r
234\r
679af8a3 235#ifndef DRC_SH2\r
19886062 236# define sh2_end_run(sh2, after_) do { \\r
237 if ((sh2)->icount > (after_)) { \\r
c1931173 238 (sh2)->cycles_timeslice -= (sh2)->icount - (after_); \\r
19886062 239 (sh2)->icount = after_; \\r
a8fd6e37 240 } \\r
241} while (0)\r
19886062 242# define sh2_cycles_left(sh2) (sh2)->icount\r
8a847c12 243# define sh2_burn_cycles(sh2, n) (sh2)->icount -= n\r
f81107f5 244# define sh2_pc(sh2) (sh2)->ppc\r
679af8a3 245#else\r
19886062 246# define sh2_end_run(sh2, after_) do { \\r
247 int left_ = (signed int)(sh2)->sr >> 12; \\r
248 if (left_ > (after_)) { \\r
c1931173 249 (sh2)->cycles_timeslice -= left_ - (after_); \\r
f4c0720c 250 (sh2)->sr &= 0xfff; \\r
19886062 251 (sh2)->sr |= (after_) << 12; \\r
a8fd6e37 252 } \\r
253} while (0)\r
19886062 254# define sh2_cycles_left(sh2) ((signed int)(sh2)->sr >> 12)\r
8a847c12 255# define sh2_burn_cycles(sh2, n) (sh2)->sr -= ((n) << 12)\r
f81107f5 256# define sh2_pc(sh2) (sh2)->pc\r
679af8a3 257#endif\r
266c6afa 258\r
19886062 259#define sh2_cycles_done(sh2) ((int)(sh2)->cycles_timeslice - sh2_cycles_left(sh2))\r
a7f82a77 260#define sh2_cycles_done_t(sh2) \\r
261 ((sh2)->m68krcycles_done * 3 + sh2_cycles_done(sh2))\r
19886062 262#define sh2_cycles_done_m68k(sh2) \\r
263 ((sh2)->m68krcycles_done + (sh2_cycles_done(sh2) / 3))\r
264\r
4ea707e1 265#define sh2_reg(c, x) (c) ? ssh2.r[x] : msh2.r[x]\r
266#define sh2_gbr(c) (c) ? ssh2.gbr : msh2.gbr\r
267#define sh2_vbr(c) (c) ? ssh2.vbr : msh2.vbr\r
6add7875 268#define sh2_sr(c) (((c) ? ssh2.sr : msh2.sr) & 0xfff)\r
acd35d4c 269\r
83ff19ec 270#define sh2_set_gbr(c, v) \\r
271 { if (c) ssh2.gbr = v; else msh2.gbr = v; }\r
272#define sh2_set_vbr(c, v) \\r
273 { if (c) ssh2.vbr = v; else msh2.vbr = v; }\r
274\r
f8675e28 275#define elprintf_sh2(sh2, w, f, ...) \\r
276 elprintf(w,"%csh2 "f,(sh2)->is_slave?'s':'m',##__VA_ARGS__)\r
277\r
cc68a136 278// ---------------------------------------------------------\r
279\r
280// main oscillator clock which controls timing\r
281#define OSC_NTSC 53693100\r
b8cbd802 282#define OSC_PAL 53203424\r
cc68a136 283\r
284struct PicoVideo\r
285{\r
286 unsigned char reg[0x20];\r
b8cbd802 287 unsigned int command; // 32-bit Command\r
288 unsigned char pending; // 1 if waiting for second half of 32-bit command\r
289 unsigned char type; // Command type (v/c/vsram read/write)\r
290 unsigned short addr; // Read/Write address\r
291 int status; // Status bits\r
cc68a136 292 unsigned char pending_ints; // pending interrupts: ??VH????\r
b8cbd802 293 signed char lwrite_cnt; // VDP write count during active display line\r
9761a7d0 294 unsigned short v_counter; // V-counter\r
295 unsigned char pad[0x10];\r
cc68a136 296};\r
297\r
298struct PicoMisc\r
299{\r
300 unsigned char rotate;\r
301 unsigned char z80Run;\r
e5503e2f 302 unsigned char padTHPhase[2]; // 02 phase of gamepad TH switches\r
2aa27095 303 unsigned short scanline; // 04 0 to 261||311\r
e5503e2f 304 char dirtyPal; // 06 Is the palette dirty (1 - change @ this frame, 2 - some time before)\r
305 unsigned char hardware; // 07 Hardware value for country\r
306 unsigned char pal; // 08 1=PAL 0=NTSC\r
45f2f245 307 unsigned char sram_reg; // 09 SRAM reg. See SRR_* below\r
e5503e2f 308 unsigned short z80_bank68k; // 0a\r
be2c4208 309 unsigned short pad0;\r
fa8fb754 310 unsigned char ncart_in; // 0e !cart_in\r
0ace9b9a 311 unsigned char z80_reset; // 0f z80 reset held\r
e5503e2f 312 unsigned char padDelay[2]; // 10 gamepad phase time outs, so we count a delay\r
1dceadae 313 unsigned short eeprom_addr; // EEPROM address register\r
45f2f245 314 unsigned char eeprom_cycle; // EEPROM cycle number\r
1dceadae 315 unsigned char eeprom_slave; // EEPROM slave word for X24C02 and better SRAMs\r
45f2f245 316 unsigned char eeprom_status;\r
be2c4208 317 unsigned char pad2;\r
053fd9b4 318 unsigned short dma_xfers; // 18\r
45f2f245 319 unsigned char eeprom_wb[2]; // EEPROM latch/write buffer\r
053fd9b4 320 unsigned int frame_count; // 1c for movies and idle det\r
cc68a136 321};\r
322\r
b4db550e 323struct PicoMS\r
324{\r
325 unsigned char carthw[0x10];\r
326 unsigned char io_ctl;\r
835122bc 327 unsigned char nmi_state;\r
328 unsigned char pad[0x4e];\r
b4db550e 329};\r
330\r
ea38612f 331// emu state and data for the asm code\r
332struct PicoEState\r
333{\r
334 int DrawScanline;\r
335 int rendstatus;\r
98a27142 336 void *DrawLineDest; // draw destination\r
99bdfd31 337 unsigned char *HighCol;\r
338 int *HighPreSpr;\r
ea38612f 339 void *Pico_video;\r
340 void *Pico_vram;\r
99bdfd31 341 int *PicoOpt;\r
98a27142 342 unsigned char *Draw2FB;\r
343 unsigned short HighPal[0x100];\r
ea38612f 344};\r
345\r
cc68a136 346// some assembly stuff depend on these, do not touch!\r
347struct Pico\r
348{\r
349 unsigned char ram[0x10000]; // 0x00000 scratch ram\r
200772b7 350 union { // vram is byteswapped for easier reads when drawing\r
2ec9bec5 351 unsigned short vram[0x8000]; // 0x10000\r
352 unsigned char vramb[0x4000]; // VRAM in SMS mode\r
353 };\r
cc68a136 354 unsigned char zram[0x2000]; // 0x20000 Z80 ram\r
b4db550e 355 unsigned char ioports[0x10]; // XXX: fix asm and mv\r
356 unsigned char pad[0xf0]; // unused\r
cc68a136 357 unsigned short cram[0x40]; // 0x22100\r
358 unsigned short vsram[0x40]; // 0x22180\r
359\r
360 unsigned char *rom; // 0x22200\r
0219d379 361 unsigned int romsize; // 0x22204 (on 32bits)\r
cc68a136 362\r
363 struct PicoMisc m;\r
364 struct PicoVideo video;\r
b4db550e 365 struct PicoMS ms;\r
ea38612f 366 struct PicoEState est;\r
cc68a136 367};\r
368\r
369// sram\r
45f2f245 370#define SRR_MAPPED (1 << 0)\r
371#define SRR_READONLY (1 << 1)\r
372\r
373#define SRF_ENABLED (1 << 0)\r
374#define SRF_EEPROM (1 << 1)\r
af37bca8 375\r
cc68a136 376struct PicoSRAM\r
377{\r
4ff2d527 378 unsigned char *data; // actual data\r
379 unsigned int start; // start address in 68k address space\r
cc68a136 380 unsigned int end;\r
45f2f245 381 unsigned char flags; // 0c: SRF_*\r
1dceadae 382 unsigned char unused2;\r
cc68a136 383 unsigned char changed;\r
45f2f245 384 unsigned char eeprom_type; // eeprom type: 0: 7bit (24C01), 2: 2 addr words (X24C02+), 3: 3 addr words\r
385 unsigned char unused3;\r
1dceadae 386 unsigned char eeprom_bit_cl; // bit number for cl\r
387 unsigned char eeprom_bit_in; // bit number for in\r
388 unsigned char eeprom_bit_out; // bit number for out\r
45f2f245 389 unsigned int size;\r
cc68a136 390};\r
391\r
392// MCD\r
33be04ca 393#define PCM_MIXBUF_LEN ((12500000 / 384) / 50 + 1)\r
394\r
4f265db7 395struct mcd_pcm\r
396{\r
397 unsigned char control; // reg7\r
398 unsigned char enabled; // reg8\r
399 unsigned char cur_ch;\r
400 unsigned char bank;\r
33be04ca 401 unsigned int update_cycles;\r
4f265db7 402\r
4ff2d527 403 struct pcm_chan // 08, size 0x10\r
4f265db7 404 {\r
405 unsigned char regs[8];\r
4ff2d527 406 unsigned int addr; // .08: played sample address\r
4f265db7 407 int pad;\r
408 } ch[8];\r
409};\r
410\r
4fb43555 411#define PCD_ST_S68K_RST 1\r
412\r
c459aefd 413struct mcd_misc\r
414{\r
6901d0e4 415 unsigned short hint_vector;\r
416 unsigned char busreq; // not s68k_regs[1]\r
417 unsigned char s68k_pend_ints;\r
418 unsigned int state_flags; // 04\r
419 unsigned int stopwatch_base_c;\r
420 unsigned short m68k_poll_a;\r
421 unsigned short m68k_poll_cnt;\r
422 unsigned short s68k_poll_a;\r
423 unsigned short s68k_poll_cnt;\r
424 unsigned int s68k_poll_clk;\r
425 unsigned char bcram_reg; // 18: battery-backed RAM cart register\r
426 unsigned char dmna_ret_2m;\r
427 unsigned char need_sync;\r
428 unsigned char pad3;\r
429 int pad4[9];\r
c459aefd 430};\r
431\r
cc68a136 432typedef struct\r
433{\r
3f23709e 434 unsigned char bios[0x20000]; // 000000: 128K\r
435 union { // 020000: 512K\r
436 unsigned char prg_ram[0x80000];\r
437 unsigned char prg_ram_b[4][0x20000];\r
438 };\r
439 union { // 0a0000: 256K\r
440 struct {\r
441 unsigned char word_ram2M[0x40000];\r
442 unsigned char unused0[0x20000];\r
443 };\r
444 struct {\r
445 unsigned char unused1[0x20000];\r
446 unsigned char word_ram1M[2][0x20000];\r
447 };\r
448 };\r
449 union { // 100000: 64K\r
450 unsigned char pcm_ram[0x10000];\r
451 unsigned char pcm_ram_b[0x10][0x1000];\r
452 };\r
f47d0a28 453 unsigned char s68k_regs[0x200]; // 110000: GA, not CPU regs\r
3f23709e 454 unsigned char bram[0x2000]; // 110200: 8K\r
455 struct mcd_misc m; // 112200: misc\r
456 struct mcd_pcm pcm; // 112240:\r
274fcc35 457 void *cdda_stream;\r
458 int cdda_type;\r
3f23709e 459 int pcm_mixbuf[PCM_MIXBUF_LEN * 2];\r
460 int pcm_mixpos;\r
461 char pcm_mixbuf_dirty;\r
462 char pcm_regs_dirty;\r
cc68a136 463} mcd_state;\r
464\r
be2c4208 465// XXX: this will need to be reworked for cart+cd support.\r
cc68a136 466#define Pico_mcd ((mcd_state *)Pico.rom)\r
467\r
be2c4208 468// 32X\r
acd35d4c 469#define P32XS_FM (1<<15)\r
fa8fb754 470#define P32XS_nCART (1<< 8)\r
83ff19ec 471#define P32XS_REN (1<< 7)\r
472#define P32XS_nRES (1<< 1)\r
473#define P32XS_ADEN (1<< 0)\r
acd35d4c 474#define P32XS2_ADEN (1<< 9)\r
5e128c6d 475#define P32XS_FULL (1<< 7) // DREQ FIFO full\r
4ea707e1 476#define P32XS_68S (1<< 2)\r
97d3f47f 477#define P32XS_DMA (1<< 1)\r
4ea707e1 478#define P32XS_RV (1<< 0)\r
acd35d4c 479\r
5e128c6d 480#define P32XV_nPAL (1<<15) // VDP\r
acd35d4c 481#define P32XV_PRI (1<< 7)\r
4ea707e1 482#define P32XV_Mx (3<< 0) // display mode mask\r
974fdb5b 483\r
e51e5983 484#define P32XV_SFT (1<< 0)\r
485\r
acd35d4c 486#define P32XV_VBLK (1<<15)\r
487#define P32XV_HBLK (1<<14)\r
488#define P32XV_PEN (1<<13)\r
489#define P32XV_nFEN (1<< 1)\r
490#define P32XV_FS (1<< 0)\r
974fdb5b 491\r
df63f1a6 492#define P32XP_RTP (1<<7) // PWM control\r
493#define P32XP_FULL (1<<15) // PWM pulse\r
db1d3564 494#define P32XP_EMPTY (1<<14)\r
495\r
419973a6 496#define P32XF_68KCPOLL (1 << 0)\r
497#define P32XF_68KVPOLL (1 << 1)\r
498#define P32XF_Z80_32X_IO (1 << 7) // z80 does 32x io\r
4ea707e1 499\r
500#define P32XI_VRES (1 << 14/2) // IRL/2\r
501#define P32XI_VINT (1 << 12/2)\r
502#define P32XI_HINT (1 << 10/2)\r
503#define P32XI_CMD (1 << 8/2)\r
504#define P32XI_PWM (1 << 6/2)\r
505\r
1d7a28a7 506// peripheral reg access\r
507#define PREG8(regs,offs) ((unsigned char *)regs)[offs ^ 3]\r
508\r
7eaa3812 509#define DMAC_FIFO_LEN (4*2)\r
db1d3564 510#define PWM_BUFF_LEN 1024 // in one channel samples\r
266c6afa 511\r
f4bb5d6b 512#define SH2_DRCBLK_RAM_SHIFT 1\r
513#define SH2_DRCBLK_DA_SHIFT 1\r
514\r
f81107f5 515#define SH2_READ_SHIFT 25\r
e05b81fc 516#define SH2_WRITE_SHIFT 25\r
517\r
be2c4208 518struct Pico32x\r
519{\r
520 unsigned short regs[0x20];\r
5a681086 521 unsigned short vdp_regs[0x10]; // 0x40\r
522 unsigned short sh2_regs[3]; // 0x60\r
be2c4208 523 unsigned char pending_fb;\r
974fdb5b 524 unsigned char dirty_pal;\r
266c6afa 525 unsigned int emu_flags;\r
4ea707e1 526 unsigned char sh2irq_mask[2];\r
527 unsigned char sh2irqi[2]; // individual\r
528 unsigned int sh2irqs; // common irqs\r
529 unsigned short dmac_fifo[DMAC_FIFO_LEN];\r
7eaa3812 530 unsigned int pad[4];\r
df63f1a6 531 unsigned int dmac0_fifo_ptr;\r
4a1fb183 532 unsigned short vdp_fbcr_fake;\r
7eaa3812 533 unsigned short pad2;\r
a8fd6e37 534 unsigned char comm_dirty_68k;\r
535 unsigned char comm_dirty_sh2;\r
df63f1a6 536 unsigned char pwm_irq_cnt;\r
537 unsigned char pad1;\r
a7f82a77 538 unsigned short pwm_p[2]; // pwm pos in fifo\r
539 unsigned int pwm_cycle_p; // pwm play cursor (32x cycles)\r
540 unsigned int reserved[6];\r
974fdb5b 541};\r
542\r
543struct Pico32xMem\r
544{\r
545 unsigned char sdram[0x40000];\r
f4bb5d6b 546#ifdef DRC_SH2\r
547 unsigned short drcblk_ram[1 << (18 - SH2_DRCBLK_RAM_SHIFT)];\r
548#endif\r
b78efee2 549 unsigned short dram[2][0x20000/2]; // AKA fb\r
b4db550e 550 union {\r
551 unsigned char m68k_rom[0x100];\r
552 unsigned char m68k_rom_bank[0x10000]; // M68K_BANK_SIZE\r
553 };\r
f4bb5d6b 554#ifdef DRC_SH2\r
555 unsigned short drcblk_da[2][1 << (12 - SH2_DRCBLK_DA_SHIFT)];\r
556#endif\r
895d1512 557 union {\r
558 unsigned char b[0x800];\r
559 unsigned short w[0x800/2];\r
560 } sh2_rom_m;\r
561 union {\r
562 unsigned char b[0x400];\r
563 unsigned short w[0x400/2];\r
564 } sh2_rom_s;\r
974fdb5b 565 unsigned short pal[0x100];\r
5e128c6d 566 unsigned short pal_native[0x100]; // converted to native (for renderer)\r
db1d3564 567 signed short pwm[2*PWM_BUFF_LEN]; // PWM buffer for current frame\r
8ce9c3a7 568 signed short pwm_current[2]; // current converted samples\r
569 unsigned short pwm_fifo[2][4]; // [0] - current raw, others - fifo entries\r
be2c4208 570};\r
d49b10c2 571\r
c8d1e9b6 572// area.c\r
fad24893 573extern void (*PicoLoadStateHook)(void);\r
51a902ae 574\r
945c2fdc 575typedef struct {\r
576 int chunk;\r
577 int size;\r
578 void *ptr;\r
579} carthw_state_chunk;\r
580extern carthw_state_chunk *carthw_chunks;\r
581#define CHUNK_CARTHW 64\r
582\r
c8d1e9b6 583// cart.c\r
b4db550e 584extern int PicoCartResize(int newsize);\r
585extern void Byteswap(void *dst, const void *src, int len);\r
45f2f245 586extern void (*PicoCartMemSetup)(void);\r
e807ac75 587extern void (*PicoCartUnloadHook)(void);\r
1dceadae 588\r
c8d1e9b6 589// debug.c\r
b5e5172d 590int CM_compareRun(int cyc, int is_sub);\r
03e4f2a3 591\r
c8d1e9b6 592// draw.c\r
99bdfd31 593void PicoDrawInit(void);\r
eff55556 594PICO_INTERNAL void PicoFrameStart(void);\r
b6d7ac70 595void PicoDrawSync(int to, int blank_last_line);\r
99bdfd31 596void BackFill(int reg7, int sh, struct PicoEState *est);\r
ea38612f 597void FinalizeLine555(int sh, int line, struct PicoEState *est);\r
f4750ee0 598extern int (*PicoScanBegin)(unsigned int num);\r
599extern int (*PicoScanEnd)(unsigned int num);\r
f579f7b8 600#define MAX_LINE_SPRITES 29\r
601extern unsigned char HighLnSpr[240][3 + MAX_LINE_SPRITES];\r
5a681086 602extern void *DrawLineDestBase;\r
603extern int DrawLineDestIncrement;\r
cc68a136 604\r
c8d1e9b6 605// draw2.c\r
98a27142 606void PicoDraw2Init(void);\r
eff55556 607PICO_INTERNAL void PicoFrameFull();\r
cc68a136 608\r
200772b7 609// mode4.c\r
610void PicoFrameStartMode4(void);\r
611void PicoLineMode4(int line);\r
612void PicoDoHighPal555M4(void);\r
5a681086 613void PicoDrawSetOutputMode4(pdso_t which);\r
200772b7 614\r
c8d1e9b6 615// memory.c\r
eff55556 616PICO_INTERNAL void PicoMemSetup(void);\r
af37bca8 617unsigned int PicoRead8_io(unsigned int a);\r
618unsigned int PicoRead16_io(unsigned int a);\r
619void PicoWrite8_io(unsigned int a, unsigned int d);\r
620void PicoWrite16_io(unsigned int a, unsigned int d);\r
621\r
622// pico/memory.c\r
623PICO_INTERNAL void PicoMemSetupPico(void);\r
cc68a136 624\r
3f23709e 625// cd/cdc.c\r
626void cdc_init(void);\r
627void cdc_reset(void);\r
628int cdc_context_save(unsigned char *state);\r
629int cdc_context_load(unsigned char *state);\r
630int cdc_context_load_old(unsigned char *state);\r
631void cdc_dma_update(void);\r
632int cdc_decoder_update(unsigned char header[4]);\r
633void cdc_reg_w(unsigned char data);\r
634unsigned char cdc_reg_r(void);\r
635unsigned short cdc_host_r(void);\r
636\r
274fcc35 637// cd/cdd.c\r
638void cdd_reset(void);\r
639int cdd_context_save(unsigned char *state);\r
640int cdd_context_load(unsigned char *state);\r
641int cdd_context_load_old(unsigned char *state);\r
642void cdd_read_data(unsigned char *dst);\r
643void cdd_read_audio(unsigned int samples);\r
644void cdd_update(void);\r
645void cdd_process(void);\r
646\r
647// cd/cd_image.c\r
648int load_cd_image(const char *cd_img_name, int *type);\r
649\r
a93a80de 650// cd/gfx.c\r
651void gfx_init(void);\r
652void gfx_start(unsigned int base);\r
653void gfx_update(unsigned int cycles);\r
654int gfx_context_save(unsigned char *state);\r
655int gfx_context_load(const unsigned char *state);\r
656\r
657// cd/gfx_dma.c\r
658void DmaSlowCell(unsigned int source, unsigned int a, int len, unsigned char inc);\r
659\r
c8d1e9b6 660// cd/memory.c\r
eff55556 661PICO_INTERNAL void PicoMemSetupCD(void);\r
fa8fb754 662unsigned int PicoRead8_mcd_io(unsigned int a);\r
663unsigned int PicoRead16_mcd_io(unsigned int a);\r
664void PicoWrite8_mcd_io(unsigned int a, unsigned int d);\r
665void PicoWrite16_mcd_io(unsigned int a, unsigned int d);\r
ae214f1c 666void pcd_state_loaded_mem(void);\r
cc68a136 667\r
c8d1e9b6 668// pico.c\r
cc68a136 669extern struct Pico Pico;\r
670extern struct PicoSRAM SRam;\r
5f9a0d16 671extern int PicoPadInt[2];\r
cc68a136 672extern int emustatus;\r
5e128c6d 673extern int scanlines_total;\r
f8ef8ff7 674extern void (*PicoResetHook)(void);\r
b0677887 675extern void (*PicoLineHook)(void);\r
1e6b5e39 676PICO_INTERNAL int CheckDMA(void);\r
677PICO_INTERNAL void PicoDetectRegion(void);\r
ae214f1c 678PICO_INTERNAL void PicoSyncZ80(unsigned int m68k_cycles_done);\r
cc68a136 679\r
89dbbf2b 680// cd/mcd.c\r
ae214f1c 681#define PCDS_IEN1 (1<<1)\r
682#define PCDS_IEN2 (1<<2)\r
683#define PCDS_IEN3 (1<<3)\r
684#define PCDS_IEN4 (1<<4)\r
685#define PCDS_IEN5 (1<<5)\r
686#define PCDS_IEN6 (1<<6)\r
cc68a136 687\r
2aa27095 688PICO_INTERNAL void PicoInitMCD(void);\r
e5f426aa 689PICO_INTERNAL void PicoExitMCD(void);\r
1cb1584b 690PICO_INTERNAL void PicoPowerMCD(void);\r
2aa27095 691PICO_INTERNAL int PicoResetMCD(void);\r
692PICO_INTERNAL void PicoFrameMCD(void);\r
cc68a136 693\r
ae214f1c 694enum pcd_event {\r
695 PCD_EVENT_CDC,\r
696 PCD_EVENT_TIMER3,\r
697 PCD_EVENT_GFX,\r
698 PCD_EVENT_DMA,\r
699 PCD_EVENT_COUNT,\r
700};\r
701extern unsigned int pcd_event_times[PCD_EVENT_COUNT];\r
702void pcd_event_schedule(unsigned int now, enum pcd_event event, int after);\r
703void pcd_event_schedule_s68k(enum pcd_event event, int after);\r
a6523294 704void pcd_prepare_frame(void);\r
ae214f1c 705unsigned int pcd_cycles_m68k_to_s68k(unsigned int c);\r
08769494 706int pcd_sync_s68k(unsigned int m68k_target, int m68k_poll_sync);\r
fa8fb754 707void pcd_run_cpus(int m68k_cycles);\r
d0132772 708void pcd_soft_reset(void);\r
ae214f1c 709void pcd_state_loaded(void);\r
710\r
33be04ca 711// cd/pcm.c\r
712void pcd_pcm_sync(unsigned int to);\r
713void pcd_pcm_update(int *buffer, int length, int stereo);\r
714void pcd_pcm_write(unsigned int a, unsigned int d);\r
715unsigned int pcd_pcm_read(unsigned int a);\r
716\r
c8d1e9b6 717// pico/pico.c\r
2aa27095 718PICO_INTERNAL void PicoInitPico(void);\r
ed367a3f 719PICO_INTERNAL void PicoReratePico(void);\r
9037e45d 720\r
c8d1e9b6 721// pico/xpcm.c\r
ef4eb506 722PICO_INTERNAL void PicoPicoPCMUpdate(short *buffer, int length, int stereo);\r
723PICO_INTERNAL void PicoPicoPCMReset(void);\r
213c16ad 724PICO_INTERNAL void PicoPicoPCMRerate(int xpcm_rate);\r
ef4eb506 725\r
c8d1e9b6 726// sek.c\r
2aa27095 727PICO_INTERNAL void SekInit(void);\r
728PICO_INTERNAL int SekReset(void);\r
3aa1e148 729PICO_INTERNAL void SekState(int *data);\r
eff55556 730PICO_INTERNAL void SekSetRealTAS(int use_real);\r
b4db550e 731PICO_INTERNAL void SekPackCpu(unsigned char *cpu, int is_sub);\r
732PICO_INTERNAL void SekUnpackCpu(const unsigned char *cpu, int is_sub);\r
5f9a0d16 733void SekStepM68k(void);\r
053fd9b4 734void SekInitIdleDet(void);\r
735void SekFinishIdleDet(void);\r
12da51c2 736#if defined(CPU_CMP_R) || defined(CPU_CMP_W)\r
737void SekTrace(int is_s68k);\r
738#else\r
739#define SekTrace(x)\r
740#endif\r
cc68a136 741\r
c8d1e9b6 742// cd/sek.c\r
2aa27095 743PICO_INTERNAL void SekInitS68k(void);\r
744PICO_INTERNAL int SekResetS68k(void);\r
745PICO_INTERNAL int SekInterruptS68k(int irq);\r
3f23709e 746void SekInterruptClearS68k(int irq);\r
cc68a136 747\r
7a93adeb 748// sound/sound.c\r
c9e1affc 749extern short cdda_out_buffer[2*1152];\r
7a93adeb 750extern int PsndLen_exc_cnt;\r
751extern int PsndLen_exc_add;\r
48dc74f2 752extern int timer_a_next_oflow, timer_a_step; // in z80 cycles\r
753extern int timer_b_next_oflow, timer_b_step;\r
43e6eaad 754\r
274fcc35 755void cdda_start_play(int lba_base, int lba_offset, int lb_len);\r
756\r
43e6eaad 757void ym2612_sync_timers(int z80_cycles, int mode_old, int mode_new);\r
d2721b08 758void ym2612_pack_state(void);\r
453d2a6e 759void ym2612_unpack_state(void);\r
4b9c5888 760\r
e53704e6 761#define TIMER_NO_OFLOW 0x70000000\r
45a1ef71 762// tA = 72 * (1024 - NA) / M\r
763#define TIMER_A_TICK_ZCYCLES 17203\r
764// tB = 1152 * (256 - NA) / M\r
765#define TIMER_B_TICK_ZCYCLES 262800 // 275251 broken, see Dai Makaimura\r
e53704e6 766\r
4b9c5888 767#define timers_cycle() \\r
e53704e6 768 if (timer_a_next_oflow > 0 && timer_a_next_oflow < TIMER_NO_OFLOW) \\r
43e6eaad 769 timer_a_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
e53704e6 770 if (timer_b_next_oflow > 0 && timer_b_next_oflow < TIMER_NO_OFLOW) \\r
43e6eaad 771 timer_b_next_oflow -= Pico.m.pal ? 70938*256 : 59659*256; \\r
772 ym2612_sync_timers(0, ym2612.OPN.ST.mode, ym2612.OPN.ST.mode);\r
4b9c5888 773\r
774#define timers_reset() \\r
e53704e6 775 timer_a_next_oflow = timer_b_next_oflow = TIMER_NO_OFLOW; \\r
48dc74f2 776 timer_a_step = TIMER_A_TICK_ZCYCLES * 1024; \\r
777 timer_b_step = TIMER_B_TICK_ZCYCLES * 256;\r
43e6eaad 778\r
7a93adeb 779\r
c8d1e9b6 780// videoport.c\r
53f948c9 781extern int line_base_cycles;\r
eff55556 782PICO_INTERNAL_ASM void PicoVideoWrite(unsigned int a,unsigned short d);\r
783PICO_INTERNAL_ASM unsigned int PicoVideoRead(unsigned int a);\r
9761a7d0 784PICO_INTERNAL_ASM unsigned int PicoVideoRead8(unsigned int a);\r
0c7d1ba3 785extern int (*PicoDmaHook)(unsigned int source, int len, unsigned short **base, unsigned int *mask);\r
cc68a136 786\r
c8d1e9b6 787// misc.c\r
eff55556 788PICO_INTERNAL_ASM void memcpy16(unsigned short *dest, unsigned short *src, int count);\r
789PICO_INTERNAL_ASM void memcpy16bswap(unsigned short *dest, void *src, int count);\r
fbba0ff6 790PICO_INTERNAL_ASM void memcpy32(void *dest, const void *src, int count); // 32bit word count\r
791PICO_INTERNAL_ASM void memset32(void *dest, int c, int count);\r
cc68a136 792\r
45f2f245 793// eeprom.c\r
794void EEPROM_write8(unsigned int a, unsigned int d);\r
795void EEPROM_write16(unsigned int d);\r
796unsigned int EEPROM_read(void);\r
797\r
c8d1e9b6 798// z80 functionality wrappers\r
799PICO_INTERNAL void z80_init(void);\r
b4db550e 800PICO_INTERNAL void z80_pack(void *data);\r
801PICO_INTERNAL int z80_unpack(const void *data);\r
c8d1e9b6 802PICO_INTERNAL void z80_reset(void);\r
803PICO_INTERNAL void z80_exit(void);\r
c8d1e9b6 804\r
805// cd/misc.c\r
eff55556 806PICO_INTERNAL_ASM void wram_2M_to_1M(unsigned char *m);\r
807PICO_INTERNAL_ASM void wram_1M_to_2M(unsigned char *m);\r
808\r
eff55556 809// sound/sound.c\r
9d917eea 810PICO_INTERNAL void PsndReset(void);\r
4b9c5888 811PICO_INTERNAL void PsndDoDAC(int line_to);\r
9d917eea 812PICO_INTERNAL void PsndClear(void);\r
7b3f44c6 813PICO_INTERNAL void PsndGetSamples(int y);\r
2ec9bec5 814PICO_INTERNAL void PsndGetSamplesMS(void);\r
4b9c5888 815extern int PsndDacLine;\r
cc68a136 816\r
3e49ffd0 817// sms.c\r
f3a57b2d 818#ifndef NO_SMS\r
3e49ffd0 819void PicoPowerMS(void);\r
2ec9bec5 820void PicoResetMS(void);\r
3e49ffd0 821void PicoMemSetupMS(void);\r
b4db550e 822void PicoStateLoadedMS(void);\r
3e49ffd0 823void PicoFrameMS(void);\r
87b0845f 824void PicoFrameDrawOnlyMS(void);\r
f3a57b2d 825#else\r
826#define PicoPowerMS()\r
827#define PicoResetMS()\r
828#define PicoMemSetupMS()\r
829#define PicoStateLoadedMS()\r
830#define PicoFrameMS()\r
831#define PicoFrameDrawOnlyMS()\r
832#endif\r
3e49ffd0 833\r
be2c4208 834// 32x/32x.c\r
f3a57b2d 835#ifndef NO_32X\r
be2c4208 836extern struct Pico32x Pico32x;\r
6a98f03e 837enum p32x_event {\r
838 P32X_EVENT_PWM,\r
839 P32X_EVENT_FILLEND,\r
5ac99d9a 840 P32X_EVENT_HINT,\r
6a98f03e 841 P32X_EVENT_COUNT,\r
842};\r
ae214f1c 843extern unsigned int p32x_event_times[P32X_EVENT_COUNT];\r
6a98f03e 844\r
be2c4208 845void Pico32xInit(void);\r
974fdb5b 846void PicoPower32x(void);\r
be2c4208 847void PicoReset32x(void);\r
974fdb5b 848void Pico32xStartup(void);\r
5e49c3a8 849void PicoUnload32x(void);\r
974fdb5b 850void PicoFrame32x(void);\r
27e26273 851void Pico32xStateLoaded(int is_early);\r
ed4402a7 852void p32x_sync_sh2s(unsigned int m68k_target);\r
19886062 853void p32x_sync_other_sh2(SH2 *sh2, unsigned int m68k_target);\r
4d5dfee8 854void p32x_update_irls(SH2 *active_sh2, int m68k_cycles);\r
9e1fa0a6 855void p32x_trigger_irq(SH2 *sh2, int m68k_cycles, unsigned int mask);\r
856void p32x_update_cmd_irq(SH2 *sh2, int m68k_cycles);\r
83ff19ec 857void p32x_reset_sh2s(void);\r
19886062 858void p32x_event_schedule(unsigned int now, enum p32x_event event, int after);\r
859void p32x_event_schedule_sh2(SH2 *sh2, enum p32x_event event, int after);\r
5ac99d9a 860void p32x_schedule_hint(SH2 *sh2, int m68k_cycles);\r
a8fd6e37 861\r
be2c4208 862// 32x/memory.c\r
974fdb5b 863struct Pico32xMem *Pico32xMem;\r
be2c4208 864unsigned int PicoRead8_32x(unsigned int a);\r
865unsigned int PicoRead16_32x(unsigned int a);\r
866void PicoWrite8_32x(unsigned int a, unsigned int d);\r
867void PicoWrite16_32x(unsigned int a, unsigned int d);\r
868void PicoMemSetup32x(void);\r
974fdb5b 869void Pico32xSwapDRAM(int b);\r
27e26273 870void Pico32xMemStateLoaded(void);\r
19886062 871void p32x_m68k_poll_event(unsigned int flags);\r
872void p32x_sh2_poll_event(SH2 *sh2, unsigned int flags, unsigned int m68k_cycles);\r
974fdb5b 873\r
874// 32x/draw.c\r
41946d70 875void PicoDrawSetOutFormat32x(pdso_t which, int use_32x_line_mode);\r
ea38612f 876void FinalizeLine32xRGB555(int sh, int line, struct PicoEState *est);\r
5a681086 877void PicoDraw32xLayer(int offs, int lines, int mdbg);\r
7a961c19 878void PicoDraw32xLayerMdOnly(int offs, int lines);\r
f4750ee0 879extern int (*PicoScan32xBegin)(unsigned int num);\r
880extern int (*PicoScan32xEnd)(unsigned int num);\r
7a961c19 881enum {\r
882 PDM32X_OFF,\r
883 PDM32X_32X_ONLY,\r
884 PDM32X_BOTH,\r
885};\r
5a681086 886extern int Pico32xDrawMode;\r
be2c4208 887\r
db1d3564 888// 32x/pwm.c\r
c1931173 889unsigned int p32x_pwm_read16(unsigned int a, SH2 *sh2,\r
890 unsigned int m68k_cycles);\r
891void p32x_pwm_write16(unsigned int a, unsigned int d,\r
892 SH2 *sh2, unsigned int m68k_cycles);\r
db1d3564 893void p32x_pwm_update(int *buf32, int length, int stereo);\r
045a4c52 894void p32x_pwm_ctl_changed(void);\r
df63f1a6 895void p32x_pwm_schedule(unsigned int m68k_now);\r
19886062 896void p32x_pwm_schedule_sh2(SH2 *sh2);\r
9e1fa0a6 897void p32x_pwm_sync_to_sh2(SH2 *sh2);\r
df63f1a6 898void p32x_pwm_irq_event(unsigned int m68k_now);\r
899void p32x_pwm_state_loaded(void);\r
045a4c52 900\r
901// 32x/sh2soc.c\r
902void p32x_dreq0_trigger(void);\r
903void p32x_dreq1_trigger(void);\r
904void p32x_timers_recalc(void);\r
905void p32x_timers_do(unsigned int m68k_slice);\r
cd0ace28 906void sh2_peripheral_reset(SH2 *sh2);\r
f81107f5 907unsigned int sh2_peripheral_read8(unsigned int a, SH2 *sh2);\r
908unsigned int sh2_peripheral_read16(unsigned int a, SH2 *sh2);\r
909unsigned int sh2_peripheral_read32(unsigned int a, SH2 *sh2);\r
8b43bc73 910void REGPARM(3) sh2_peripheral_write8(unsigned int a, unsigned int d, SH2 *sh2);\r
911void REGPARM(3) sh2_peripheral_write16(unsigned int a, unsigned int d, SH2 *sh2);\r
912void REGPARM(3) sh2_peripheral_write32(unsigned int a, unsigned int d, SH2 *sh2);\r
045a4c52 913\r
f3a57b2d 914#else\r
915#define Pico32xInit()\r
916#define PicoPower32x()\r
917#define PicoReset32x()\r
918#define PicoFrame32x()\r
919#define PicoUnload32x()\r
920#define Pico32xStateLoaded()\r
f3a57b2d 921#define FinalizeLine32xRGB555 NULL\r
922#define p32x_pwm_update(...)\r
923#define p32x_timers_recalc()\r
924#endif\r
db1d3564 925\r
45f2f245 926/* avoid dependency on newer glibc */\r
927static __inline int isspace_(int c)\r
928{\r
929 return (0x09 <= c && c <= 0x0d) || c == ' ';\r
930}\r
931\r
f4bb5d6b 932#ifndef ARRAY_SIZE\r
933#define ARRAY_SIZE(x) (sizeof(x) / sizeof(x[0]))\r
934#endif\r
935\r
b8cbd802 936// emulation event logging\r
937#ifndef EL_LOGMASK\r
9c9cda8c 938# ifdef __x86_64__ // HACK\r
939# define EL_LOGMASK (EL_STATUS|EL_IDLE|EL_ANOMALY)\r
940# else\r
1555935b 941# define EL_LOGMASK (EL_STATUS)\r
9c9cda8c 942# endif\r
b8cbd802 943#endif\r
944\r
017512f2 945#define EL_HVCNT 0x00000001 /* hv counter reads */\r
946#define EL_SR 0x00000002 /* SR reads */\r
947#define EL_INTS 0x00000004 /* ints and acks */\r
43e6eaad 948#define EL_YMTIMER 0x00000008 /* ym2612 timer stuff */\r
017512f2 949#define EL_INTSW 0x00000010 /* log irq switching on/off */\r
950#define EL_ASVDP 0x00000020 /* VDP accesses during active scan */\r
951#define EL_VDPDMA 0x00000040 /* VDP DMA transfers and their timing */\r
952#define EL_BUSREQ 0x00000080 /* z80 busreq r/w or reset w */\r
953#define EL_Z80BNK 0x00000100 /* z80 i/o through bank area */\r
954#define EL_SRAMIO 0x00000200 /* sram i/o */\r
955#define EL_EEPROM 0x00000400 /* eeprom debug */\r
956#define EL_UIO 0x00000800 /* unmapped i/o */\r
957#define EL_IO 0x00001000 /* all i/o */\r
958#define EL_CDPOLL 0x00002000 /* MCD: log poll detection */\r
959#define EL_SVP 0x00004000 /* SVP stuff */\r
fa22af4c 960#define EL_PICOHW 0x00008000 /* Pico stuff */\r
053fd9b4 961#define EL_IDLE 0x00010000 /* idle loop det. */\r
af37bca8 962#define EL_CDREGS 0x00020000 /* MCD: register access */\r
963#define EL_CDREG3 0x00040000 /* MCD: register 3 only */\r
be2c4208 964#define EL_32X 0x00080000\r
1b3f5844 965#define EL_PWM 0x00100000 /* 32X PWM stuff (LOTS of output) */\r
045a4c52 966#define EL_32XP 0x00200000 /* 32X peripherals */\r
ae214f1c 967#define EL_CD 0x00400000 /* MCD */\r
017512f2 968\r
969#define EL_STATUS 0x40000000 /* status messages */\r
970#define EL_ANOMALY 0x80000000 /* some unexpected conditions (during emulation) */\r
b8cbd802 971\r
972#if EL_LOGMASK\r
973#define elprintf(w,f,...) \\r
a8fd6e37 974do { \\r
b8cbd802 975 if ((w) & EL_LOGMASK) \\r
7d0143a2 976 lprintf("%05i:%03i: " f "\n",Pico.m.frame_count,Pico.m.scanline,##__VA_ARGS__); \\r
a8fd6e37 977} while (0)\r
dca310c4 978#elif defined(_MSC_VER)\r
979#define elprintf\r
b8cbd802 980#else\r
981#define elprintf(w,f,...)\r
982#endif\r
983\r
f6c49d38 984// profiling\r
985#ifdef PPROF\r
986#include <platform/linux/pprof.h>\r
987#else\r
988#define pprof_init()\r
989#define pprof_finish()\r
990#define pprof_start(x)\r
991#define pprof_end(...)\r
992#define pprof_end_sub(...)\r
993#endif\r
994\r
19886062 995#ifdef EVT_LOG\r
996enum evt {\r
997 EVT_FRAME_START,\r
998 EVT_NEXT_LINE,\r
999 EVT_RUN_START,\r
1000 EVT_RUN_END,\r
1001 EVT_POLL_START,\r
1002 EVT_POLL_END,\r
1003 EVT_CNT\r
1004};\r
1005\r
1006enum evt_cpu {\r
1007 EVT_M68K,\r
1008 EVT_S68K,\r
1009 EVT_MSH2,\r
1010 EVT_SSH2,\r
1011 EVT_CPU_CNT\r
1012};\r
1013\r
1014void pevt_log(unsigned int cycles, enum evt_cpu c, enum evt e);\r
1015void pevt_dump(void);\r
1016\r
1017#define pevt_log_m68k(e) \\r
08769494 1018 pevt_log(SekCyclesDone(), EVT_M68K, e)\r
19886062 1019#define pevt_log_m68k_o(e) \\r
08769494 1020 pevt_log(SekCyclesDone(), EVT_M68K, e)\r
19886062 1021#define pevt_log_sh2(sh2, e) \\r
1022 pevt_log(sh2_cycles_done_m68k(sh2), EVT_MSH2 + (sh2)->is_slave, e)\r
1023#define pevt_log_sh2_o(sh2, e) \\r
1024 pevt_log((sh2)->m68krcycles_done, EVT_MSH2 + (sh2)->is_slave, e)\r
1025#else\r
1026#define pevt_log(c, e)\r
1027#define pevt_log_m68k(e)\r
1028#define pevt_log_m68k_o(e)\r
1029#define pevt_log_sh2(sh2, e)\r
1030#define pevt_log_sh2_o(sh2, e)\r
1031#define pevt_dump()\r
1032#endif\r
1033\r
f6c49d38 1034// misc\r
dca310c4 1035#ifdef _MSC_VER\r
1036#define cdprintf\r
1037#else\r
1038#define cdprintf(x...)\r
1039#endif\r
1040\r
8b43bc73 1041#if defined(__GNUC__) && defined(__i386__)\r
553c3eaa 1042#define REGPARM(x) __attribute__((regparm(x)))\r
c8d1e9b6 1043#else\r
553c3eaa 1044#define REGPARM(x)\r
c8d1e9b6 1045#endif\r
1046\r
5e89f0f5 1047#ifdef __GNUC__\r
1048#define NOINLINE __attribute__((noinline))\r
1049#else\r
1050#define NOINLINE\r
1051#endif\r
1052\r
f8af9634 1053#ifdef __cplusplus\r
1054} // End of extern "C"\r
1055#endif\r
1056\r
eff55556 1057#endif // PICO_INTERNAL_INCLUDED\r
1058\r